1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /**************************************************************************
3*4882a593Smuzhiyun * Copyright (c) 2007, Intel Corporation.
4*4882a593Smuzhiyun * All Rights Reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Intel funded Tungsten Graphics (http://www.tungstengraphics.com) to
7*4882a593Smuzhiyun * develop this driver.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun **************************************************************************/
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <drm/drm_vblank.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "mdfld_output.h"
14*4882a593Smuzhiyun #include "power.h"
15*4882a593Smuzhiyun #include "psb_drv.h"
16*4882a593Smuzhiyun #include "psb_intel_reg.h"
17*4882a593Smuzhiyun #include "psb_irq.h"
18*4882a593Smuzhiyun #include "psb_reg.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun * inline functions
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static inline u32
psb_pipestat(int pipe)25*4882a593Smuzhiyun psb_pipestat(int pipe)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun if (pipe == 0)
28*4882a593Smuzhiyun return PIPEASTAT;
29*4882a593Smuzhiyun if (pipe == 1)
30*4882a593Smuzhiyun return PIPEBSTAT;
31*4882a593Smuzhiyun if (pipe == 2)
32*4882a593Smuzhiyun return PIPECSTAT;
33*4882a593Smuzhiyun BUG();
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static inline u32
mid_pipe_event(int pipe)37*4882a593Smuzhiyun mid_pipe_event(int pipe)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun if (pipe == 0)
40*4882a593Smuzhiyun return _PSB_PIPEA_EVENT_FLAG;
41*4882a593Smuzhiyun if (pipe == 1)
42*4882a593Smuzhiyun return _MDFLD_PIPEB_EVENT_FLAG;
43*4882a593Smuzhiyun if (pipe == 2)
44*4882a593Smuzhiyun return _MDFLD_PIPEC_EVENT_FLAG;
45*4882a593Smuzhiyun BUG();
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static inline u32
mid_pipe_vsync(int pipe)49*4882a593Smuzhiyun mid_pipe_vsync(int pipe)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun if (pipe == 0)
52*4882a593Smuzhiyun return _PSB_VSYNC_PIPEA_FLAG;
53*4882a593Smuzhiyun if (pipe == 1)
54*4882a593Smuzhiyun return _PSB_VSYNC_PIPEB_FLAG;
55*4882a593Smuzhiyun if (pipe == 2)
56*4882a593Smuzhiyun return _MDFLD_PIPEC_VBLANK_FLAG;
57*4882a593Smuzhiyun BUG();
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun static inline u32
mid_pipeconf(int pipe)61*4882a593Smuzhiyun mid_pipeconf(int pipe)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun if (pipe == 0)
64*4882a593Smuzhiyun return PIPEACONF;
65*4882a593Smuzhiyun if (pipe == 1)
66*4882a593Smuzhiyun return PIPEBCONF;
67*4882a593Smuzhiyun if (pipe == 2)
68*4882a593Smuzhiyun return PIPECCONF;
69*4882a593Smuzhiyun BUG();
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun void
psb_enable_pipestat(struct drm_psb_private * dev_priv,int pipe,u32 mask)73*4882a593Smuzhiyun psb_enable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun if ((dev_priv->pipestat[pipe] & mask) != mask) {
76*4882a593Smuzhiyun u32 reg = psb_pipestat(pipe);
77*4882a593Smuzhiyun dev_priv->pipestat[pipe] |= mask;
78*4882a593Smuzhiyun /* Enable the interrupt, clear any pending status */
79*4882a593Smuzhiyun if (gma_power_begin(dev_priv->dev, false)) {
80*4882a593Smuzhiyun u32 writeVal = PSB_RVDC32(reg);
81*4882a593Smuzhiyun writeVal |= (mask | (mask >> 16));
82*4882a593Smuzhiyun PSB_WVDC32(writeVal, reg);
83*4882a593Smuzhiyun (void) PSB_RVDC32(reg);
84*4882a593Smuzhiyun gma_power_end(dev_priv->dev);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun void
psb_disable_pipestat(struct drm_psb_private * dev_priv,int pipe,u32 mask)90*4882a593Smuzhiyun psb_disable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun if ((dev_priv->pipestat[pipe] & mask) != 0) {
93*4882a593Smuzhiyun u32 reg = psb_pipestat(pipe);
94*4882a593Smuzhiyun dev_priv->pipestat[pipe] &= ~mask;
95*4882a593Smuzhiyun if (gma_power_begin(dev_priv->dev, false)) {
96*4882a593Smuzhiyun u32 writeVal = PSB_RVDC32(reg);
97*4882a593Smuzhiyun writeVal &= ~mask;
98*4882a593Smuzhiyun PSB_WVDC32(writeVal, reg);
99*4882a593Smuzhiyun (void) PSB_RVDC32(reg);
100*4882a593Smuzhiyun gma_power_end(dev_priv->dev);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
mid_enable_pipe_event(struct drm_psb_private * dev_priv,int pipe)105*4882a593Smuzhiyun static void mid_enable_pipe_event(struct drm_psb_private *dev_priv, int pipe)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun if (gma_power_begin(dev_priv->dev, false)) {
108*4882a593Smuzhiyun u32 pipe_event = mid_pipe_event(pipe);
109*4882a593Smuzhiyun dev_priv->vdc_irq_mask |= pipe_event;
110*4882a593Smuzhiyun PSB_WVDC32(~dev_priv->vdc_irq_mask, PSB_INT_MASK_R);
111*4882a593Smuzhiyun PSB_WVDC32(dev_priv->vdc_irq_mask, PSB_INT_ENABLE_R);
112*4882a593Smuzhiyun gma_power_end(dev_priv->dev);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
mid_disable_pipe_event(struct drm_psb_private * dev_priv,int pipe)116*4882a593Smuzhiyun static void mid_disable_pipe_event(struct drm_psb_private *dev_priv, int pipe)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun if (dev_priv->pipestat[pipe] == 0) {
119*4882a593Smuzhiyun if (gma_power_begin(dev_priv->dev, false)) {
120*4882a593Smuzhiyun u32 pipe_event = mid_pipe_event(pipe);
121*4882a593Smuzhiyun dev_priv->vdc_irq_mask &= ~pipe_event;
122*4882a593Smuzhiyun PSB_WVDC32(~dev_priv->vdc_irq_mask, PSB_INT_MASK_R);
123*4882a593Smuzhiyun PSB_WVDC32(dev_priv->vdc_irq_mask, PSB_INT_ENABLE_R);
124*4882a593Smuzhiyun gma_power_end(dev_priv->dev);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /**
130*4882a593Smuzhiyun * Display controller interrupt handler for pipe event.
131*4882a593Smuzhiyun *
132*4882a593Smuzhiyun */
mid_pipe_event_handler(struct drm_device * dev,int pipe)133*4882a593Smuzhiyun static void mid_pipe_event_handler(struct drm_device *dev, int pipe)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct drm_psb_private *dev_priv =
136*4882a593Smuzhiyun (struct drm_psb_private *) dev->dev_private;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun uint32_t pipe_stat_val = 0;
139*4882a593Smuzhiyun uint32_t pipe_stat_reg = psb_pipestat(pipe);
140*4882a593Smuzhiyun uint32_t pipe_enable = dev_priv->pipestat[pipe];
141*4882a593Smuzhiyun uint32_t pipe_status = dev_priv->pipestat[pipe] >> 16;
142*4882a593Smuzhiyun uint32_t pipe_clear;
143*4882a593Smuzhiyun uint32_t i = 0;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun spin_lock(&dev_priv->irqmask_lock);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun pipe_stat_val = PSB_RVDC32(pipe_stat_reg);
148*4882a593Smuzhiyun pipe_stat_val &= pipe_enable | pipe_status;
149*4882a593Smuzhiyun pipe_stat_val &= pipe_stat_val >> 16;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun spin_unlock(&dev_priv->irqmask_lock);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Clear the 2nd level interrupt status bits
154*4882a593Smuzhiyun * Sometimes the bits are very sticky so we repeat until they unstick */
155*4882a593Smuzhiyun for (i = 0; i < 0xffff; i++) {
156*4882a593Smuzhiyun PSB_WVDC32(PSB_RVDC32(pipe_stat_reg), pipe_stat_reg);
157*4882a593Smuzhiyun pipe_clear = PSB_RVDC32(pipe_stat_reg) & pipe_status;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (pipe_clear == 0)
160*4882a593Smuzhiyun break;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (pipe_clear)
164*4882a593Smuzhiyun dev_err(dev->dev,
165*4882a593Smuzhiyun "%s, can't clear status bits for pipe %d, its value = 0x%x.\n",
166*4882a593Smuzhiyun __func__, pipe, PSB_RVDC32(pipe_stat_reg));
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (pipe_stat_val & PIPE_VBLANK_STATUS ||
169*4882a593Smuzhiyun (IS_MFLD(dev) && pipe_stat_val & PIPE_TE_STATUS)) {
170*4882a593Smuzhiyun struct drm_crtc *crtc = drm_crtc_from_index(dev, pipe);
171*4882a593Smuzhiyun struct gma_crtc *gma_crtc = to_gma_crtc(crtc);
172*4882a593Smuzhiyun unsigned long flags;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun drm_handle_vblank(dev, pipe);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun spin_lock_irqsave(&dev->event_lock, flags);
177*4882a593Smuzhiyun if (gma_crtc->page_flip_event) {
178*4882a593Smuzhiyun drm_crtc_send_vblank_event(crtc,
179*4882a593Smuzhiyun gma_crtc->page_flip_event);
180*4882a593Smuzhiyun gma_crtc->page_flip_event = NULL;
181*4882a593Smuzhiyun drm_crtc_vblank_put(crtc);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->event_lock, flags);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /*
188*4882a593Smuzhiyun * Display controller interrupt handler.
189*4882a593Smuzhiyun */
psb_vdc_interrupt(struct drm_device * dev,uint32_t vdc_stat)190*4882a593Smuzhiyun static void psb_vdc_interrupt(struct drm_device *dev, uint32_t vdc_stat)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun if (vdc_stat & _PSB_IRQ_ASLE)
193*4882a593Smuzhiyun psb_intel_opregion_asle_intr(dev);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (vdc_stat & _PSB_VSYNC_PIPEA_FLAG)
196*4882a593Smuzhiyun mid_pipe_event_handler(dev, 0);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (vdc_stat & _PSB_VSYNC_PIPEB_FLAG)
199*4882a593Smuzhiyun mid_pipe_event_handler(dev, 1);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun * SGX interrupt handler
204*4882a593Smuzhiyun */
psb_sgx_interrupt(struct drm_device * dev,u32 stat_1,u32 stat_2)205*4882a593Smuzhiyun static void psb_sgx_interrupt(struct drm_device *dev, u32 stat_1, u32 stat_2)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun struct drm_psb_private *dev_priv = dev->dev_private;
208*4882a593Smuzhiyun u32 val, addr;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (stat_1 & _PSB_CE_TWOD_COMPLETE)
211*4882a593Smuzhiyun val = PSB_RSGX32(PSB_CR_2D_BLIT_STATUS);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (stat_2 & _PSB_CE2_BIF_REQUESTER_FAULT) {
214*4882a593Smuzhiyun val = PSB_RSGX32(PSB_CR_BIF_INT_STAT);
215*4882a593Smuzhiyun addr = PSB_RSGX32(PSB_CR_BIF_FAULT);
216*4882a593Smuzhiyun if (val) {
217*4882a593Smuzhiyun if (val & _PSB_CBI_STAT_PF_N_RW)
218*4882a593Smuzhiyun DRM_ERROR("SGX MMU page fault:");
219*4882a593Smuzhiyun else
220*4882a593Smuzhiyun DRM_ERROR("SGX MMU read / write protection fault:");
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun if (val & _PSB_CBI_STAT_FAULT_CACHE)
223*4882a593Smuzhiyun DRM_ERROR("\tCache requestor");
224*4882a593Smuzhiyun if (val & _PSB_CBI_STAT_FAULT_TA)
225*4882a593Smuzhiyun DRM_ERROR("\tTA requestor");
226*4882a593Smuzhiyun if (val & _PSB_CBI_STAT_FAULT_VDM)
227*4882a593Smuzhiyun DRM_ERROR("\tVDM requestor");
228*4882a593Smuzhiyun if (val & _PSB_CBI_STAT_FAULT_2D)
229*4882a593Smuzhiyun DRM_ERROR("\t2D requestor");
230*4882a593Smuzhiyun if (val & _PSB_CBI_STAT_FAULT_PBE)
231*4882a593Smuzhiyun DRM_ERROR("\tPBE requestor");
232*4882a593Smuzhiyun if (val & _PSB_CBI_STAT_FAULT_TSP)
233*4882a593Smuzhiyun DRM_ERROR("\tTSP requestor");
234*4882a593Smuzhiyun if (val & _PSB_CBI_STAT_FAULT_ISP)
235*4882a593Smuzhiyun DRM_ERROR("\tISP requestor");
236*4882a593Smuzhiyun if (val & _PSB_CBI_STAT_FAULT_USSEPDS)
237*4882a593Smuzhiyun DRM_ERROR("\tUSSEPDS requestor");
238*4882a593Smuzhiyun if (val & _PSB_CBI_STAT_FAULT_HOST)
239*4882a593Smuzhiyun DRM_ERROR("\tHost requestor");
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun DRM_ERROR("\tMMU failing address is 0x%08x.\n",
242*4882a593Smuzhiyun (unsigned int)addr);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* Clear bits */
247*4882a593Smuzhiyun PSB_WSGX32(stat_1, PSB_CR_EVENT_HOST_CLEAR);
248*4882a593Smuzhiyun PSB_WSGX32(stat_2, PSB_CR_EVENT_HOST_CLEAR2);
249*4882a593Smuzhiyun PSB_RSGX32(PSB_CR_EVENT_HOST_CLEAR2);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
psb_irq_handler(int irq,void * arg)252*4882a593Smuzhiyun irqreturn_t psb_irq_handler(int irq, void *arg)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun struct drm_device *dev = arg;
255*4882a593Smuzhiyun struct drm_psb_private *dev_priv = dev->dev_private;
256*4882a593Smuzhiyun uint32_t vdc_stat, dsp_int = 0, sgx_int = 0, hotplug_int = 0;
257*4882a593Smuzhiyun u32 sgx_stat_1, sgx_stat_2;
258*4882a593Smuzhiyun int handled = 0;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun spin_lock(&dev_priv->irqmask_lock);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun vdc_stat = PSB_RVDC32(PSB_INT_IDENTITY_R);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun if (vdc_stat & (_PSB_PIPE_EVENT_FLAG|_PSB_IRQ_ASLE))
265*4882a593Smuzhiyun dsp_int = 1;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* FIXME: Handle Medfield
268*4882a593Smuzhiyun if (vdc_stat & _MDFLD_DISP_ALL_IRQ_FLAG)
269*4882a593Smuzhiyun dsp_int = 1;
270*4882a593Smuzhiyun */
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (vdc_stat & _PSB_IRQ_SGX_FLAG)
273*4882a593Smuzhiyun sgx_int = 1;
274*4882a593Smuzhiyun if (vdc_stat & _PSB_IRQ_DISP_HOTSYNC)
275*4882a593Smuzhiyun hotplug_int = 1;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun vdc_stat &= dev_priv->vdc_irq_mask;
278*4882a593Smuzhiyun spin_unlock(&dev_priv->irqmask_lock);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (dsp_int && gma_power_is_on(dev)) {
281*4882a593Smuzhiyun psb_vdc_interrupt(dev, vdc_stat);
282*4882a593Smuzhiyun handled = 1;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (sgx_int) {
286*4882a593Smuzhiyun sgx_stat_1 = PSB_RSGX32(PSB_CR_EVENT_STATUS);
287*4882a593Smuzhiyun sgx_stat_2 = PSB_RSGX32(PSB_CR_EVENT_STATUS2);
288*4882a593Smuzhiyun psb_sgx_interrupt(dev, sgx_stat_1, sgx_stat_2);
289*4882a593Smuzhiyun handled = 1;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* Note: this bit has other meanings on some devices, so we will
293*4882a593Smuzhiyun need to address that later if it ever matters */
294*4882a593Smuzhiyun if (hotplug_int && dev_priv->ops->hotplug) {
295*4882a593Smuzhiyun handled = dev_priv->ops->hotplug(dev);
296*4882a593Smuzhiyun REG_WRITE(PORT_HOTPLUG_STAT, REG_READ(PORT_HOTPLUG_STAT));
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun PSB_WVDC32(vdc_stat, PSB_INT_IDENTITY_R);
300*4882a593Smuzhiyun (void) PSB_RVDC32(PSB_INT_IDENTITY_R);
301*4882a593Smuzhiyun rmb();
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun if (!handled)
304*4882a593Smuzhiyun return IRQ_NONE;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return IRQ_HANDLED;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
psb_irq_preinstall(struct drm_device * dev)309*4882a593Smuzhiyun void psb_irq_preinstall(struct drm_device *dev)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun struct drm_psb_private *dev_priv =
312*4882a593Smuzhiyun (struct drm_psb_private *) dev->dev_private;
313*4882a593Smuzhiyun unsigned long irqflags;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->irqmask_lock, irqflags);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (gma_power_is_on(dev)) {
318*4882a593Smuzhiyun PSB_WVDC32(0xFFFFFFFF, PSB_HWSTAM);
319*4882a593Smuzhiyun PSB_WVDC32(0x00000000, PSB_INT_MASK_R);
320*4882a593Smuzhiyun PSB_WVDC32(0x00000000, PSB_INT_ENABLE_R);
321*4882a593Smuzhiyun PSB_WSGX32(0x00000000, PSB_CR_EVENT_HOST_ENABLE);
322*4882a593Smuzhiyun PSB_RSGX32(PSB_CR_EVENT_HOST_ENABLE);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun if (dev->vblank[0].enabled)
325*4882a593Smuzhiyun dev_priv->vdc_irq_mask |= _PSB_VSYNC_PIPEA_FLAG;
326*4882a593Smuzhiyun if (dev->vblank[1].enabled)
327*4882a593Smuzhiyun dev_priv->vdc_irq_mask |= _PSB_VSYNC_PIPEB_FLAG;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* FIXME: Handle Medfield irq mask
330*4882a593Smuzhiyun if (dev->vblank[1].enabled)
331*4882a593Smuzhiyun dev_priv->vdc_irq_mask |= _MDFLD_PIPEB_EVENT_FLAG;
332*4882a593Smuzhiyun if (dev->vblank[2].enabled)
333*4882a593Smuzhiyun dev_priv->vdc_irq_mask |= _MDFLD_PIPEC_EVENT_FLAG;
334*4882a593Smuzhiyun */
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* Revisit this area - want per device masks ? */
337*4882a593Smuzhiyun if (dev_priv->ops->hotplug)
338*4882a593Smuzhiyun dev_priv->vdc_irq_mask |= _PSB_IRQ_DISP_HOTSYNC;
339*4882a593Smuzhiyun dev_priv->vdc_irq_mask |= _PSB_IRQ_ASLE | _PSB_IRQ_SGX_FLAG;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* This register is safe even if display island is off */
342*4882a593Smuzhiyun PSB_WVDC32(~dev_priv->vdc_irq_mask, PSB_INT_MASK_R);
343*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->irqmask_lock, irqflags);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
psb_irq_postinstall(struct drm_device * dev)346*4882a593Smuzhiyun int psb_irq_postinstall(struct drm_device *dev)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun struct drm_psb_private *dev_priv = dev->dev_private;
349*4882a593Smuzhiyun unsigned long irqflags;
350*4882a593Smuzhiyun unsigned int i;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->irqmask_lock, irqflags);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* Enable 2D and MMU fault interrupts */
355*4882a593Smuzhiyun PSB_WSGX32(_PSB_CE2_BIF_REQUESTER_FAULT, PSB_CR_EVENT_HOST_ENABLE2);
356*4882a593Smuzhiyun PSB_WSGX32(_PSB_CE_TWOD_COMPLETE, PSB_CR_EVENT_HOST_ENABLE);
357*4882a593Smuzhiyun PSB_RSGX32(PSB_CR_EVENT_HOST_ENABLE); /* Post */
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /* This register is safe even if display island is off */
360*4882a593Smuzhiyun PSB_WVDC32(dev_priv->vdc_irq_mask, PSB_INT_ENABLE_R);
361*4882a593Smuzhiyun PSB_WVDC32(0xFFFFFFFF, PSB_HWSTAM);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun for (i = 0; i < dev->num_crtcs; ++i) {
364*4882a593Smuzhiyun if (dev->vblank[i].enabled)
365*4882a593Smuzhiyun psb_enable_pipestat(dev_priv, i, PIPE_VBLANK_INTERRUPT_ENABLE);
366*4882a593Smuzhiyun else
367*4882a593Smuzhiyun psb_disable_pipestat(dev_priv, i, PIPE_VBLANK_INTERRUPT_ENABLE);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun if (dev_priv->ops->hotplug_enable)
371*4882a593Smuzhiyun dev_priv->ops->hotplug_enable(dev, true);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->irqmask_lock, irqflags);
374*4882a593Smuzhiyun return 0;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
psb_irq_uninstall(struct drm_device * dev)377*4882a593Smuzhiyun void psb_irq_uninstall(struct drm_device *dev)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun struct drm_psb_private *dev_priv = dev->dev_private;
380*4882a593Smuzhiyun unsigned long irqflags;
381*4882a593Smuzhiyun unsigned int i;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->irqmask_lock, irqflags);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (dev_priv->ops->hotplug_enable)
386*4882a593Smuzhiyun dev_priv->ops->hotplug_enable(dev, false);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun PSB_WVDC32(0xFFFFFFFF, PSB_HWSTAM);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun for (i = 0; i < dev->num_crtcs; ++i) {
391*4882a593Smuzhiyun if (dev->vblank[i].enabled)
392*4882a593Smuzhiyun psb_disable_pipestat(dev_priv, i, PIPE_VBLANK_INTERRUPT_ENABLE);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun dev_priv->vdc_irq_mask &= _PSB_IRQ_SGX_FLAG |
396*4882a593Smuzhiyun _PSB_IRQ_MSVDX_FLAG |
397*4882a593Smuzhiyun _LNC_IRQ_TOPAZ_FLAG;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* These two registers are safe even if display island is off */
400*4882a593Smuzhiyun PSB_WVDC32(~dev_priv->vdc_irq_mask, PSB_INT_MASK_R);
401*4882a593Smuzhiyun PSB_WVDC32(dev_priv->vdc_irq_mask, PSB_INT_ENABLE_R);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun wmb();
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* This register is safe even if display island is off */
406*4882a593Smuzhiyun PSB_WVDC32(PSB_RVDC32(PSB_INT_IDENTITY_R), PSB_INT_IDENTITY_R);
407*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->irqmask_lock, irqflags);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
psb_irq_turn_on_dpst(struct drm_device * dev)410*4882a593Smuzhiyun void psb_irq_turn_on_dpst(struct drm_device *dev)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun struct drm_psb_private *dev_priv =
413*4882a593Smuzhiyun (struct drm_psb_private *) dev->dev_private;
414*4882a593Smuzhiyun u32 hist_reg;
415*4882a593Smuzhiyun u32 pwm_reg;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (gma_power_begin(dev, false)) {
418*4882a593Smuzhiyun PSB_WVDC32(1 << 31, HISTOGRAM_LOGIC_CONTROL);
419*4882a593Smuzhiyun hist_reg = PSB_RVDC32(HISTOGRAM_LOGIC_CONTROL);
420*4882a593Smuzhiyun PSB_WVDC32(1 << 31, HISTOGRAM_INT_CONTROL);
421*4882a593Smuzhiyun hist_reg = PSB_RVDC32(HISTOGRAM_INT_CONTROL);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun PSB_WVDC32(0x80010100, PWM_CONTROL_LOGIC);
424*4882a593Smuzhiyun pwm_reg = PSB_RVDC32(PWM_CONTROL_LOGIC);
425*4882a593Smuzhiyun PSB_WVDC32(pwm_reg | PWM_PHASEIN_ENABLE
426*4882a593Smuzhiyun | PWM_PHASEIN_INT_ENABLE,
427*4882a593Smuzhiyun PWM_CONTROL_LOGIC);
428*4882a593Smuzhiyun pwm_reg = PSB_RVDC32(PWM_CONTROL_LOGIC);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun psb_enable_pipestat(dev_priv, 0, PIPE_DPST_EVENT_ENABLE);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun hist_reg = PSB_RVDC32(HISTOGRAM_INT_CONTROL);
433*4882a593Smuzhiyun PSB_WVDC32(hist_reg | HISTOGRAM_INT_CTRL_CLEAR,
434*4882a593Smuzhiyun HISTOGRAM_INT_CONTROL);
435*4882a593Smuzhiyun pwm_reg = PSB_RVDC32(PWM_CONTROL_LOGIC);
436*4882a593Smuzhiyun PSB_WVDC32(pwm_reg | 0x80010100 | PWM_PHASEIN_ENABLE,
437*4882a593Smuzhiyun PWM_CONTROL_LOGIC);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun gma_power_end(dev);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
psb_irq_enable_dpst(struct drm_device * dev)443*4882a593Smuzhiyun int psb_irq_enable_dpst(struct drm_device *dev)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun struct drm_psb_private *dev_priv =
446*4882a593Smuzhiyun (struct drm_psb_private *) dev->dev_private;
447*4882a593Smuzhiyun unsigned long irqflags;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->irqmask_lock, irqflags);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /* enable DPST */
452*4882a593Smuzhiyun mid_enable_pipe_event(dev_priv, 0);
453*4882a593Smuzhiyun psb_irq_turn_on_dpst(dev);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->irqmask_lock, irqflags);
456*4882a593Smuzhiyun return 0;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
psb_irq_turn_off_dpst(struct drm_device * dev)459*4882a593Smuzhiyun void psb_irq_turn_off_dpst(struct drm_device *dev)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun struct drm_psb_private *dev_priv =
462*4882a593Smuzhiyun (struct drm_psb_private *) dev->dev_private;
463*4882a593Smuzhiyun u32 pwm_reg;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun if (gma_power_begin(dev, false)) {
466*4882a593Smuzhiyun PSB_WVDC32(0x00000000, HISTOGRAM_INT_CONTROL);
467*4882a593Smuzhiyun PSB_RVDC32(HISTOGRAM_INT_CONTROL);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun psb_disable_pipestat(dev_priv, 0, PIPE_DPST_EVENT_ENABLE);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun pwm_reg = PSB_RVDC32(PWM_CONTROL_LOGIC);
472*4882a593Smuzhiyun PSB_WVDC32(pwm_reg & ~PWM_PHASEIN_INT_ENABLE,
473*4882a593Smuzhiyun PWM_CONTROL_LOGIC);
474*4882a593Smuzhiyun pwm_reg = PSB_RVDC32(PWM_CONTROL_LOGIC);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun gma_power_end(dev);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
psb_irq_disable_dpst(struct drm_device * dev)480*4882a593Smuzhiyun int psb_irq_disable_dpst(struct drm_device *dev)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun struct drm_psb_private *dev_priv =
483*4882a593Smuzhiyun (struct drm_psb_private *) dev->dev_private;
484*4882a593Smuzhiyun unsigned long irqflags;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->irqmask_lock, irqflags);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun mid_disable_pipe_event(dev_priv, 0);
489*4882a593Smuzhiyun psb_irq_turn_off_dpst(dev);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->irqmask_lock, irqflags);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun return 0;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /*
497*4882a593Smuzhiyun * It is used to enable VBLANK interrupt
498*4882a593Smuzhiyun */
psb_enable_vblank(struct drm_crtc * crtc)499*4882a593Smuzhiyun int psb_enable_vblank(struct drm_crtc *crtc)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
502*4882a593Smuzhiyun unsigned int pipe = crtc->index;
503*4882a593Smuzhiyun struct drm_psb_private *dev_priv = dev->dev_private;
504*4882a593Smuzhiyun unsigned long irqflags;
505*4882a593Smuzhiyun uint32_t reg_val = 0;
506*4882a593Smuzhiyun uint32_t pipeconf_reg = mid_pipeconf(pipe);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* Medfield is different - we should perhaps extract out vblank
509*4882a593Smuzhiyun and blacklight etc ops */
510*4882a593Smuzhiyun if (IS_MFLD(dev))
511*4882a593Smuzhiyun return mdfld_enable_te(dev, pipe);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun if (gma_power_begin(dev, false)) {
514*4882a593Smuzhiyun reg_val = REG_READ(pipeconf_reg);
515*4882a593Smuzhiyun gma_power_end(dev);
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun if (!(reg_val & PIPEACONF_ENABLE))
519*4882a593Smuzhiyun return -EINVAL;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->irqmask_lock, irqflags);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun if (pipe == 0)
524*4882a593Smuzhiyun dev_priv->vdc_irq_mask |= _PSB_VSYNC_PIPEA_FLAG;
525*4882a593Smuzhiyun else if (pipe == 1)
526*4882a593Smuzhiyun dev_priv->vdc_irq_mask |= _PSB_VSYNC_PIPEB_FLAG;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun PSB_WVDC32(~dev_priv->vdc_irq_mask, PSB_INT_MASK_R);
529*4882a593Smuzhiyun PSB_WVDC32(dev_priv->vdc_irq_mask, PSB_INT_ENABLE_R);
530*4882a593Smuzhiyun psb_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_ENABLE);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->irqmask_lock, irqflags);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun return 0;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /*
538*4882a593Smuzhiyun * It is used to disable VBLANK interrupt
539*4882a593Smuzhiyun */
psb_disable_vblank(struct drm_crtc * crtc)540*4882a593Smuzhiyun void psb_disable_vblank(struct drm_crtc *crtc)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
543*4882a593Smuzhiyun unsigned int pipe = crtc->index;
544*4882a593Smuzhiyun struct drm_psb_private *dev_priv = dev->dev_private;
545*4882a593Smuzhiyun unsigned long irqflags;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if (IS_MFLD(dev))
548*4882a593Smuzhiyun mdfld_disable_te(dev, pipe);
549*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->irqmask_lock, irqflags);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun if (pipe == 0)
552*4882a593Smuzhiyun dev_priv->vdc_irq_mask &= ~_PSB_VSYNC_PIPEA_FLAG;
553*4882a593Smuzhiyun else if (pipe == 1)
554*4882a593Smuzhiyun dev_priv->vdc_irq_mask &= ~_PSB_VSYNC_PIPEB_FLAG;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun PSB_WVDC32(~dev_priv->vdc_irq_mask, PSB_INT_MASK_R);
557*4882a593Smuzhiyun PSB_WVDC32(dev_priv->vdc_irq_mask, PSB_INT_ENABLE_R);
558*4882a593Smuzhiyun psb_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_ENABLE);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->irqmask_lock, irqflags);
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /*
564*4882a593Smuzhiyun * It is used to enable TE interrupt
565*4882a593Smuzhiyun */
mdfld_enable_te(struct drm_device * dev,int pipe)566*4882a593Smuzhiyun int mdfld_enable_te(struct drm_device *dev, int pipe)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun struct drm_psb_private *dev_priv =
569*4882a593Smuzhiyun (struct drm_psb_private *) dev->dev_private;
570*4882a593Smuzhiyun unsigned long irqflags;
571*4882a593Smuzhiyun uint32_t reg_val = 0;
572*4882a593Smuzhiyun uint32_t pipeconf_reg = mid_pipeconf(pipe);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun if (gma_power_begin(dev, false)) {
575*4882a593Smuzhiyun reg_val = REG_READ(pipeconf_reg);
576*4882a593Smuzhiyun gma_power_end(dev);
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun if (!(reg_val & PIPEACONF_ENABLE))
580*4882a593Smuzhiyun return -EINVAL;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->irqmask_lock, irqflags);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun mid_enable_pipe_event(dev_priv, pipe);
585*4882a593Smuzhiyun psb_enable_pipestat(dev_priv, pipe, PIPE_TE_ENABLE);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->irqmask_lock, irqflags);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun return 0;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /*
593*4882a593Smuzhiyun * It is used to disable TE interrupt
594*4882a593Smuzhiyun */
mdfld_disable_te(struct drm_device * dev,int pipe)595*4882a593Smuzhiyun void mdfld_disable_te(struct drm_device *dev, int pipe)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun struct drm_psb_private *dev_priv =
598*4882a593Smuzhiyun (struct drm_psb_private *) dev->dev_private;
599*4882a593Smuzhiyun unsigned long irqflags;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun if (!dev_priv->dsr_enable)
602*4882a593Smuzhiyun return;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun spin_lock_irqsave(&dev_priv->irqmask_lock, irqflags);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun mid_disable_pipe_event(dev_priv, pipe);
607*4882a593Smuzhiyun psb_disable_pipestat(dev_priv, pipe, PIPE_TE_ENABLE);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun spin_unlock_irqrestore(&dev_priv->irqmask_lock, irqflags);
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /* Called from drm generic code, passed a 'crtc', which
613*4882a593Smuzhiyun * we use as a pipe index
614*4882a593Smuzhiyun */
psb_get_vblank_counter(struct drm_crtc * crtc)615*4882a593Smuzhiyun u32 psb_get_vblank_counter(struct drm_crtc *crtc)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
618*4882a593Smuzhiyun unsigned int pipe = crtc->index;
619*4882a593Smuzhiyun uint32_t high_frame = PIPEAFRAMEHIGH;
620*4882a593Smuzhiyun uint32_t low_frame = PIPEAFRAMEPIXEL;
621*4882a593Smuzhiyun uint32_t pipeconf_reg = PIPEACONF;
622*4882a593Smuzhiyun uint32_t reg_val = 0;
623*4882a593Smuzhiyun uint32_t high1 = 0, high2 = 0, low = 0, count = 0;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun switch (pipe) {
626*4882a593Smuzhiyun case 0:
627*4882a593Smuzhiyun break;
628*4882a593Smuzhiyun case 1:
629*4882a593Smuzhiyun high_frame = PIPEBFRAMEHIGH;
630*4882a593Smuzhiyun low_frame = PIPEBFRAMEPIXEL;
631*4882a593Smuzhiyun pipeconf_reg = PIPEBCONF;
632*4882a593Smuzhiyun break;
633*4882a593Smuzhiyun case 2:
634*4882a593Smuzhiyun high_frame = PIPECFRAMEHIGH;
635*4882a593Smuzhiyun low_frame = PIPECFRAMEPIXEL;
636*4882a593Smuzhiyun pipeconf_reg = PIPECCONF;
637*4882a593Smuzhiyun break;
638*4882a593Smuzhiyun default:
639*4882a593Smuzhiyun dev_err(dev->dev, "%s, invalid pipe.\n", __func__);
640*4882a593Smuzhiyun return 0;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun if (!gma_power_begin(dev, false))
644*4882a593Smuzhiyun return 0;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun reg_val = REG_READ(pipeconf_reg);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun if (!(reg_val & PIPEACONF_ENABLE)) {
649*4882a593Smuzhiyun dev_err(dev->dev, "trying to get vblank count for disabled pipe %u\n",
650*4882a593Smuzhiyun pipe);
651*4882a593Smuzhiyun goto psb_get_vblank_counter_exit;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /*
655*4882a593Smuzhiyun * High & low register fields aren't synchronized, so make sure
656*4882a593Smuzhiyun * we get a low value that's stable across two reads of the high
657*4882a593Smuzhiyun * register.
658*4882a593Smuzhiyun */
659*4882a593Smuzhiyun do {
660*4882a593Smuzhiyun high1 = ((REG_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
661*4882a593Smuzhiyun PIPE_FRAME_HIGH_SHIFT);
662*4882a593Smuzhiyun low = ((REG_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
663*4882a593Smuzhiyun PIPE_FRAME_LOW_SHIFT);
664*4882a593Smuzhiyun high2 = ((REG_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
665*4882a593Smuzhiyun PIPE_FRAME_HIGH_SHIFT);
666*4882a593Smuzhiyun } while (high1 != high2);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun count = (high1 << 8) | low;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun psb_get_vblank_counter_exit:
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun gma_power_end(dev);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun return count;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677