1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2006 Dave Airlie <airlied@linux.ie>
3*4882a593Smuzhiyun * Copyright © 2006-2007 Intel Corporation
4*4882a593Smuzhiyun * Jesse Barnes <jesse.barnes@intel.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the next
14*4882a593Smuzhiyun * paragraph) shall be included in all copies or substantial portions of the
15*4882a593Smuzhiyun * Software.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20*4882a593Smuzhiyun * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21*4882a593Smuzhiyun * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23*4882a593Smuzhiyun * DEALINGS IN THE SOFTWARE.
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * Authors:
26*4882a593Smuzhiyun * Eric Anholt <eric@anholt.net>
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <linux/delay.h>
30*4882a593Smuzhiyun #include <linux/i2c.h>
31*4882a593Smuzhiyun #include <linux/kernel.h>
32*4882a593Smuzhiyun #include <linux/module.h>
33*4882a593Smuzhiyun #include <linux/slab.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <drm/drm_crtc.h>
36*4882a593Smuzhiyun #include <drm/drm_edid.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include "psb_drv.h"
39*4882a593Smuzhiyun #include "psb_intel_drv.h"
40*4882a593Smuzhiyun #include "psb_intel_reg.h"
41*4882a593Smuzhiyun #include "psb_intel_sdvo_regs.h"
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
44*4882a593Smuzhiyun #define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
45*4882a593Smuzhiyun #define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
46*4882a593Smuzhiyun #define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
49*4882a593Smuzhiyun SDVO_TV_MASK)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
52*4882a593Smuzhiyun #define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
53*4882a593Smuzhiyun #define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
54*4882a593Smuzhiyun #define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static const char *tv_format_names[] = {
58*4882a593Smuzhiyun "NTSC_M" , "NTSC_J" , "NTSC_443",
59*4882a593Smuzhiyun "PAL_B" , "PAL_D" , "PAL_G" ,
60*4882a593Smuzhiyun "PAL_H" , "PAL_I" , "PAL_M" ,
61*4882a593Smuzhiyun "PAL_N" , "PAL_NC" , "PAL_60" ,
62*4882a593Smuzhiyun "SECAM_B" , "SECAM_D" , "SECAM_G" ,
63*4882a593Smuzhiyun "SECAM_K" , "SECAM_K1", "SECAM_L" ,
64*4882a593Smuzhiyun "SECAM_60"
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun struct psb_intel_sdvo {
68*4882a593Smuzhiyun struct gma_encoder base;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun struct i2c_adapter *i2c;
71*4882a593Smuzhiyun u8 slave_addr;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun struct i2c_adapter ddc;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* Register for the SDVO device: SDVOB or SDVOC */
76*4882a593Smuzhiyun int sdvo_reg;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* Active outputs controlled by this SDVO output */
79*4882a593Smuzhiyun uint16_t controlled_output;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /*
82*4882a593Smuzhiyun * Capabilities of the SDVO device returned by
83*4882a593Smuzhiyun * i830_sdvo_get_capabilities()
84*4882a593Smuzhiyun */
85*4882a593Smuzhiyun struct psb_intel_sdvo_caps caps;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* Pixel clock limitations reported by the SDVO device, in kHz */
88*4882a593Smuzhiyun int pixel_clock_min, pixel_clock_max;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun * For multiple function SDVO device,
92*4882a593Smuzhiyun * this is for current attached outputs.
93*4882a593Smuzhiyun */
94*4882a593Smuzhiyun uint16_t attached_output;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /**
97*4882a593Smuzhiyun * This is used to select the color range of RBG outputs in HDMI mode.
98*4882a593Smuzhiyun * It is only valid when using TMDS encoding and 8 bit per color mode.
99*4882a593Smuzhiyun */
100*4882a593Smuzhiyun uint32_t color_range;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /**
103*4882a593Smuzhiyun * This is set if we're going to treat the device as TV-out.
104*4882a593Smuzhiyun *
105*4882a593Smuzhiyun * While we have these nice friendly flags for output types that ought
106*4882a593Smuzhiyun * to decide this for us, the S-Video output on our HDMI+S-Video card
107*4882a593Smuzhiyun * shows up as RGB1 (VGA).
108*4882a593Smuzhiyun */
109*4882a593Smuzhiyun bool is_tv;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* This is for current tv format name */
112*4882a593Smuzhiyun int tv_format_index;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /**
115*4882a593Smuzhiyun * This is set if we treat the device as HDMI, instead of DVI.
116*4882a593Smuzhiyun */
117*4882a593Smuzhiyun bool is_hdmi;
118*4882a593Smuzhiyun bool has_hdmi_monitor;
119*4882a593Smuzhiyun bool has_hdmi_audio;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /**
122*4882a593Smuzhiyun * This is set if we detect output of sdvo device as LVDS and
123*4882a593Smuzhiyun * have a valid fixed mode to use with the panel.
124*4882a593Smuzhiyun */
125*4882a593Smuzhiyun bool is_lvds;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /**
128*4882a593Smuzhiyun * This is sdvo fixed panel mode pointer
129*4882a593Smuzhiyun */
130*4882a593Smuzhiyun struct drm_display_mode *sdvo_lvds_fixed_mode;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* DDC bus used by this SDVO encoder */
133*4882a593Smuzhiyun uint8_t ddc_bus;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun u8 pixel_multiplier;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* Input timings for adjusted_mode */
138*4882a593Smuzhiyun struct psb_intel_sdvo_dtd input_dtd;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* Saved SDVO output states */
141*4882a593Smuzhiyun uint32_t saveSDVO; /* Can be SDVOB or SDVOC depending on sdvo_reg */
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun struct psb_intel_sdvo_connector {
145*4882a593Smuzhiyun struct gma_connector base;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* Mark the type of connector */
148*4882a593Smuzhiyun uint16_t output_flag;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun int force_audio;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* This contains all current supported TV format */
153*4882a593Smuzhiyun u8 tv_format_supported[ARRAY_SIZE(tv_format_names)];
154*4882a593Smuzhiyun int format_supported_num;
155*4882a593Smuzhiyun struct drm_property *tv_format;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* add the property for the SDVO-TV */
158*4882a593Smuzhiyun struct drm_property *left;
159*4882a593Smuzhiyun struct drm_property *right;
160*4882a593Smuzhiyun struct drm_property *top;
161*4882a593Smuzhiyun struct drm_property *bottom;
162*4882a593Smuzhiyun struct drm_property *hpos;
163*4882a593Smuzhiyun struct drm_property *vpos;
164*4882a593Smuzhiyun struct drm_property *contrast;
165*4882a593Smuzhiyun struct drm_property *saturation;
166*4882a593Smuzhiyun struct drm_property *hue;
167*4882a593Smuzhiyun struct drm_property *sharpness;
168*4882a593Smuzhiyun struct drm_property *flicker_filter;
169*4882a593Smuzhiyun struct drm_property *flicker_filter_adaptive;
170*4882a593Smuzhiyun struct drm_property *flicker_filter_2d;
171*4882a593Smuzhiyun struct drm_property *tv_chroma_filter;
172*4882a593Smuzhiyun struct drm_property *tv_luma_filter;
173*4882a593Smuzhiyun struct drm_property *dot_crawl;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* add the property for the SDVO-TV/LVDS */
176*4882a593Smuzhiyun struct drm_property *brightness;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* Add variable to record current setting for the above property */
179*4882a593Smuzhiyun u32 left_margin, right_margin, top_margin, bottom_margin;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* this is to get the range of margin.*/
182*4882a593Smuzhiyun u32 max_hscan, max_vscan;
183*4882a593Smuzhiyun u32 max_hpos, cur_hpos;
184*4882a593Smuzhiyun u32 max_vpos, cur_vpos;
185*4882a593Smuzhiyun u32 cur_brightness, max_brightness;
186*4882a593Smuzhiyun u32 cur_contrast, max_contrast;
187*4882a593Smuzhiyun u32 cur_saturation, max_saturation;
188*4882a593Smuzhiyun u32 cur_hue, max_hue;
189*4882a593Smuzhiyun u32 cur_sharpness, max_sharpness;
190*4882a593Smuzhiyun u32 cur_flicker_filter, max_flicker_filter;
191*4882a593Smuzhiyun u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
192*4882a593Smuzhiyun u32 cur_flicker_filter_2d, max_flicker_filter_2d;
193*4882a593Smuzhiyun u32 cur_tv_chroma_filter, max_tv_chroma_filter;
194*4882a593Smuzhiyun u32 cur_tv_luma_filter, max_tv_luma_filter;
195*4882a593Smuzhiyun u32 cur_dot_crawl, max_dot_crawl;
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
to_psb_intel_sdvo(struct drm_encoder * encoder)198*4882a593Smuzhiyun static struct psb_intel_sdvo *to_psb_intel_sdvo(struct drm_encoder *encoder)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun return container_of(encoder, struct psb_intel_sdvo, base.base);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
intel_attached_sdvo(struct drm_connector * connector)203*4882a593Smuzhiyun static struct psb_intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun return container_of(gma_attached_encoder(connector),
206*4882a593Smuzhiyun struct psb_intel_sdvo, base);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
to_psb_intel_sdvo_connector(struct drm_connector * connector)209*4882a593Smuzhiyun static struct psb_intel_sdvo_connector *to_psb_intel_sdvo_connector(struct drm_connector *connector)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun return container_of(to_gma_connector(connector), struct psb_intel_sdvo_connector, base);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static bool
215*4882a593Smuzhiyun psb_intel_sdvo_output_setup(struct psb_intel_sdvo *psb_intel_sdvo, uint16_t flags);
216*4882a593Smuzhiyun static bool
217*4882a593Smuzhiyun psb_intel_sdvo_tv_create_property(struct psb_intel_sdvo *psb_intel_sdvo,
218*4882a593Smuzhiyun struct psb_intel_sdvo_connector *psb_intel_sdvo_connector,
219*4882a593Smuzhiyun int type);
220*4882a593Smuzhiyun static bool
221*4882a593Smuzhiyun psb_intel_sdvo_create_enhance_property(struct psb_intel_sdvo *psb_intel_sdvo,
222*4882a593Smuzhiyun struct psb_intel_sdvo_connector *psb_intel_sdvo_connector);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /**
225*4882a593Smuzhiyun * Writes the SDVOB or SDVOC with the given value, but always writes both
226*4882a593Smuzhiyun * SDVOB and SDVOC to work around apparent hardware issues (according to
227*4882a593Smuzhiyun * comments in the BIOS).
228*4882a593Smuzhiyun */
psb_intel_sdvo_write_sdvox(struct psb_intel_sdvo * psb_intel_sdvo,u32 val)229*4882a593Smuzhiyun static void psb_intel_sdvo_write_sdvox(struct psb_intel_sdvo *psb_intel_sdvo, u32 val)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun struct drm_device *dev = psb_intel_sdvo->base.base.dev;
232*4882a593Smuzhiyun u32 bval = val, cval = val;
233*4882a593Smuzhiyun int i, j;
234*4882a593Smuzhiyun int need_aux = IS_MRST(dev) ? 1 : 0;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun for (j = 0; j <= need_aux; j++) {
237*4882a593Smuzhiyun if (psb_intel_sdvo->sdvo_reg == SDVOB)
238*4882a593Smuzhiyun cval = REG_READ_WITH_AUX(SDVOC, j);
239*4882a593Smuzhiyun else
240*4882a593Smuzhiyun bval = REG_READ_WITH_AUX(SDVOB, j);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /*
243*4882a593Smuzhiyun * Write the registers twice for luck. Sometimes,
244*4882a593Smuzhiyun * writing them only once doesn't appear to 'stick'.
245*4882a593Smuzhiyun * The BIOS does this too. Yay, magic
246*4882a593Smuzhiyun */
247*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
248*4882a593Smuzhiyun REG_WRITE_WITH_AUX(SDVOB, bval, j);
249*4882a593Smuzhiyun REG_READ_WITH_AUX(SDVOB, j);
250*4882a593Smuzhiyun REG_WRITE_WITH_AUX(SDVOC, cval, j);
251*4882a593Smuzhiyun REG_READ_WITH_AUX(SDVOC, j);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
psb_intel_sdvo_read_byte(struct psb_intel_sdvo * psb_intel_sdvo,u8 addr,u8 * ch)256*4882a593Smuzhiyun static bool psb_intel_sdvo_read_byte(struct psb_intel_sdvo *psb_intel_sdvo, u8 addr, u8 *ch)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun struct i2c_msg msgs[] = {
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun .addr = psb_intel_sdvo->slave_addr,
261*4882a593Smuzhiyun .flags = 0,
262*4882a593Smuzhiyun .len = 1,
263*4882a593Smuzhiyun .buf = &addr,
264*4882a593Smuzhiyun },
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun .addr = psb_intel_sdvo->slave_addr,
267*4882a593Smuzhiyun .flags = I2C_M_RD,
268*4882a593Smuzhiyun .len = 1,
269*4882a593Smuzhiyun .buf = ch,
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun int ret;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if ((ret = i2c_transfer(psb_intel_sdvo->i2c, msgs, 2)) == 2)
275*4882a593Smuzhiyun return true;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
278*4882a593Smuzhiyun return false;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun #define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
282*4882a593Smuzhiyun /** Mapping of command numbers to names, for debug output */
283*4882a593Smuzhiyun static const struct _sdvo_cmd_name {
284*4882a593Smuzhiyun u8 cmd;
285*4882a593Smuzhiyun const char *name;
286*4882a593Smuzhiyun } sdvo_cmd_names[] = {
287*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
288*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
289*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
290*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
291*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
292*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
293*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
294*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
295*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
296*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
297*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
298*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
299*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
300*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
301*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
302*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
303*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
304*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
305*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
306*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
307*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
308*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
309*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
310*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
311*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
312*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
313*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
314*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
315*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
316*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
317*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
318*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
319*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
320*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
321*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
322*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
323*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
324*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
325*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
326*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
327*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
328*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
329*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /* Add the op code for SDVO enhancements */
332*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
333*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
334*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
335*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
336*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
337*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
338*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
339*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
340*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
341*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
342*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
343*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
344*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
345*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
346*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
347*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
348*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
349*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
350*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
351*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
352*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
353*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
354*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
355*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
356*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
357*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
358*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
359*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
360*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
361*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
362*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
363*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
364*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
365*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
366*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
367*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
368*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
369*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
370*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
371*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
372*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
373*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
374*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
375*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* HDMI op code */
378*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
379*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
380*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
381*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
382*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
383*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
384*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
385*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
386*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
387*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
388*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
389*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
390*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
391*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
392*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
393*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
394*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
395*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
396*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
397*4882a593Smuzhiyun SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun #define IS_SDVOB(reg) (reg == SDVOB)
401*4882a593Smuzhiyun #define SDVO_NAME(svdo) (IS_SDVOB((svdo)->sdvo_reg) ? "SDVOB" : "SDVOC")
402*4882a593Smuzhiyun
psb_intel_sdvo_debug_write(struct psb_intel_sdvo * psb_intel_sdvo,u8 cmd,const void * args,int args_len)403*4882a593Smuzhiyun static void psb_intel_sdvo_debug_write(struct psb_intel_sdvo *psb_intel_sdvo, u8 cmd,
404*4882a593Smuzhiyun const void *args, int args_len)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun int i;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun DRM_DEBUG_KMS("%s: W: %02X ",
409*4882a593Smuzhiyun SDVO_NAME(psb_intel_sdvo), cmd);
410*4882a593Smuzhiyun for (i = 0; i < args_len; i++)
411*4882a593Smuzhiyun DRM_DEBUG_KMS("%02X ", ((u8 *)args)[i]);
412*4882a593Smuzhiyun for (; i < 8; i++)
413*4882a593Smuzhiyun DRM_DEBUG_KMS(" ");
414*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
415*4882a593Smuzhiyun if (cmd == sdvo_cmd_names[i].cmd) {
416*4882a593Smuzhiyun DRM_DEBUG_KMS("(%s)", sdvo_cmd_names[i].name);
417*4882a593Smuzhiyun break;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun if (i == ARRAY_SIZE(sdvo_cmd_names))
421*4882a593Smuzhiyun DRM_DEBUG_KMS("(%02X)", cmd);
422*4882a593Smuzhiyun DRM_DEBUG_KMS("\n");
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun static const char *cmd_status_names[] = {
426*4882a593Smuzhiyun "Power on",
427*4882a593Smuzhiyun "Success",
428*4882a593Smuzhiyun "Not supported",
429*4882a593Smuzhiyun "Invalid arg",
430*4882a593Smuzhiyun "Pending",
431*4882a593Smuzhiyun "Target not specified",
432*4882a593Smuzhiyun "Scaling not supported"
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun #define MAX_ARG_LEN 32
436*4882a593Smuzhiyun
psb_intel_sdvo_write_cmd(struct psb_intel_sdvo * psb_intel_sdvo,u8 cmd,const void * args,int args_len)437*4882a593Smuzhiyun static bool psb_intel_sdvo_write_cmd(struct psb_intel_sdvo *psb_intel_sdvo, u8 cmd,
438*4882a593Smuzhiyun const void *args, int args_len)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun u8 buf[MAX_ARG_LEN*2 + 2], status;
441*4882a593Smuzhiyun struct i2c_msg msgs[MAX_ARG_LEN + 3];
442*4882a593Smuzhiyun int i, ret;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (args_len > MAX_ARG_LEN) {
445*4882a593Smuzhiyun DRM_ERROR("Need to increase arg length\n");
446*4882a593Smuzhiyun return false;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun psb_intel_sdvo_debug_write(psb_intel_sdvo, cmd, args, args_len);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun for (i = 0; i < args_len; i++) {
452*4882a593Smuzhiyun msgs[i].addr = psb_intel_sdvo->slave_addr;
453*4882a593Smuzhiyun msgs[i].flags = 0;
454*4882a593Smuzhiyun msgs[i].len = 2;
455*4882a593Smuzhiyun msgs[i].buf = buf + 2 *i;
456*4882a593Smuzhiyun buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
457*4882a593Smuzhiyun buf[2*i + 1] = ((u8*)args)[i];
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun msgs[i].addr = psb_intel_sdvo->slave_addr;
460*4882a593Smuzhiyun msgs[i].flags = 0;
461*4882a593Smuzhiyun msgs[i].len = 2;
462*4882a593Smuzhiyun msgs[i].buf = buf + 2*i;
463*4882a593Smuzhiyun buf[2*i + 0] = SDVO_I2C_OPCODE;
464*4882a593Smuzhiyun buf[2*i + 1] = cmd;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* the following two are to read the response */
467*4882a593Smuzhiyun status = SDVO_I2C_CMD_STATUS;
468*4882a593Smuzhiyun msgs[i+1].addr = psb_intel_sdvo->slave_addr;
469*4882a593Smuzhiyun msgs[i+1].flags = 0;
470*4882a593Smuzhiyun msgs[i+1].len = 1;
471*4882a593Smuzhiyun msgs[i+1].buf = &status;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun msgs[i+2].addr = psb_intel_sdvo->slave_addr;
474*4882a593Smuzhiyun msgs[i+2].flags = I2C_M_RD;
475*4882a593Smuzhiyun msgs[i+2].len = 1;
476*4882a593Smuzhiyun msgs[i+2].buf = &status;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun ret = i2c_transfer(psb_intel_sdvo->i2c, msgs, i+3);
479*4882a593Smuzhiyun if (ret < 0) {
480*4882a593Smuzhiyun DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
481*4882a593Smuzhiyun return false;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun if (ret != i+3) {
484*4882a593Smuzhiyun /* failure in I2C transfer */
485*4882a593Smuzhiyun DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
486*4882a593Smuzhiyun return false;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun return true;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
psb_intel_sdvo_read_response(struct psb_intel_sdvo * psb_intel_sdvo,void * response,int response_len)492*4882a593Smuzhiyun static bool psb_intel_sdvo_read_response(struct psb_intel_sdvo *psb_intel_sdvo,
493*4882a593Smuzhiyun void *response, int response_len)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun u8 retry = 5;
496*4882a593Smuzhiyun u8 status;
497*4882a593Smuzhiyun int i;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(psb_intel_sdvo));
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /*
502*4882a593Smuzhiyun * The documentation states that all commands will be
503*4882a593Smuzhiyun * processed within 15µs, and that we need only poll
504*4882a593Smuzhiyun * the status byte a maximum of 3 times in order for the
505*4882a593Smuzhiyun * command to be complete.
506*4882a593Smuzhiyun *
507*4882a593Smuzhiyun * Check 5 times in case the hardware failed to read the docs.
508*4882a593Smuzhiyun */
509*4882a593Smuzhiyun if (!psb_intel_sdvo_read_byte(psb_intel_sdvo,
510*4882a593Smuzhiyun SDVO_I2C_CMD_STATUS,
511*4882a593Smuzhiyun &status))
512*4882a593Smuzhiyun goto log_fail;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun while ((status == SDVO_CMD_STATUS_PENDING ||
515*4882a593Smuzhiyun status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && retry--) {
516*4882a593Smuzhiyun udelay(15);
517*4882a593Smuzhiyun if (!psb_intel_sdvo_read_byte(psb_intel_sdvo,
518*4882a593Smuzhiyun SDVO_I2C_CMD_STATUS,
519*4882a593Smuzhiyun &status))
520*4882a593Smuzhiyun goto log_fail;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
524*4882a593Smuzhiyun DRM_DEBUG_KMS("(%s)", cmd_status_names[status]);
525*4882a593Smuzhiyun else
526*4882a593Smuzhiyun DRM_DEBUG_KMS("(??? %d)", status);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun if (status != SDVO_CMD_STATUS_SUCCESS)
529*4882a593Smuzhiyun goto log_fail;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /* Read the command response */
532*4882a593Smuzhiyun for (i = 0; i < response_len; i++) {
533*4882a593Smuzhiyun if (!psb_intel_sdvo_read_byte(psb_intel_sdvo,
534*4882a593Smuzhiyun SDVO_I2C_RETURN_0 + i,
535*4882a593Smuzhiyun &((u8 *)response)[i]))
536*4882a593Smuzhiyun goto log_fail;
537*4882a593Smuzhiyun DRM_DEBUG_KMS(" %02X", ((u8 *)response)[i]);
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun DRM_DEBUG_KMS("\n");
540*4882a593Smuzhiyun return true;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun log_fail:
543*4882a593Smuzhiyun DRM_DEBUG_KMS("... failed\n");
544*4882a593Smuzhiyun return false;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
psb_intel_sdvo_get_pixel_multiplier(struct drm_display_mode * mode)547*4882a593Smuzhiyun static int psb_intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun if (mode->clock >= 100000)
550*4882a593Smuzhiyun return 1;
551*4882a593Smuzhiyun else if (mode->clock >= 50000)
552*4882a593Smuzhiyun return 2;
553*4882a593Smuzhiyun else
554*4882a593Smuzhiyun return 4;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
psb_intel_sdvo_set_control_bus_switch(struct psb_intel_sdvo * psb_intel_sdvo,u8 ddc_bus)557*4882a593Smuzhiyun static bool psb_intel_sdvo_set_control_bus_switch(struct psb_intel_sdvo *psb_intel_sdvo,
558*4882a593Smuzhiyun u8 ddc_bus)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun /* This must be the immediately preceding write before the i2c xfer */
561*4882a593Smuzhiyun return psb_intel_sdvo_write_cmd(psb_intel_sdvo,
562*4882a593Smuzhiyun SDVO_CMD_SET_CONTROL_BUS_SWITCH,
563*4882a593Smuzhiyun &ddc_bus, 1);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
psb_intel_sdvo_set_value(struct psb_intel_sdvo * psb_intel_sdvo,u8 cmd,const void * data,int len)566*4882a593Smuzhiyun static bool psb_intel_sdvo_set_value(struct psb_intel_sdvo *psb_intel_sdvo, u8 cmd, const void *data, int len)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun if (!psb_intel_sdvo_write_cmd(psb_intel_sdvo, cmd, data, len))
569*4882a593Smuzhiyun return false;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun return psb_intel_sdvo_read_response(psb_intel_sdvo, NULL, 0);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun static bool
psb_intel_sdvo_get_value(struct psb_intel_sdvo * psb_intel_sdvo,u8 cmd,void * value,int len)575*4882a593Smuzhiyun psb_intel_sdvo_get_value(struct psb_intel_sdvo *psb_intel_sdvo, u8 cmd, void *value, int len)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun if (!psb_intel_sdvo_write_cmd(psb_intel_sdvo, cmd, NULL, 0))
578*4882a593Smuzhiyun return false;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun return psb_intel_sdvo_read_response(psb_intel_sdvo, value, len);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
psb_intel_sdvo_set_target_input(struct psb_intel_sdvo * psb_intel_sdvo)583*4882a593Smuzhiyun static bool psb_intel_sdvo_set_target_input(struct psb_intel_sdvo *psb_intel_sdvo)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun struct psb_intel_sdvo_set_target_input_args targets = {0};
586*4882a593Smuzhiyun return psb_intel_sdvo_set_value(psb_intel_sdvo,
587*4882a593Smuzhiyun SDVO_CMD_SET_TARGET_INPUT,
588*4882a593Smuzhiyun &targets, sizeof(targets));
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /**
592*4882a593Smuzhiyun * Return whether each input is trained.
593*4882a593Smuzhiyun *
594*4882a593Smuzhiyun * This function is making an assumption about the layout of the response,
595*4882a593Smuzhiyun * which should be checked against the docs.
596*4882a593Smuzhiyun */
psb_intel_sdvo_get_trained_inputs(struct psb_intel_sdvo * psb_intel_sdvo,bool * input_1,bool * input_2)597*4882a593Smuzhiyun static bool psb_intel_sdvo_get_trained_inputs(struct psb_intel_sdvo *psb_intel_sdvo, bool *input_1, bool *input_2)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun struct psb_intel_sdvo_get_trained_inputs_response response;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(response) != 1);
602*4882a593Smuzhiyun if (!psb_intel_sdvo_get_value(psb_intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
603*4882a593Smuzhiyun &response, sizeof(response)))
604*4882a593Smuzhiyun return false;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun *input_1 = response.input0_trained;
607*4882a593Smuzhiyun *input_2 = response.input1_trained;
608*4882a593Smuzhiyun return true;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
psb_intel_sdvo_set_active_outputs(struct psb_intel_sdvo * psb_intel_sdvo,u16 outputs)611*4882a593Smuzhiyun static bool psb_intel_sdvo_set_active_outputs(struct psb_intel_sdvo *psb_intel_sdvo,
612*4882a593Smuzhiyun u16 outputs)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun return psb_intel_sdvo_set_value(psb_intel_sdvo,
615*4882a593Smuzhiyun SDVO_CMD_SET_ACTIVE_OUTPUTS,
616*4882a593Smuzhiyun &outputs, sizeof(outputs));
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
psb_intel_sdvo_set_encoder_power_state(struct psb_intel_sdvo * psb_intel_sdvo,int mode)619*4882a593Smuzhiyun static bool psb_intel_sdvo_set_encoder_power_state(struct psb_intel_sdvo *psb_intel_sdvo,
620*4882a593Smuzhiyun int mode)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun u8 state = SDVO_ENCODER_STATE_ON;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun switch (mode) {
625*4882a593Smuzhiyun case DRM_MODE_DPMS_ON:
626*4882a593Smuzhiyun state = SDVO_ENCODER_STATE_ON;
627*4882a593Smuzhiyun break;
628*4882a593Smuzhiyun case DRM_MODE_DPMS_STANDBY:
629*4882a593Smuzhiyun state = SDVO_ENCODER_STATE_STANDBY;
630*4882a593Smuzhiyun break;
631*4882a593Smuzhiyun case DRM_MODE_DPMS_SUSPEND:
632*4882a593Smuzhiyun state = SDVO_ENCODER_STATE_SUSPEND;
633*4882a593Smuzhiyun break;
634*4882a593Smuzhiyun case DRM_MODE_DPMS_OFF:
635*4882a593Smuzhiyun state = SDVO_ENCODER_STATE_OFF;
636*4882a593Smuzhiyun break;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun return psb_intel_sdvo_set_value(psb_intel_sdvo,
640*4882a593Smuzhiyun SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
psb_intel_sdvo_get_input_pixel_clock_range(struct psb_intel_sdvo * psb_intel_sdvo,int * clock_min,int * clock_max)643*4882a593Smuzhiyun static bool psb_intel_sdvo_get_input_pixel_clock_range(struct psb_intel_sdvo *psb_intel_sdvo,
644*4882a593Smuzhiyun int *clock_min,
645*4882a593Smuzhiyun int *clock_max)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun struct psb_intel_sdvo_pixel_clock_range clocks;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(clocks) != 4);
650*4882a593Smuzhiyun if (!psb_intel_sdvo_get_value(psb_intel_sdvo,
651*4882a593Smuzhiyun SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
652*4882a593Smuzhiyun &clocks, sizeof(clocks)))
653*4882a593Smuzhiyun return false;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun /* Convert the values from units of 10 kHz to kHz. */
656*4882a593Smuzhiyun *clock_min = clocks.min * 10;
657*4882a593Smuzhiyun *clock_max = clocks.max * 10;
658*4882a593Smuzhiyun return true;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
psb_intel_sdvo_set_target_output(struct psb_intel_sdvo * psb_intel_sdvo,u16 outputs)661*4882a593Smuzhiyun static bool psb_intel_sdvo_set_target_output(struct psb_intel_sdvo *psb_intel_sdvo,
662*4882a593Smuzhiyun u16 outputs)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun return psb_intel_sdvo_set_value(psb_intel_sdvo,
665*4882a593Smuzhiyun SDVO_CMD_SET_TARGET_OUTPUT,
666*4882a593Smuzhiyun &outputs, sizeof(outputs));
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
psb_intel_sdvo_set_timing(struct psb_intel_sdvo * psb_intel_sdvo,u8 cmd,struct psb_intel_sdvo_dtd * dtd)669*4882a593Smuzhiyun static bool psb_intel_sdvo_set_timing(struct psb_intel_sdvo *psb_intel_sdvo, u8 cmd,
670*4882a593Smuzhiyun struct psb_intel_sdvo_dtd *dtd)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun return psb_intel_sdvo_set_value(psb_intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
673*4882a593Smuzhiyun psb_intel_sdvo_set_value(psb_intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
psb_intel_sdvo_set_input_timing(struct psb_intel_sdvo * psb_intel_sdvo,struct psb_intel_sdvo_dtd * dtd)676*4882a593Smuzhiyun static bool psb_intel_sdvo_set_input_timing(struct psb_intel_sdvo *psb_intel_sdvo,
677*4882a593Smuzhiyun struct psb_intel_sdvo_dtd *dtd)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun return psb_intel_sdvo_set_timing(psb_intel_sdvo,
680*4882a593Smuzhiyun SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
psb_intel_sdvo_set_output_timing(struct psb_intel_sdvo * psb_intel_sdvo,struct psb_intel_sdvo_dtd * dtd)683*4882a593Smuzhiyun static bool psb_intel_sdvo_set_output_timing(struct psb_intel_sdvo *psb_intel_sdvo,
684*4882a593Smuzhiyun struct psb_intel_sdvo_dtd *dtd)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun return psb_intel_sdvo_set_timing(psb_intel_sdvo,
687*4882a593Smuzhiyun SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun static bool
psb_intel_sdvo_create_preferred_input_timing(struct psb_intel_sdvo * psb_intel_sdvo,uint16_t clock,uint16_t width,uint16_t height)691*4882a593Smuzhiyun psb_intel_sdvo_create_preferred_input_timing(struct psb_intel_sdvo *psb_intel_sdvo,
692*4882a593Smuzhiyun uint16_t clock,
693*4882a593Smuzhiyun uint16_t width,
694*4882a593Smuzhiyun uint16_t height)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun struct psb_intel_sdvo_preferred_input_timing_args args;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun memset(&args, 0, sizeof(args));
699*4882a593Smuzhiyun args.clock = clock;
700*4882a593Smuzhiyun args.width = width;
701*4882a593Smuzhiyun args.height = height;
702*4882a593Smuzhiyun args.interlace = 0;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun if (psb_intel_sdvo->is_lvds &&
705*4882a593Smuzhiyun (psb_intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
706*4882a593Smuzhiyun psb_intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
707*4882a593Smuzhiyun args.scaled = 1;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun return psb_intel_sdvo_set_value(psb_intel_sdvo,
710*4882a593Smuzhiyun SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
711*4882a593Smuzhiyun &args, sizeof(args));
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
psb_intel_sdvo_get_preferred_input_timing(struct psb_intel_sdvo * psb_intel_sdvo,struct psb_intel_sdvo_dtd * dtd)714*4882a593Smuzhiyun static bool psb_intel_sdvo_get_preferred_input_timing(struct psb_intel_sdvo *psb_intel_sdvo,
715*4882a593Smuzhiyun struct psb_intel_sdvo_dtd *dtd)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(dtd->part1) != 8);
718*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(dtd->part2) != 8);
719*4882a593Smuzhiyun return psb_intel_sdvo_get_value(psb_intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
720*4882a593Smuzhiyun &dtd->part1, sizeof(dtd->part1)) &&
721*4882a593Smuzhiyun psb_intel_sdvo_get_value(psb_intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
722*4882a593Smuzhiyun &dtd->part2, sizeof(dtd->part2));
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
psb_intel_sdvo_set_clock_rate_mult(struct psb_intel_sdvo * psb_intel_sdvo,u8 val)725*4882a593Smuzhiyun static bool psb_intel_sdvo_set_clock_rate_mult(struct psb_intel_sdvo *psb_intel_sdvo, u8 val)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun return psb_intel_sdvo_set_value(psb_intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
psb_intel_sdvo_get_dtd_from_mode(struct psb_intel_sdvo_dtd * dtd,const struct drm_display_mode * mode)730*4882a593Smuzhiyun static void psb_intel_sdvo_get_dtd_from_mode(struct psb_intel_sdvo_dtd *dtd,
731*4882a593Smuzhiyun const struct drm_display_mode *mode)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun uint16_t width, height;
734*4882a593Smuzhiyun uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
735*4882a593Smuzhiyun uint16_t h_sync_offset, v_sync_offset;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun width = mode->crtc_hdisplay;
738*4882a593Smuzhiyun height = mode->crtc_vdisplay;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* do some mode translations */
741*4882a593Smuzhiyun h_blank_len = mode->crtc_hblank_end - mode->crtc_hblank_start;
742*4882a593Smuzhiyun h_sync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun v_blank_len = mode->crtc_vblank_end - mode->crtc_vblank_start;
745*4882a593Smuzhiyun v_sync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun h_sync_offset = mode->crtc_hsync_start - mode->crtc_hblank_start;
748*4882a593Smuzhiyun v_sync_offset = mode->crtc_vsync_start - mode->crtc_vblank_start;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun dtd->part1.clock = mode->clock / 10;
751*4882a593Smuzhiyun dtd->part1.h_active = width & 0xff;
752*4882a593Smuzhiyun dtd->part1.h_blank = h_blank_len & 0xff;
753*4882a593Smuzhiyun dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
754*4882a593Smuzhiyun ((h_blank_len >> 8) & 0xf);
755*4882a593Smuzhiyun dtd->part1.v_active = height & 0xff;
756*4882a593Smuzhiyun dtd->part1.v_blank = v_blank_len & 0xff;
757*4882a593Smuzhiyun dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
758*4882a593Smuzhiyun ((v_blank_len >> 8) & 0xf);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun dtd->part2.h_sync_off = h_sync_offset & 0xff;
761*4882a593Smuzhiyun dtd->part2.h_sync_width = h_sync_len & 0xff;
762*4882a593Smuzhiyun dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
763*4882a593Smuzhiyun (v_sync_len & 0xf);
764*4882a593Smuzhiyun dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
765*4882a593Smuzhiyun ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
766*4882a593Smuzhiyun ((v_sync_len & 0x30) >> 4);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun dtd->part2.dtd_flags = 0x18;
769*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_PHSYNC)
770*4882a593Smuzhiyun dtd->part2.dtd_flags |= 0x2;
771*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_PVSYNC)
772*4882a593Smuzhiyun dtd->part2.dtd_flags |= 0x4;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun dtd->part2.sdvo_flags = 0;
775*4882a593Smuzhiyun dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
776*4882a593Smuzhiyun dtd->part2.reserved = 0;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
psb_intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,const struct psb_intel_sdvo_dtd * dtd)779*4882a593Smuzhiyun static void psb_intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
780*4882a593Smuzhiyun const struct psb_intel_sdvo_dtd *dtd)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun mode->hdisplay = dtd->part1.h_active;
783*4882a593Smuzhiyun mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
784*4882a593Smuzhiyun mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
785*4882a593Smuzhiyun mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
786*4882a593Smuzhiyun mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
787*4882a593Smuzhiyun mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
788*4882a593Smuzhiyun mode->htotal = mode->hdisplay + dtd->part1.h_blank;
789*4882a593Smuzhiyun mode->htotal += (dtd->part1.h_high & 0xf) << 8;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun mode->vdisplay = dtd->part1.v_active;
792*4882a593Smuzhiyun mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
793*4882a593Smuzhiyun mode->vsync_start = mode->vdisplay;
794*4882a593Smuzhiyun mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
795*4882a593Smuzhiyun mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
796*4882a593Smuzhiyun mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
797*4882a593Smuzhiyun mode->vsync_end = mode->vsync_start +
798*4882a593Smuzhiyun (dtd->part2.v_sync_off_width & 0xf);
799*4882a593Smuzhiyun mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
800*4882a593Smuzhiyun mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
801*4882a593Smuzhiyun mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun mode->clock = dtd->part1.clock * 10;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
806*4882a593Smuzhiyun if (dtd->part2.dtd_flags & 0x2)
807*4882a593Smuzhiyun mode->flags |= DRM_MODE_FLAG_PHSYNC;
808*4882a593Smuzhiyun if (dtd->part2.dtd_flags & 0x4)
809*4882a593Smuzhiyun mode->flags |= DRM_MODE_FLAG_PVSYNC;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
psb_intel_sdvo_check_supp_encode(struct psb_intel_sdvo * psb_intel_sdvo)812*4882a593Smuzhiyun static bool psb_intel_sdvo_check_supp_encode(struct psb_intel_sdvo *psb_intel_sdvo)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun struct psb_intel_sdvo_encode encode;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(encode) != 2);
817*4882a593Smuzhiyun return psb_intel_sdvo_get_value(psb_intel_sdvo,
818*4882a593Smuzhiyun SDVO_CMD_GET_SUPP_ENCODE,
819*4882a593Smuzhiyun &encode, sizeof(encode));
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
psb_intel_sdvo_set_encode(struct psb_intel_sdvo * psb_intel_sdvo,uint8_t mode)822*4882a593Smuzhiyun static bool psb_intel_sdvo_set_encode(struct psb_intel_sdvo *psb_intel_sdvo,
823*4882a593Smuzhiyun uint8_t mode)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun return psb_intel_sdvo_set_value(psb_intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
psb_intel_sdvo_set_colorimetry(struct psb_intel_sdvo * psb_intel_sdvo,uint8_t mode)828*4882a593Smuzhiyun static bool psb_intel_sdvo_set_colorimetry(struct psb_intel_sdvo *psb_intel_sdvo,
829*4882a593Smuzhiyun uint8_t mode)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun return psb_intel_sdvo_set_value(psb_intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun #if 0
835*4882a593Smuzhiyun static void psb_intel_sdvo_dump_hdmi_buf(struct psb_intel_sdvo *psb_intel_sdvo)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun int i, j;
838*4882a593Smuzhiyun uint8_t set_buf_index[2];
839*4882a593Smuzhiyun uint8_t av_split;
840*4882a593Smuzhiyun uint8_t buf_size;
841*4882a593Smuzhiyun uint8_t buf[48];
842*4882a593Smuzhiyun uint8_t *pos;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun psb_intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun for (i = 0; i <= av_split; i++) {
847*4882a593Smuzhiyun set_buf_index[0] = i; set_buf_index[1] = 0;
848*4882a593Smuzhiyun psb_intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
849*4882a593Smuzhiyun set_buf_index, 2);
850*4882a593Smuzhiyun psb_intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
851*4882a593Smuzhiyun psb_intel_sdvo_read_response(encoder, &buf_size, 1);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun pos = buf;
854*4882a593Smuzhiyun for (j = 0; j <= buf_size; j += 8) {
855*4882a593Smuzhiyun psb_intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
856*4882a593Smuzhiyun NULL, 0);
857*4882a593Smuzhiyun psb_intel_sdvo_read_response(encoder, pos, 8);
858*4882a593Smuzhiyun pos += 8;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun #endif
863*4882a593Smuzhiyun
psb_intel_sdvo_set_avi_infoframe(struct psb_intel_sdvo * psb_intel_sdvo)864*4882a593Smuzhiyun static bool psb_intel_sdvo_set_avi_infoframe(struct psb_intel_sdvo *psb_intel_sdvo)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun DRM_INFO("HDMI is not supported yet");
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun return false;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
psb_intel_sdvo_set_tv_format(struct psb_intel_sdvo * psb_intel_sdvo)871*4882a593Smuzhiyun static bool psb_intel_sdvo_set_tv_format(struct psb_intel_sdvo *psb_intel_sdvo)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun struct psb_intel_sdvo_tv_format format;
874*4882a593Smuzhiyun uint32_t format_map;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun format_map = 1 << psb_intel_sdvo->tv_format_index;
877*4882a593Smuzhiyun memset(&format, 0, sizeof(format));
878*4882a593Smuzhiyun memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(format) != 6);
881*4882a593Smuzhiyun return psb_intel_sdvo_set_value(psb_intel_sdvo,
882*4882a593Smuzhiyun SDVO_CMD_SET_TV_FORMAT,
883*4882a593Smuzhiyun &format, sizeof(format));
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun static bool
psb_intel_sdvo_set_output_timings_from_mode(struct psb_intel_sdvo * psb_intel_sdvo,const struct drm_display_mode * mode)887*4882a593Smuzhiyun psb_intel_sdvo_set_output_timings_from_mode(struct psb_intel_sdvo *psb_intel_sdvo,
888*4882a593Smuzhiyun const struct drm_display_mode *mode)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun struct psb_intel_sdvo_dtd output_dtd;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun if (!psb_intel_sdvo_set_target_output(psb_intel_sdvo,
893*4882a593Smuzhiyun psb_intel_sdvo->attached_output))
894*4882a593Smuzhiyun return false;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun psb_intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
897*4882a593Smuzhiyun if (!psb_intel_sdvo_set_output_timing(psb_intel_sdvo, &output_dtd))
898*4882a593Smuzhiyun return false;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun return true;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun static bool
psb_intel_sdvo_set_input_timings_for_mode(struct psb_intel_sdvo * psb_intel_sdvo,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)904*4882a593Smuzhiyun psb_intel_sdvo_set_input_timings_for_mode(struct psb_intel_sdvo *psb_intel_sdvo,
905*4882a593Smuzhiyun const struct drm_display_mode *mode,
906*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun /* Reset the input timing to the screen. Assume always input 0. */
909*4882a593Smuzhiyun if (!psb_intel_sdvo_set_target_input(psb_intel_sdvo))
910*4882a593Smuzhiyun return false;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun if (!psb_intel_sdvo_create_preferred_input_timing(psb_intel_sdvo,
913*4882a593Smuzhiyun mode->clock / 10,
914*4882a593Smuzhiyun mode->hdisplay,
915*4882a593Smuzhiyun mode->vdisplay))
916*4882a593Smuzhiyun return false;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun if (!psb_intel_sdvo_get_preferred_input_timing(psb_intel_sdvo,
919*4882a593Smuzhiyun &psb_intel_sdvo->input_dtd))
920*4882a593Smuzhiyun return false;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun psb_intel_sdvo_get_mode_from_dtd(adjusted_mode, &psb_intel_sdvo->input_dtd);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun drm_mode_set_crtcinfo(adjusted_mode, 0);
925*4882a593Smuzhiyun return true;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
psb_intel_sdvo_mode_fixup(struct drm_encoder * encoder,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)928*4882a593Smuzhiyun static bool psb_intel_sdvo_mode_fixup(struct drm_encoder *encoder,
929*4882a593Smuzhiyun const struct drm_display_mode *mode,
930*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun struct psb_intel_sdvo *psb_intel_sdvo = to_psb_intel_sdvo(encoder);
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /* We need to construct preferred input timings based on our
935*4882a593Smuzhiyun * output timings. To do that, we have to set the output
936*4882a593Smuzhiyun * timings, even though this isn't really the right place in
937*4882a593Smuzhiyun * the sequence to do it. Oh well.
938*4882a593Smuzhiyun */
939*4882a593Smuzhiyun if (psb_intel_sdvo->is_tv) {
940*4882a593Smuzhiyun if (!psb_intel_sdvo_set_output_timings_from_mode(psb_intel_sdvo, mode))
941*4882a593Smuzhiyun return false;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun (void) psb_intel_sdvo_set_input_timings_for_mode(psb_intel_sdvo,
944*4882a593Smuzhiyun mode,
945*4882a593Smuzhiyun adjusted_mode);
946*4882a593Smuzhiyun } else if (psb_intel_sdvo->is_lvds) {
947*4882a593Smuzhiyun if (!psb_intel_sdvo_set_output_timings_from_mode(psb_intel_sdvo,
948*4882a593Smuzhiyun psb_intel_sdvo->sdvo_lvds_fixed_mode))
949*4882a593Smuzhiyun return false;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun (void) psb_intel_sdvo_set_input_timings_for_mode(psb_intel_sdvo,
952*4882a593Smuzhiyun mode,
953*4882a593Smuzhiyun adjusted_mode);
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* Make the CRTC code factor in the SDVO pixel multiplier. The
957*4882a593Smuzhiyun * SDVO device will factor out the multiplier during mode_set.
958*4882a593Smuzhiyun */
959*4882a593Smuzhiyun psb_intel_sdvo->pixel_multiplier =
960*4882a593Smuzhiyun psb_intel_sdvo_get_pixel_multiplier(adjusted_mode);
961*4882a593Smuzhiyun adjusted_mode->clock *= psb_intel_sdvo->pixel_multiplier;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun return true;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
psb_intel_sdvo_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)966*4882a593Smuzhiyun static void psb_intel_sdvo_mode_set(struct drm_encoder *encoder,
967*4882a593Smuzhiyun struct drm_display_mode *mode,
968*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode)
969*4882a593Smuzhiyun {
970*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
971*4882a593Smuzhiyun struct drm_crtc *crtc = encoder->crtc;
972*4882a593Smuzhiyun struct gma_crtc *gma_crtc = to_gma_crtc(crtc);
973*4882a593Smuzhiyun struct psb_intel_sdvo *psb_intel_sdvo = to_psb_intel_sdvo(encoder);
974*4882a593Smuzhiyun u32 sdvox;
975*4882a593Smuzhiyun struct psb_intel_sdvo_in_out_map in_out;
976*4882a593Smuzhiyun struct psb_intel_sdvo_dtd input_dtd;
977*4882a593Smuzhiyun int rate;
978*4882a593Smuzhiyun int need_aux = IS_MRST(dev) ? 1 : 0;
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun if (!mode)
981*4882a593Smuzhiyun return;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun /* First, set the input mapping for the first input to our controlled
984*4882a593Smuzhiyun * output. This is only correct if we're a single-input device, in
985*4882a593Smuzhiyun * which case the first input is the output from the appropriate SDVO
986*4882a593Smuzhiyun * channel on the motherboard. In a two-input device, the first input
987*4882a593Smuzhiyun * will be SDVOB and the second SDVOC.
988*4882a593Smuzhiyun */
989*4882a593Smuzhiyun in_out.in0 = psb_intel_sdvo->attached_output;
990*4882a593Smuzhiyun in_out.in1 = 0;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun psb_intel_sdvo_set_value(psb_intel_sdvo,
993*4882a593Smuzhiyun SDVO_CMD_SET_IN_OUT_MAP,
994*4882a593Smuzhiyun &in_out, sizeof(in_out));
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun /* Set the output timings to the screen */
997*4882a593Smuzhiyun if (!psb_intel_sdvo_set_target_output(psb_intel_sdvo,
998*4882a593Smuzhiyun psb_intel_sdvo->attached_output))
999*4882a593Smuzhiyun return;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun /* We have tried to get input timing in mode_fixup, and filled into
1002*4882a593Smuzhiyun * adjusted_mode.
1003*4882a593Smuzhiyun */
1004*4882a593Smuzhiyun if (psb_intel_sdvo->is_tv || psb_intel_sdvo->is_lvds) {
1005*4882a593Smuzhiyun input_dtd = psb_intel_sdvo->input_dtd;
1006*4882a593Smuzhiyun } else {
1007*4882a593Smuzhiyun /* Set the output timing to the screen */
1008*4882a593Smuzhiyun if (!psb_intel_sdvo_set_target_output(psb_intel_sdvo,
1009*4882a593Smuzhiyun psb_intel_sdvo->attached_output))
1010*4882a593Smuzhiyun return;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun psb_intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
1013*4882a593Smuzhiyun (void) psb_intel_sdvo_set_output_timing(psb_intel_sdvo, &input_dtd);
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun /* Set the input timing to the screen. Assume always input 0. */
1017*4882a593Smuzhiyun if (!psb_intel_sdvo_set_target_input(psb_intel_sdvo))
1018*4882a593Smuzhiyun return;
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun if (psb_intel_sdvo->has_hdmi_monitor) {
1021*4882a593Smuzhiyun psb_intel_sdvo_set_encode(psb_intel_sdvo, SDVO_ENCODE_HDMI);
1022*4882a593Smuzhiyun psb_intel_sdvo_set_colorimetry(psb_intel_sdvo,
1023*4882a593Smuzhiyun SDVO_COLORIMETRY_RGB256);
1024*4882a593Smuzhiyun psb_intel_sdvo_set_avi_infoframe(psb_intel_sdvo);
1025*4882a593Smuzhiyun } else
1026*4882a593Smuzhiyun psb_intel_sdvo_set_encode(psb_intel_sdvo, SDVO_ENCODE_DVI);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun if (psb_intel_sdvo->is_tv &&
1029*4882a593Smuzhiyun !psb_intel_sdvo_set_tv_format(psb_intel_sdvo))
1030*4882a593Smuzhiyun return;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun (void) psb_intel_sdvo_set_input_timing(psb_intel_sdvo, &input_dtd);
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun switch (psb_intel_sdvo->pixel_multiplier) {
1035*4882a593Smuzhiyun default:
1036*4882a593Smuzhiyun case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1037*4882a593Smuzhiyun case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1038*4882a593Smuzhiyun case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun if (!psb_intel_sdvo_set_clock_rate_mult(psb_intel_sdvo, rate))
1041*4882a593Smuzhiyun return;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun /* Set the SDVO control regs. */
1044*4882a593Smuzhiyun if (need_aux)
1045*4882a593Smuzhiyun sdvox = REG_READ_AUX(psb_intel_sdvo->sdvo_reg);
1046*4882a593Smuzhiyun else
1047*4882a593Smuzhiyun sdvox = REG_READ(psb_intel_sdvo->sdvo_reg);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun switch (psb_intel_sdvo->sdvo_reg) {
1050*4882a593Smuzhiyun case SDVOB:
1051*4882a593Smuzhiyun sdvox &= SDVOB_PRESERVE_MASK;
1052*4882a593Smuzhiyun break;
1053*4882a593Smuzhiyun case SDVOC:
1054*4882a593Smuzhiyun sdvox &= SDVOC_PRESERVE_MASK;
1055*4882a593Smuzhiyun break;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun if (gma_crtc->pipe == 1)
1060*4882a593Smuzhiyun sdvox |= SDVO_PIPE_B_SELECT;
1061*4882a593Smuzhiyun if (psb_intel_sdvo->has_hdmi_audio)
1062*4882a593Smuzhiyun sdvox |= SDVO_AUDIO_ENABLE;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun /* FIXME: Check if this is needed for PSB
1065*4882a593Smuzhiyun sdvox |= (pixel_multiplier - 1) << SDVO_PORT_MULTIPLY_SHIFT;
1066*4882a593Smuzhiyun */
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL)
1069*4882a593Smuzhiyun sdvox |= SDVO_STALL_SELECT;
1070*4882a593Smuzhiyun psb_intel_sdvo_write_sdvox(psb_intel_sdvo, sdvox);
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun
psb_intel_sdvo_dpms(struct drm_encoder * encoder,int mode)1073*4882a593Smuzhiyun static void psb_intel_sdvo_dpms(struct drm_encoder *encoder, int mode)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
1076*4882a593Smuzhiyun struct psb_intel_sdvo *psb_intel_sdvo = to_psb_intel_sdvo(encoder);
1077*4882a593Smuzhiyun u32 temp;
1078*4882a593Smuzhiyun int i;
1079*4882a593Smuzhiyun int need_aux = IS_MRST(dev) ? 1 : 0;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun switch (mode) {
1082*4882a593Smuzhiyun case DRM_MODE_DPMS_ON:
1083*4882a593Smuzhiyun DRM_DEBUG("DPMS_ON");
1084*4882a593Smuzhiyun break;
1085*4882a593Smuzhiyun case DRM_MODE_DPMS_OFF:
1086*4882a593Smuzhiyun DRM_DEBUG("DPMS_OFF");
1087*4882a593Smuzhiyun break;
1088*4882a593Smuzhiyun default:
1089*4882a593Smuzhiyun DRM_DEBUG("DPMS: %d", mode);
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun if (mode != DRM_MODE_DPMS_ON) {
1093*4882a593Smuzhiyun psb_intel_sdvo_set_active_outputs(psb_intel_sdvo, 0);
1094*4882a593Smuzhiyun if (0)
1095*4882a593Smuzhiyun psb_intel_sdvo_set_encoder_power_state(psb_intel_sdvo, mode);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun if (mode == DRM_MODE_DPMS_OFF) {
1098*4882a593Smuzhiyun if (need_aux)
1099*4882a593Smuzhiyun temp = REG_READ_AUX(psb_intel_sdvo->sdvo_reg);
1100*4882a593Smuzhiyun else
1101*4882a593Smuzhiyun temp = REG_READ(psb_intel_sdvo->sdvo_reg);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun if ((temp & SDVO_ENABLE) != 0) {
1104*4882a593Smuzhiyun psb_intel_sdvo_write_sdvox(psb_intel_sdvo, temp & ~SDVO_ENABLE);
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun } else {
1108*4882a593Smuzhiyun bool input1, input2;
1109*4882a593Smuzhiyun u8 status;
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun if (need_aux)
1112*4882a593Smuzhiyun temp = REG_READ_AUX(psb_intel_sdvo->sdvo_reg);
1113*4882a593Smuzhiyun else
1114*4882a593Smuzhiyun temp = REG_READ(psb_intel_sdvo->sdvo_reg);
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun if ((temp & SDVO_ENABLE) == 0)
1117*4882a593Smuzhiyun psb_intel_sdvo_write_sdvox(psb_intel_sdvo, temp | SDVO_ENABLE);
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun for (i = 0; i < 2; i++)
1120*4882a593Smuzhiyun gma_wait_for_vblank(dev);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun status = psb_intel_sdvo_get_trained_inputs(psb_intel_sdvo, &input1, &input2);
1123*4882a593Smuzhiyun /* Warn if the device reported failure to sync.
1124*4882a593Smuzhiyun * A lot of SDVO devices fail to notify of sync, but it's
1125*4882a593Smuzhiyun * a given it the status is a success, we succeeded.
1126*4882a593Smuzhiyun */
1127*4882a593Smuzhiyun if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
1128*4882a593Smuzhiyun DRM_DEBUG_KMS("First %s output reported failure to "
1129*4882a593Smuzhiyun "sync\n", SDVO_NAME(psb_intel_sdvo));
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun if (0)
1133*4882a593Smuzhiyun psb_intel_sdvo_set_encoder_power_state(psb_intel_sdvo, mode);
1134*4882a593Smuzhiyun psb_intel_sdvo_set_active_outputs(psb_intel_sdvo, psb_intel_sdvo->attached_output);
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun return;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
psb_intel_sdvo_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)1139*4882a593Smuzhiyun static enum drm_mode_status psb_intel_sdvo_mode_valid(struct drm_connector *connector,
1140*4882a593Smuzhiyun struct drm_display_mode *mode)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun struct psb_intel_sdvo *psb_intel_sdvo = intel_attached_sdvo(connector);
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1145*4882a593Smuzhiyun return MODE_NO_DBLESCAN;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun if (psb_intel_sdvo->pixel_clock_min > mode->clock)
1148*4882a593Smuzhiyun return MODE_CLOCK_LOW;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun if (psb_intel_sdvo->pixel_clock_max < mode->clock)
1151*4882a593Smuzhiyun return MODE_CLOCK_HIGH;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun if (psb_intel_sdvo->is_lvds) {
1154*4882a593Smuzhiyun if (mode->hdisplay > psb_intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
1155*4882a593Smuzhiyun return MODE_PANEL;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun if (mode->vdisplay > psb_intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
1158*4882a593Smuzhiyun return MODE_PANEL;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun return MODE_OK;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun
psb_intel_sdvo_get_capabilities(struct psb_intel_sdvo * psb_intel_sdvo,struct psb_intel_sdvo_caps * caps)1164*4882a593Smuzhiyun static bool psb_intel_sdvo_get_capabilities(struct psb_intel_sdvo *psb_intel_sdvo, struct psb_intel_sdvo_caps *caps)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(*caps) != 8);
1167*4882a593Smuzhiyun if (!psb_intel_sdvo_get_value(psb_intel_sdvo,
1168*4882a593Smuzhiyun SDVO_CMD_GET_DEVICE_CAPS,
1169*4882a593Smuzhiyun caps, sizeof(*caps)))
1170*4882a593Smuzhiyun return false;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun DRM_DEBUG_KMS("SDVO capabilities:\n"
1173*4882a593Smuzhiyun " vendor_id: %d\n"
1174*4882a593Smuzhiyun " device_id: %d\n"
1175*4882a593Smuzhiyun " device_rev_id: %d\n"
1176*4882a593Smuzhiyun " sdvo_version_major: %d\n"
1177*4882a593Smuzhiyun " sdvo_version_minor: %d\n"
1178*4882a593Smuzhiyun " sdvo_inputs_mask: %d\n"
1179*4882a593Smuzhiyun " smooth_scaling: %d\n"
1180*4882a593Smuzhiyun " sharp_scaling: %d\n"
1181*4882a593Smuzhiyun " up_scaling: %d\n"
1182*4882a593Smuzhiyun " down_scaling: %d\n"
1183*4882a593Smuzhiyun " stall_support: %d\n"
1184*4882a593Smuzhiyun " output_flags: %d\n",
1185*4882a593Smuzhiyun caps->vendor_id,
1186*4882a593Smuzhiyun caps->device_id,
1187*4882a593Smuzhiyun caps->device_rev_id,
1188*4882a593Smuzhiyun caps->sdvo_version_major,
1189*4882a593Smuzhiyun caps->sdvo_version_minor,
1190*4882a593Smuzhiyun caps->sdvo_inputs_mask,
1191*4882a593Smuzhiyun caps->smooth_scaling,
1192*4882a593Smuzhiyun caps->sharp_scaling,
1193*4882a593Smuzhiyun caps->up_scaling,
1194*4882a593Smuzhiyun caps->down_scaling,
1195*4882a593Smuzhiyun caps->stall_support,
1196*4882a593Smuzhiyun caps->output_flags);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun return true;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun static bool
psb_intel_sdvo_multifunc_encoder(struct psb_intel_sdvo * psb_intel_sdvo)1202*4882a593Smuzhiyun psb_intel_sdvo_multifunc_encoder(struct psb_intel_sdvo *psb_intel_sdvo)
1203*4882a593Smuzhiyun {
1204*4882a593Smuzhiyun /* Is there more than one type of output? */
1205*4882a593Smuzhiyun int caps = psb_intel_sdvo->caps.output_flags & 0xf;
1206*4882a593Smuzhiyun return caps & -caps;
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun static struct edid *
psb_intel_sdvo_get_edid(struct drm_connector * connector)1210*4882a593Smuzhiyun psb_intel_sdvo_get_edid(struct drm_connector *connector)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun struct psb_intel_sdvo *sdvo = intel_attached_sdvo(connector);
1213*4882a593Smuzhiyun return drm_get_edid(connector, &sdvo->ddc);
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun /* Mac mini hack -- use the same DDC as the analog connector */
1217*4882a593Smuzhiyun static struct edid *
psb_intel_sdvo_get_analog_edid(struct drm_connector * connector)1218*4882a593Smuzhiyun psb_intel_sdvo_get_analog_edid(struct drm_connector *connector)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun struct drm_psb_private *dev_priv = connector->dev->dev_private;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun return drm_get_edid(connector,
1223*4882a593Smuzhiyun &dev_priv->gmbus[dev_priv->crt_ddc_pin].adapter);
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun static enum drm_connector_status
psb_intel_sdvo_hdmi_sink_detect(struct drm_connector * connector)1227*4882a593Smuzhiyun psb_intel_sdvo_hdmi_sink_detect(struct drm_connector *connector)
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun struct psb_intel_sdvo *psb_intel_sdvo = intel_attached_sdvo(connector);
1230*4882a593Smuzhiyun enum drm_connector_status status;
1231*4882a593Smuzhiyun struct edid *edid;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun edid = psb_intel_sdvo_get_edid(connector);
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun if (edid == NULL && psb_intel_sdvo_multifunc_encoder(psb_intel_sdvo)) {
1236*4882a593Smuzhiyun u8 ddc, saved_ddc = psb_intel_sdvo->ddc_bus;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun /*
1239*4882a593Smuzhiyun * Don't use the 1 as the argument of DDC bus switch to get
1240*4882a593Smuzhiyun * the EDID. It is used for SDVO SPD ROM.
1241*4882a593Smuzhiyun */
1242*4882a593Smuzhiyun for (ddc = psb_intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
1243*4882a593Smuzhiyun psb_intel_sdvo->ddc_bus = ddc;
1244*4882a593Smuzhiyun edid = psb_intel_sdvo_get_edid(connector);
1245*4882a593Smuzhiyun if (edid)
1246*4882a593Smuzhiyun break;
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun /*
1249*4882a593Smuzhiyun * If we found the EDID on the other bus,
1250*4882a593Smuzhiyun * assume that is the correct DDC bus.
1251*4882a593Smuzhiyun */
1252*4882a593Smuzhiyun if (edid == NULL)
1253*4882a593Smuzhiyun psb_intel_sdvo->ddc_bus = saved_ddc;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun /*
1257*4882a593Smuzhiyun * When there is no edid and no monitor is connected with VGA
1258*4882a593Smuzhiyun * port, try to use the CRT ddc to read the EDID for DVI-connector.
1259*4882a593Smuzhiyun */
1260*4882a593Smuzhiyun if (edid == NULL)
1261*4882a593Smuzhiyun edid = psb_intel_sdvo_get_analog_edid(connector);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun status = connector_status_unknown;
1264*4882a593Smuzhiyun if (edid != NULL) {
1265*4882a593Smuzhiyun /* DDC bus is shared, match EDID to connector type */
1266*4882a593Smuzhiyun if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1267*4882a593Smuzhiyun status = connector_status_connected;
1268*4882a593Smuzhiyun if (psb_intel_sdvo->is_hdmi) {
1269*4882a593Smuzhiyun psb_intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1270*4882a593Smuzhiyun psb_intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun } else
1273*4882a593Smuzhiyun status = connector_status_disconnected;
1274*4882a593Smuzhiyun kfree(edid);
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun if (status == connector_status_connected) {
1278*4882a593Smuzhiyun struct psb_intel_sdvo_connector *psb_intel_sdvo_connector = to_psb_intel_sdvo_connector(connector);
1279*4882a593Smuzhiyun if (psb_intel_sdvo_connector->force_audio)
1280*4882a593Smuzhiyun psb_intel_sdvo->has_hdmi_audio = psb_intel_sdvo_connector->force_audio > 0;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun return status;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun static enum drm_connector_status
psb_intel_sdvo_detect(struct drm_connector * connector,bool force)1287*4882a593Smuzhiyun psb_intel_sdvo_detect(struct drm_connector *connector, bool force)
1288*4882a593Smuzhiyun {
1289*4882a593Smuzhiyun uint16_t response;
1290*4882a593Smuzhiyun struct psb_intel_sdvo *psb_intel_sdvo = intel_attached_sdvo(connector);
1291*4882a593Smuzhiyun struct psb_intel_sdvo_connector *psb_intel_sdvo_connector = to_psb_intel_sdvo_connector(connector);
1292*4882a593Smuzhiyun enum drm_connector_status ret;
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun if (!psb_intel_sdvo_write_cmd(psb_intel_sdvo,
1295*4882a593Smuzhiyun SDVO_CMD_GET_ATTACHED_DISPLAYS, NULL, 0))
1296*4882a593Smuzhiyun return connector_status_unknown;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun /* add 30ms delay when the output type might be TV */
1299*4882a593Smuzhiyun if (psb_intel_sdvo->caps.output_flags &
1300*4882a593Smuzhiyun (SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_CVBS0))
1301*4882a593Smuzhiyun mdelay(30);
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun if (!psb_intel_sdvo_read_response(psb_intel_sdvo, &response, 2))
1304*4882a593Smuzhiyun return connector_status_unknown;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1307*4882a593Smuzhiyun response & 0xff, response >> 8,
1308*4882a593Smuzhiyun psb_intel_sdvo_connector->output_flag);
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun if (response == 0)
1311*4882a593Smuzhiyun return connector_status_disconnected;
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun psb_intel_sdvo->attached_output = response;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun psb_intel_sdvo->has_hdmi_monitor = false;
1316*4882a593Smuzhiyun psb_intel_sdvo->has_hdmi_audio = false;
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun if ((psb_intel_sdvo_connector->output_flag & response) == 0)
1319*4882a593Smuzhiyun ret = connector_status_disconnected;
1320*4882a593Smuzhiyun else if (IS_TMDS(psb_intel_sdvo_connector))
1321*4882a593Smuzhiyun ret = psb_intel_sdvo_hdmi_sink_detect(connector);
1322*4882a593Smuzhiyun else {
1323*4882a593Smuzhiyun struct edid *edid;
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun /* if we have an edid check it matches the connection */
1326*4882a593Smuzhiyun edid = psb_intel_sdvo_get_edid(connector);
1327*4882a593Smuzhiyun if (edid == NULL)
1328*4882a593Smuzhiyun edid = psb_intel_sdvo_get_analog_edid(connector);
1329*4882a593Smuzhiyun if (edid != NULL) {
1330*4882a593Smuzhiyun if (edid->input & DRM_EDID_INPUT_DIGITAL)
1331*4882a593Smuzhiyun ret = connector_status_disconnected;
1332*4882a593Smuzhiyun else
1333*4882a593Smuzhiyun ret = connector_status_connected;
1334*4882a593Smuzhiyun kfree(edid);
1335*4882a593Smuzhiyun } else
1336*4882a593Smuzhiyun ret = connector_status_connected;
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun /* May update encoder flag for like clock for SDVO TV, etc.*/
1340*4882a593Smuzhiyun if (ret == connector_status_connected) {
1341*4882a593Smuzhiyun psb_intel_sdvo->is_tv = false;
1342*4882a593Smuzhiyun psb_intel_sdvo->is_lvds = false;
1343*4882a593Smuzhiyun psb_intel_sdvo->base.needs_tv_clock = false;
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun if (response & SDVO_TV_MASK) {
1346*4882a593Smuzhiyun psb_intel_sdvo->is_tv = true;
1347*4882a593Smuzhiyun psb_intel_sdvo->base.needs_tv_clock = true;
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun if (response & SDVO_LVDS_MASK)
1350*4882a593Smuzhiyun psb_intel_sdvo->is_lvds = psb_intel_sdvo->sdvo_lvds_fixed_mode != NULL;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun return ret;
1354*4882a593Smuzhiyun }
1355*4882a593Smuzhiyun
psb_intel_sdvo_get_ddc_modes(struct drm_connector * connector)1356*4882a593Smuzhiyun static void psb_intel_sdvo_get_ddc_modes(struct drm_connector *connector)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun struct edid *edid;
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun /* set the bus switch and get the modes */
1361*4882a593Smuzhiyun edid = psb_intel_sdvo_get_edid(connector);
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun /*
1364*4882a593Smuzhiyun * Mac mini hack. On this device, the DVI-I connector shares one DDC
1365*4882a593Smuzhiyun * link between analog and digital outputs. So, if the regular SDVO
1366*4882a593Smuzhiyun * DDC fails, check to see if the analog output is disconnected, in
1367*4882a593Smuzhiyun * which case we'll look there for the digital DDC data.
1368*4882a593Smuzhiyun */
1369*4882a593Smuzhiyun if (edid == NULL)
1370*4882a593Smuzhiyun edid = psb_intel_sdvo_get_analog_edid(connector);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun if (edid != NULL) {
1373*4882a593Smuzhiyun struct psb_intel_sdvo_connector *psb_intel_sdvo_connector = to_psb_intel_sdvo_connector(connector);
1374*4882a593Smuzhiyun bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1375*4882a593Smuzhiyun bool connector_is_digital = !!IS_TMDS(psb_intel_sdvo_connector);
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun if (connector_is_digital == monitor_is_digital) {
1378*4882a593Smuzhiyun drm_connector_update_edid_property(connector, edid);
1379*4882a593Smuzhiyun drm_add_edid_modes(connector, edid);
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun kfree(edid);
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun /*
1387*4882a593Smuzhiyun * Set of SDVO TV modes.
1388*4882a593Smuzhiyun * Note! This is in reply order (see loop in get_tv_modes).
1389*4882a593Smuzhiyun * XXX: all 60Hz refresh?
1390*4882a593Smuzhiyun */
1391*4882a593Smuzhiyun static const struct drm_display_mode sdvo_tv_modes[] = {
1392*4882a593Smuzhiyun { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1393*4882a593Smuzhiyun 416, 0, 200, 201, 232, 233, 0,
1394*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1395*4882a593Smuzhiyun { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1396*4882a593Smuzhiyun 416, 0, 240, 241, 272, 273, 0,
1397*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1398*4882a593Smuzhiyun { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1399*4882a593Smuzhiyun 496, 0, 300, 301, 332, 333, 0,
1400*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1401*4882a593Smuzhiyun { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1402*4882a593Smuzhiyun 736, 0, 350, 351, 382, 383, 0,
1403*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1404*4882a593Smuzhiyun { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1405*4882a593Smuzhiyun 736, 0, 400, 401, 432, 433, 0,
1406*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1407*4882a593Smuzhiyun { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1408*4882a593Smuzhiyun 736, 0, 480, 481, 512, 513, 0,
1409*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1410*4882a593Smuzhiyun { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1411*4882a593Smuzhiyun 800, 0, 480, 481, 512, 513, 0,
1412*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1413*4882a593Smuzhiyun { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1414*4882a593Smuzhiyun 800, 0, 576, 577, 608, 609, 0,
1415*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1416*4882a593Smuzhiyun { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1417*4882a593Smuzhiyun 816, 0, 350, 351, 382, 383, 0,
1418*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1419*4882a593Smuzhiyun { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1420*4882a593Smuzhiyun 816, 0, 400, 401, 432, 433, 0,
1421*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1422*4882a593Smuzhiyun { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1423*4882a593Smuzhiyun 816, 0, 480, 481, 512, 513, 0,
1424*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1425*4882a593Smuzhiyun { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1426*4882a593Smuzhiyun 816, 0, 540, 541, 572, 573, 0,
1427*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1428*4882a593Smuzhiyun { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1429*4882a593Smuzhiyun 816, 0, 576, 577, 608, 609, 0,
1430*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1431*4882a593Smuzhiyun { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1432*4882a593Smuzhiyun 864, 0, 576, 577, 608, 609, 0,
1433*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1434*4882a593Smuzhiyun { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1435*4882a593Smuzhiyun 896, 0, 600, 601, 632, 633, 0,
1436*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1437*4882a593Smuzhiyun { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1438*4882a593Smuzhiyun 928, 0, 624, 625, 656, 657, 0,
1439*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1440*4882a593Smuzhiyun { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1441*4882a593Smuzhiyun 1016, 0, 766, 767, 798, 799, 0,
1442*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1443*4882a593Smuzhiyun { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1444*4882a593Smuzhiyun 1120, 0, 768, 769, 800, 801, 0,
1445*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1446*4882a593Smuzhiyun { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1447*4882a593Smuzhiyun 1376, 0, 1024, 1025, 1056, 1057, 0,
1448*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1449*4882a593Smuzhiyun };
1450*4882a593Smuzhiyun
psb_intel_sdvo_get_tv_modes(struct drm_connector * connector)1451*4882a593Smuzhiyun static void psb_intel_sdvo_get_tv_modes(struct drm_connector *connector)
1452*4882a593Smuzhiyun {
1453*4882a593Smuzhiyun struct psb_intel_sdvo *psb_intel_sdvo = intel_attached_sdvo(connector);
1454*4882a593Smuzhiyun struct psb_intel_sdvo_sdtv_resolution_request tv_res;
1455*4882a593Smuzhiyun uint32_t reply = 0, format_map = 0;
1456*4882a593Smuzhiyun int i;
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun /* Read the list of supported input resolutions for the selected TV
1459*4882a593Smuzhiyun * format.
1460*4882a593Smuzhiyun */
1461*4882a593Smuzhiyun format_map = 1 << psb_intel_sdvo->tv_format_index;
1462*4882a593Smuzhiyun memcpy(&tv_res, &format_map,
1463*4882a593Smuzhiyun min(sizeof(format_map), sizeof(struct psb_intel_sdvo_sdtv_resolution_request)));
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun if (!psb_intel_sdvo_set_target_output(psb_intel_sdvo, psb_intel_sdvo->attached_output))
1466*4882a593Smuzhiyun return;
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(tv_res) != 3);
1469*4882a593Smuzhiyun if (!psb_intel_sdvo_write_cmd(psb_intel_sdvo,
1470*4882a593Smuzhiyun SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
1471*4882a593Smuzhiyun &tv_res, sizeof(tv_res)))
1472*4882a593Smuzhiyun return;
1473*4882a593Smuzhiyun if (!psb_intel_sdvo_read_response(psb_intel_sdvo, &reply, 3))
1474*4882a593Smuzhiyun return;
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
1477*4882a593Smuzhiyun if (reply & (1 << i)) {
1478*4882a593Smuzhiyun struct drm_display_mode *nmode;
1479*4882a593Smuzhiyun nmode = drm_mode_duplicate(connector->dev,
1480*4882a593Smuzhiyun &sdvo_tv_modes[i]);
1481*4882a593Smuzhiyun if (nmode)
1482*4882a593Smuzhiyun drm_mode_probed_add(connector, nmode);
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun
psb_intel_sdvo_get_lvds_modes(struct drm_connector * connector)1486*4882a593Smuzhiyun static void psb_intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1487*4882a593Smuzhiyun {
1488*4882a593Smuzhiyun struct psb_intel_sdvo *psb_intel_sdvo = intel_attached_sdvo(connector);
1489*4882a593Smuzhiyun struct drm_psb_private *dev_priv = connector->dev->dev_private;
1490*4882a593Smuzhiyun struct drm_display_mode *newmode;
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun /*
1493*4882a593Smuzhiyun * Attempt to get the mode list from DDC.
1494*4882a593Smuzhiyun * Assume that the preferred modes are
1495*4882a593Smuzhiyun * arranged in priority order.
1496*4882a593Smuzhiyun */
1497*4882a593Smuzhiyun psb_intel_ddc_get_modes(connector, psb_intel_sdvo->i2c);
1498*4882a593Smuzhiyun if (list_empty(&connector->probed_modes) == false)
1499*4882a593Smuzhiyun goto end;
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun /* Fetch modes from VBT */
1502*4882a593Smuzhiyun if (dev_priv->sdvo_lvds_vbt_mode != NULL) {
1503*4882a593Smuzhiyun newmode = drm_mode_duplicate(connector->dev,
1504*4882a593Smuzhiyun dev_priv->sdvo_lvds_vbt_mode);
1505*4882a593Smuzhiyun if (newmode != NULL) {
1506*4882a593Smuzhiyun /* Guarantee the mode is preferred */
1507*4882a593Smuzhiyun newmode->type = (DRM_MODE_TYPE_PREFERRED |
1508*4882a593Smuzhiyun DRM_MODE_TYPE_DRIVER);
1509*4882a593Smuzhiyun drm_mode_probed_add(connector, newmode);
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun }
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun end:
1514*4882a593Smuzhiyun list_for_each_entry(newmode, &connector->probed_modes, head) {
1515*4882a593Smuzhiyun if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
1516*4882a593Smuzhiyun psb_intel_sdvo->sdvo_lvds_fixed_mode =
1517*4882a593Smuzhiyun drm_mode_duplicate(connector->dev, newmode);
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun drm_mode_set_crtcinfo(psb_intel_sdvo->sdvo_lvds_fixed_mode,
1520*4882a593Smuzhiyun 0);
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun psb_intel_sdvo->is_lvds = true;
1523*4882a593Smuzhiyun break;
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun
psb_intel_sdvo_get_modes(struct drm_connector * connector)1529*4882a593Smuzhiyun static int psb_intel_sdvo_get_modes(struct drm_connector *connector)
1530*4882a593Smuzhiyun {
1531*4882a593Smuzhiyun struct psb_intel_sdvo_connector *psb_intel_sdvo_connector = to_psb_intel_sdvo_connector(connector);
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun if (IS_TV(psb_intel_sdvo_connector))
1534*4882a593Smuzhiyun psb_intel_sdvo_get_tv_modes(connector);
1535*4882a593Smuzhiyun else if (IS_LVDS(psb_intel_sdvo_connector))
1536*4882a593Smuzhiyun psb_intel_sdvo_get_lvds_modes(connector);
1537*4882a593Smuzhiyun else
1538*4882a593Smuzhiyun psb_intel_sdvo_get_ddc_modes(connector);
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun return !list_empty(&connector->probed_modes);
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun
psb_intel_sdvo_destroy(struct drm_connector * connector)1543*4882a593Smuzhiyun static void psb_intel_sdvo_destroy(struct drm_connector *connector)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun drm_connector_unregister(connector);
1546*4882a593Smuzhiyun drm_connector_cleanup(connector);
1547*4882a593Smuzhiyun kfree(connector);
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun
psb_intel_sdvo_detect_hdmi_audio(struct drm_connector * connector)1550*4882a593Smuzhiyun static bool psb_intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
1551*4882a593Smuzhiyun {
1552*4882a593Smuzhiyun struct psb_intel_sdvo *psb_intel_sdvo = intel_attached_sdvo(connector);
1553*4882a593Smuzhiyun struct edid *edid;
1554*4882a593Smuzhiyun bool has_audio = false;
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun if (!psb_intel_sdvo->is_hdmi)
1557*4882a593Smuzhiyun return false;
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun edid = psb_intel_sdvo_get_edid(connector);
1560*4882a593Smuzhiyun if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
1561*4882a593Smuzhiyun has_audio = drm_detect_monitor_audio(edid);
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun return has_audio;
1564*4882a593Smuzhiyun }
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun static int
psb_intel_sdvo_set_property(struct drm_connector * connector,struct drm_property * property,uint64_t val)1567*4882a593Smuzhiyun psb_intel_sdvo_set_property(struct drm_connector *connector,
1568*4882a593Smuzhiyun struct drm_property *property,
1569*4882a593Smuzhiyun uint64_t val)
1570*4882a593Smuzhiyun {
1571*4882a593Smuzhiyun struct psb_intel_sdvo *psb_intel_sdvo = intel_attached_sdvo(connector);
1572*4882a593Smuzhiyun struct psb_intel_sdvo_connector *psb_intel_sdvo_connector = to_psb_intel_sdvo_connector(connector);
1573*4882a593Smuzhiyun struct drm_psb_private *dev_priv = connector->dev->dev_private;
1574*4882a593Smuzhiyun uint16_t temp_value;
1575*4882a593Smuzhiyun uint8_t cmd;
1576*4882a593Smuzhiyun int ret;
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun ret = drm_object_property_set_value(&connector->base, property, val);
1579*4882a593Smuzhiyun if (ret)
1580*4882a593Smuzhiyun return ret;
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun if (property == dev_priv->force_audio_property) {
1583*4882a593Smuzhiyun int i = val;
1584*4882a593Smuzhiyun bool has_audio;
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun if (i == psb_intel_sdvo_connector->force_audio)
1587*4882a593Smuzhiyun return 0;
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun psb_intel_sdvo_connector->force_audio = i;
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun if (i == 0)
1592*4882a593Smuzhiyun has_audio = psb_intel_sdvo_detect_hdmi_audio(connector);
1593*4882a593Smuzhiyun else
1594*4882a593Smuzhiyun has_audio = i > 0;
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun if (has_audio == psb_intel_sdvo->has_hdmi_audio)
1597*4882a593Smuzhiyun return 0;
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun psb_intel_sdvo->has_hdmi_audio = has_audio;
1600*4882a593Smuzhiyun goto done;
1601*4882a593Smuzhiyun }
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun if (property == dev_priv->broadcast_rgb_property) {
1604*4882a593Smuzhiyun if (val == !!psb_intel_sdvo->color_range)
1605*4882a593Smuzhiyun return 0;
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun psb_intel_sdvo->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
1608*4882a593Smuzhiyun goto done;
1609*4882a593Smuzhiyun }
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun #define CHECK_PROPERTY(name, NAME) \
1612*4882a593Smuzhiyun if (psb_intel_sdvo_connector->name == property) { \
1613*4882a593Smuzhiyun if (psb_intel_sdvo_connector->cur_##name == temp_value) return 0; \
1614*4882a593Smuzhiyun if (psb_intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
1615*4882a593Smuzhiyun cmd = SDVO_CMD_SET_##NAME; \
1616*4882a593Smuzhiyun psb_intel_sdvo_connector->cur_##name = temp_value; \
1617*4882a593Smuzhiyun goto set_value; \
1618*4882a593Smuzhiyun }
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun if (property == psb_intel_sdvo_connector->tv_format) {
1621*4882a593Smuzhiyun if (val >= ARRAY_SIZE(tv_format_names))
1622*4882a593Smuzhiyun return -EINVAL;
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun if (psb_intel_sdvo->tv_format_index ==
1625*4882a593Smuzhiyun psb_intel_sdvo_connector->tv_format_supported[val])
1626*4882a593Smuzhiyun return 0;
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun psb_intel_sdvo->tv_format_index = psb_intel_sdvo_connector->tv_format_supported[val];
1629*4882a593Smuzhiyun goto done;
1630*4882a593Smuzhiyun } else if (IS_TV_OR_LVDS(psb_intel_sdvo_connector)) {
1631*4882a593Smuzhiyun temp_value = val;
1632*4882a593Smuzhiyun if (psb_intel_sdvo_connector->left == property) {
1633*4882a593Smuzhiyun drm_object_property_set_value(&connector->base,
1634*4882a593Smuzhiyun psb_intel_sdvo_connector->right, val);
1635*4882a593Smuzhiyun if (psb_intel_sdvo_connector->left_margin == temp_value)
1636*4882a593Smuzhiyun return 0;
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun psb_intel_sdvo_connector->left_margin = temp_value;
1639*4882a593Smuzhiyun psb_intel_sdvo_connector->right_margin = temp_value;
1640*4882a593Smuzhiyun temp_value = psb_intel_sdvo_connector->max_hscan -
1641*4882a593Smuzhiyun psb_intel_sdvo_connector->left_margin;
1642*4882a593Smuzhiyun cmd = SDVO_CMD_SET_OVERSCAN_H;
1643*4882a593Smuzhiyun goto set_value;
1644*4882a593Smuzhiyun } else if (psb_intel_sdvo_connector->right == property) {
1645*4882a593Smuzhiyun drm_object_property_set_value(&connector->base,
1646*4882a593Smuzhiyun psb_intel_sdvo_connector->left, val);
1647*4882a593Smuzhiyun if (psb_intel_sdvo_connector->right_margin == temp_value)
1648*4882a593Smuzhiyun return 0;
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun psb_intel_sdvo_connector->left_margin = temp_value;
1651*4882a593Smuzhiyun psb_intel_sdvo_connector->right_margin = temp_value;
1652*4882a593Smuzhiyun temp_value = psb_intel_sdvo_connector->max_hscan -
1653*4882a593Smuzhiyun psb_intel_sdvo_connector->left_margin;
1654*4882a593Smuzhiyun cmd = SDVO_CMD_SET_OVERSCAN_H;
1655*4882a593Smuzhiyun goto set_value;
1656*4882a593Smuzhiyun } else if (psb_intel_sdvo_connector->top == property) {
1657*4882a593Smuzhiyun drm_object_property_set_value(&connector->base,
1658*4882a593Smuzhiyun psb_intel_sdvo_connector->bottom, val);
1659*4882a593Smuzhiyun if (psb_intel_sdvo_connector->top_margin == temp_value)
1660*4882a593Smuzhiyun return 0;
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun psb_intel_sdvo_connector->top_margin = temp_value;
1663*4882a593Smuzhiyun psb_intel_sdvo_connector->bottom_margin = temp_value;
1664*4882a593Smuzhiyun temp_value = psb_intel_sdvo_connector->max_vscan -
1665*4882a593Smuzhiyun psb_intel_sdvo_connector->top_margin;
1666*4882a593Smuzhiyun cmd = SDVO_CMD_SET_OVERSCAN_V;
1667*4882a593Smuzhiyun goto set_value;
1668*4882a593Smuzhiyun } else if (psb_intel_sdvo_connector->bottom == property) {
1669*4882a593Smuzhiyun drm_object_property_set_value(&connector->base,
1670*4882a593Smuzhiyun psb_intel_sdvo_connector->top, val);
1671*4882a593Smuzhiyun if (psb_intel_sdvo_connector->bottom_margin == temp_value)
1672*4882a593Smuzhiyun return 0;
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun psb_intel_sdvo_connector->top_margin = temp_value;
1675*4882a593Smuzhiyun psb_intel_sdvo_connector->bottom_margin = temp_value;
1676*4882a593Smuzhiyun temp_value = psb_intel_sdvo_connector->max_vscan -
1677*4882a593Smuzhiyun psb_intel_sdvo_connector->top_margin;
1678*4882a593Smuzhiyun cmd = SDVO_CMD_SET_OVERSCAN_V;
1679*4882a593Smuzhiyun goto set_value;
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun CHECK_PROPERTY(hpos, HPOS)
1682*4882a593Smuzhiyun CHECK_PROPERTY(vpos, VPOS)
1683*4882a593Smuzhiyun CHECK_PROPERTY(saturation, SATURATION)
1684*4882a593Smuzhiyun CHECK_PROPERTY(contrast, CONTRAST)
1685*4882a593Smuzhiyun CHECK_PROPERTY(hue, HUE)
1686*4882a593Smuzhiyun CHECK_PROPERTY(brightness, BRIGHTNESS)
1687*4882a593Smuzhiyun CHECK_PROPERTY(sharpness, SHARPNESS)
1688*4882a593Smuzhiyun CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
1689*4882a593Smuzhiyun CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
1690*4882a593Smuzhiyun CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
1691*4882a593Smuzhiyun CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
1692*4882a593Smuzhiyun CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
1693*4882a593Smuzhiyun CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun return -EINVAL; /* unknown property */
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun set_value:
1699*4882a593Smuzhiyun if (!psb_intel_sdvo_set_value(psb_intel_sdvo, cmd, &temp_value, 2))
1700*4882a593Smuzhiyun return -EIO;
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun done:
1704*4882a593Smuzhiyun if (psb_intel_sdvo->base.base.crtc) {
1705*4882a593Smuzhiyun struct drm_crtc *crtc = psb_intel_sdvo->base.base.crtc;
1706*4882a593Smuzhiyun drm_crtc_helper_set_mode(crtc, &crtc->mode, crtc->x,
1707*4882a593Smuzhiyun crtc->y, crtc->primary->fb);
1708*4882a593Smuzhiyun }
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun return 0;
1711*4882a593Smuzhiyun #undef CHECK_PROPERTY
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun
psb_intel_sdvo_save(struct drm_connector * connector)1714*4882a593Smuzhiyun static void psb_intel_sdvo_save(struct drm_connector *connector)
1715*4882a593Smuzhiyun {
1716*4882a593Smuzhiyun struct drm_device *dev = connector->dev;
1717*4882a593Smuzhiyun struct gma_encoder *gma_encoder = gma_attached_encoder(connector);
1718*4882a593Smuzhiyun struct psb_intel_sdvo *sdvo = to_psb_intel_sdvo(&gma_encoder->base);
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun sdvo->saveSDVO = REG_READ(sdvo->sdvo_reg);
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun
psb_intel_sdvo_restore(struct drm_connector * connector)1723*4882a593Smuzhiyun static void psb_intel_sdvo_restore(struct drm_connector *connector)
1724*4882a593Smuzhiyun {
1725*4882a593Smuzhiyun struct drm_device *dev = connector->dev;
1726*4882a593Smuzhiyun struct drm_encoder *encoder = &gma_attached_encoder(connector)->base;
1727*4882a593Smuzhiyun struct psb_intel_sdvo *sdvo = to_psb_intel_sdvo(encoder);
1728*4882a593Smuzhiyun struct drm_crtc *crtc = encoder->crtc;
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun REG_WRITE(sdvo->sdvo_reg, sdvo->saveSDVO);
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun /* Force a full mode set on the crtc. We're supposed to have the
1733*4882a593Smuzhiyun mode_config lock already. */
1734*4882a593Smuzhiyun if (connector->status == connector_status_connected)
1735*4882a593Smuzhiyun drm_crtc_helper_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
1736*4882a593Smuzhiyun NULL);
1737*4882a593Smuzhiyun }
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs psb_intel_sdvo_helper_funcs = {
1740*4882a593Smuzhiyun .dpms = psb_intel_sdvo_dpms,
1741*4882a593Smuzhiyun .mode_fixup = psb_intel_sdvo_mode_fixup,
1742*4882a593Smuzhiyun .prepare = gma_encoder_prepare,
1743*4882a593Smuzhiyun .mode_set = psb_intel_sdvo_mode_set,
1744*4882a593Smuzhiyun .commit = gma_encoder_commit,
1745*4882a593Smuzhiyun };
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun static const struct drm_connector_funcs psb_intel_sdvo_connector_funcs = {
1748*4882a593Smuzhiyun .dpms = drm_helper_connector_dpms,
1749*4882a593Smuzhiyun .detect = psb_intel_sdvo_detect,
1750*4882a593Smuzhiyun .fill_modes = drm_helper_probe_single_connector_modes,
1751*4882a593Smuzhiyun .set_property = psb_intel_sdvo_set_property,
1752*4882a593Smuzhiyun .destroy = psb_intel_sdvo_destroy,
1753*4882a593Smuzhiyun };
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun static const struct drm_connector_helper_funcs psb_intel_sdvo_connector_helper_funcs = {
1756*4882a593Smuzhiyun .get_modes = psb_intel_sdvo_get_modes,
1757*4882a593Smuzhiyun .mode_valid = psb_intel_sdvo_mode_valid,
1758*4882a593Smuzhiyun .best_encoder = gma_best_encoder,
1759*4882a593Smuzhiyun };
1760*4882a593Smuzhiyun
psb_intel_sdvo_enc_destroy(struct drm_encoder * encoder)1761*4882a593Smuzhiyun static void psb_intel_sdvo_enc_destroy(struct drm_encoder *encoder)
1762*4882a593Smuzhiyun {
1763*4882a593Smuzhiyun struct psb_intel_sdvo *psb_intel_sdvo = to_psb_intel_sdvo(encoder);
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun if (psb_intel_sdvo->sdvo_lvds_fixed_mode != NULL)
1766*4882a593Smuzhiyun drm_mode_destroy(encoder->dev,
1767*4882a593Smuzhiyun psb_intel_sdvo->sdvo_lvds_fixed_mode);
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun i2c_del_adapter(&psb_intel_sdvo->ddc);
1770*4882a593Smuzhiyun gma_encoder_destroy(encoder);
1771*4882a593Smuzhiyun }
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun static const struct drm_encoder_funcs psb_intel_sdvo_enc_funcs = {
1774*4882a593Smuzhiyun .destroy = psb_intel_sdvo_enc_destroy,
1775*4882a593Smuzhiyun };
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun static void
psb_intel_sdvo_guess_ddc_bus(struct psb_intel_sdvo * sdvo)1778*4882a593Smuzhiyun psb_intel_sdvo_guess_ddc_bus(struct psb_intel_sdvo *sdvo)
1779*4882a593Smuzhiyun {
1780*4882a593Smuzhiyun /* FIXME: At the moment, ddc_bus = 2 is the only thing that works.
1781*4882a593Smuzhiyun * We need to figure out if this is true for all available poulsbo
1782*4882a593Smuzhiyun * hardware, or if we need to fiddle with the guessing code above.
1783*4882a593Smuzhiyun * The problem might go away if we can parse sdvo mappings from bios */
1784*4882a593Smuzhiyun sdvo->ddc_bus = 2;
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun #if 0
1787*4882a593Smuzhiyun uint16_t mask = 0;
1788*4882a593Smuzhiyun unsigned int num_bits;
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun /* Make a mask of outputs less than or equal to our own priority in the
1791*4882a593Smuzhiyun * list.
1792*4882a593Smuzhiyun */
1793*4882a593Smuzhiyun switch (sdvo->controlled_output) {
1794*4882a593Smuzhiyun case SDVO_OUTPUT_LVDS1:
1795*4882a593Smuzhiyun mask |= SDVO_OUTPUT_LVDS1;
1796*4882a593Smuzhiyun case SDVO_OUTPUT_LVDS0:
1797*4882a593Smuzhiyun mask |= SDVO_OUTPUT_LVDS0;
1798*4882a593Smuzhiyun case SDVO_OUTPUT_TMDS1:
1799*4882a593Smuzhiyun mask |= SDVO_OUTPUT_TMDS1;
1800*4882a593Smuzhiyun case SDVO_OUTPUT_TMDS0:
1801*4882a593Smuzhiyun mask |= SDVO_OUTPUT_TMDS0;
1802*4882a593Smuzhiyun case SDVO_OUTPUT_RGB1:
1803*4882a593Smuzhiyun mask |= SDVO_OUTPUT_RGB1;
1804*4882a593Smuzhiyun case SDVO_OUTPUT_RGB0:
1805*4882a593Smuzhiyun mask |= SDVO_OUTPUT_RGB0;
1806*4882a593Smuzhiyun break;
1807*4882a593Smuzhiyun }
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun /* Count bits to find what number we are in the priority list. */
1810*4882a593Smuzhiyun mask &= sdvo->caps.output_flags;
1811*4882a593Smuzhiyun num_bits = hweight16(mask);
1812*4882a593Smuzhiyun /* If more than 3 outputs, default to DDC bus 3 for now. */
1813*4882a593Smuzhiyun if (num_bits > 3)
1814*4882a593Smuzhiyun num_bits = 3;
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun /* Corresponds to SDVO_CONTROL_BUS_DDCx */
1817*4882a593Smuzhiyun sdvo->ddc_bus = 1 << num_bits;
1818*4882a593Smuzhiyun #endif
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun /**
1822*4882a593Smuzhiyun * Choose the appropriate DDC bus for control bus switch command for this
1823*4882a593Smuzhiyun * SDVO output based on the controlled output.
1824*4882a593Smuzhiyun *
1825*4882a593Smuzhiyun * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
1826*4882a593Smuzhiyun * outputs, then LVDS outputs.
1827*4882a593Smuzhiyun */
1828*4882a593Smuzhiyun static void
psb_intel_sdvo_select_ddc_bus(struct drm_psb_private * dev_priv,struct psb_intel_sdvo * sdvo,u32 reg)1829*4882a593Smuzhiyun psb_intel_sdvo_select_ddc_bus(struct drm_psb_private *dev_priv,
1830*4882a593Smuzhiyun struct psb_intel_sdvo *sdvo, u32 reg)
1831*4882a593Smuzhiyun {
1832*4882a593Smuzhiyun struct sdvo_device_mapping *mapping;
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun if (IS_SDVOB(reg))
1835*4882a593Smuzhiyun mapping = &(dev_priv->sdvo_mappings[0]);
1836*4882a593Smuzhiyun else
1837*4882a593Smuzhiyun mapping = &(dev_priv->sdvo_mappings[1]);
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun if (mapping->initialized)
1840*4882a593Smuzhiyun sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
1841*4882a593Smuzhiyun else
1842*4882a593Smuzhiyun psb_intel_sdvo_guess_ddc_bus(sdvo);
1843*4882a593Smuzhiyun }
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun static void
psb_intel_sdvo_select_i2c_bus(struct drm_psb_private * dev_priv,struct psb_intel_sdvo * sdvo,u32 reg)1846*4882a593Smuzhiyun psb_intel_sdvo_select_i2c_bus(struct drm_psb_private *dev_priv,
1847*4882a593Smuzhiyun struct psb_intel_sdvo *sdvo, u32 reg)
1848*4882a593Smuzhiyun {
1849*4882a593Smuzhiyun struct sdvo_device_mapping *mapping;
1850*4882a593Smuzhiyun u8 pin, speed;
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun if (IS_SDVOB(reg))
1853*4882a593Smuzhiyun mapping = &dev_priv->sdvo_mappings[0];
1854*4882a593Smuzhiyun else
1855*4882a593Smuzhiyun mapping = &dev_priv->sdvo_mappings[1];
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun pin = GMBUS_PORT_DPB;
1858*4882a593Smuzhiyun speed = GMBUS_RATE_1MHZ >> 8;
1859*4882a593Smuzhiyun if (mapping->initialized) {
1860*4882a593Smuzhiyun pin = mapping->i2c_pin;
1861*4882a593Smuzhiyun speed = mapping->i2c_speed;
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun if (pin < GMBUS_NUM_PORTS) {
1865*4882a593Smuzhiyun sdvo->i2c = &dev_priv->gmbus[pin].adapter;
1866*4882a593Smuzhiyun gma_intel_gmbus_set_speed(sdvo->i2c, speed);
1867*4882a593Smuzhiyun gma_intel_gmbus_force_bit(sdvo->i2c, true);
1868*4882a593Smuzhiyun } else
1869*4882a593Smuzhiyun sdvo->i2c = &dev_priv->gmbus[GMBUS_PORT_DPB].adapter;
1870*4882a593Smuzhiyun }
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun static bool
psb_intel_sdvo_is_hdmi_connector(struct psb_intel_sdvo * psb_intel_sdvo,int device)1873*4882a593Smuzhiyun psb_intel_sdvo_is_hdmi_connector(struct psb_intel_sdvo *psb_intel_sdvo, int device)
1874*4882a593Smuzhiyun {
1875*4882a593Smuzhiyun return psb_intel_sdvo_check_supp_encode(psb_intel_sdvo);
1876*4882a593Smuzhiyun }
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun static u8
psb_intel_sdvo_get_slave_addr(struct drm_device * dev,int sdvo_reg)1879*4882a593Smuzhiyun psb_intel_sdvo_get_slave_addr(struct drm_device *dev, int sdvo_reg)
1880*4882a593Smuzhiyun {
1881*4882a593Smuzhiyun struct drm_psb_private *dev_priv = dev->dev_private;
1882*4882a593Smuzhiyun struct sdvo_device_mapping *my_mapping, *other_mapping;
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun if (IS_SDVOB(sdvo_reg)) {
1885*4882a593Smuzhiyun my_mapping = &dev_priv->sdvo_mappings[0];
1886*4882a593Smuzhiyun other_mapping = &dev_priv->sdvo_mappings[1];
1887*4882a593Smuzhiyun } else {
1888*4882a593Smuzhiyun my_mapping = &dev_priv->sdvo_mappings[1];
1889*4882a593Smuzhiyun other_mapping = &dev_priv->sdvo_mappings[0];
1890*4882a593Smuzhiyun }
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun /* If the BIOS described our SDVO device, take advantage of it. */
1893*4882a593Smuzhiyun if (my_mapping->slave_addr)
1894*4882a593Smuzhiyun return my_mapping->slave_addr;
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun /* If the BIOS only described a different SDVO device, use the
1897*4882a593Smuzhiyun * address that it isn't using.
1898*4882a593Smuzhiyun */
1899*4882a593Smuzhiyun if (other_mapping->slave_addr) {
1900*4882a593Smuzhiyun if (other_mapping->slave_addr == 0x70)
1901*4882a593Smuzhiyun return 0x72;
1902*4882a593Smuzhiyun else
1903*4882a593Smuzhiyun return 0x70;
1904*4882a593Smuzhiyun }
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun /* No SDVO device info is found for another DVO port,
1907*4882a593Smuzhiyun * so use mapping assumption we had before BIOS parsing.
1908*4882a593Smuzhiyun */
1909*4882a593Smuzhiyun if (IS_SDVOB(sdvo_reg))
1910*4882a593Smuzhiyun return 0x70;
1911*4882a593Smuzhiyun else
1912*4882a593Smuzhiyun return 0x72;
1913*4882a593Smuzhiyun }
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun static void
psb_intel_sdvo_connector_init(struct psb_intel_sdvo_connector * connector,struct psb_intel_sdvo * encoder)1916*4882a593Smuzhiyun psb_intel_sdvo_connector_init(struct psb_intel_sdvo_connector *connector,
1917*4882a593Smuzhiyun struct psb_intel_sdvo *encoder)
1918*4882a593Smuzhiyun {
1919*4882a593Smuzhiyun drm_connector_init(encoder->base.base.dev,
1920*4882a593Smuzhiyun &connector->base.base,
1921*4882a593Smuzhiyun &psb_intel_sdvo_connector_funcs,
1922*4882a593Smuzhiyun connector->base.base.connector_type);
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun drm_connector_helper_add(&connector->base.base,
1925*4882a593Smuzhiyun &psb_intel_sdvo_connector_helper_funcs);
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun connector->base.base.interlace_allowed = 0;
1928*4882a593Smuzhiyun connector->base.base.doublescan_allowed = 0;
1929*4882a593Smuzhiyun connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun connector->base.save = psb_intel_sdvo_save;
1932*4882a593Smuzhiyun connector->base.restore = psb_intel_sdvo_restore;
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun gma_connector_attach_encoder(&connector->base, &encoder->base);
1935*4882a593Smuzhiyun drm_connector_register(&connector->base.base);
1936*4882a593Smuzhiyun }
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun static void
psb_intel_sdvo_add_hdmi_properties(struct psb_intel_sdvo_connector * connector)1939*4882a593Smuzhiyun psb_intel_sdvo_add_hdmi_properties(struct psb_intel_sdvo_connector *connector)
1940*4882a593Smuzhiyun {
1941*4882a593Smuzhiyun /* FIXME: We don't support HDMI at the moment
1942*4882a593Smuzhiyun struct drm_device *dev = connector->base.base.dev;
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun intel_attach_force_audio_property(&connector->base.base);
1945*4882a593Smuzhiyun intel_attach_broadcast_rgb_property(&connector->base.base);
1946*4882a593Smuzhiyun */
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun static bool
psb_intel_sdvo_dvi_init(struct psb_intel_sdvo * psb_intel_sdvo,int device)1950*4882a593Smuzhiyun psb_intel_sdvo_dvi_init(struct psb_intel_sdvo *psb_intel_sdvo, int device)
1951*4882a593Smuzhiyun {
1952*4882a593Smuzhiyun struct drm_encoder *encoder = &psb_intel_sdvo->base.base;
1953*4882a593Smuzhiyun struct drm_connector *connector;
1954*4882a593Smuzhiyun struct gma_connector *intel_connector;
1955*4882a593Smuzhiyun struct psb_intel_sdvo_connector *psb_intel_sdvo_connector;
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun psb_intel_sdvo_connector = kzalloc(sizeof(struct psb_intel_sdvo_connector), GFP_KERNEL);
1958*4882a593Smuzhiyun if (!psb_intel_sdvo_connector)
1959*4882a593Smuzhiyun return false;
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun if (device == 0) {
1962*4882a593Smuzhiyun psb_intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
1963*4882a593Smuzhiyun psb_intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
1964*4882a593Smuzhiyun } else if (device == 1) {
1965*4882a593Smuzhiyun psb_intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
1966*4882a593Smuzhiyun psb_intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
1967*4882a593Smuzhiyun }
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun intel_connector = &psb_intel_sdvo_connector->base;
1970*4882a593Smuzhiyun connector = &intel_connector->base;
1971*4882a593Smuzhiyun // connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
1972*4882a593Smuzhiyun encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
1973*4882a593Smuzhiyun connector->connector_type = DRM_MODE_CONNECTOR_DVID;
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun if (psb_intel_sdvo_is_hdmi_connector(psb_intel_sdvo, device)) {
1976*4882a593Smuzhiyun connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
1977*4882a593Smuzhiyun psb_intel_sdvo->is_hdmi = true;
1978*4882a593Smuzhiyun }
1979*4882a593Smuzhiyun psb_intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
1980*4882a593Smuzhiyun (1 << INTEL_ANALOG_CLONE_BIT));
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun psb_intel_sdvo_connector_init(psb_intel_sdvo_connector, psb_intel_sdvo);
1983*4882a593Smuzhiyun if (psb_intel_sdvo->is_hdmi)
1984*4882a593Smuzhiyun psb_intel_sdvo_add_hdmi_properties(psb_intel_sdvo_connector);
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun return true;
1987*4882a593Smuzhiyun }
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun static bool
psb_intel_sdvo_tv_init(struct psb_intel_sdvo * psb_intel_sdvo,int type)1990*4882a593Smuzhiyun psb_intel_sdvo_tv_init(struct psb_intel_sdvo *psb_intel_sdvo, int type)
1991*4882a593Smuzhiyun {
1992*4882a593Smuzhiyun struct drm_encoder *encoder = &psb_intel_sdvo->base.base;
1993*4882a593Smuzhiyun struct drm_connector *connector;
1994*4882a593Smuzhiyun struct gma_connector *intel_connector;
1995*4882a593Smuzhiyun struct psb_intel_sdvo_connector *psb_intel_sdvo_connector;
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun psb_intel_sdvo_connector = kzalloc(sizeof(struct psb_intel_sdvo_connector), GFP_KERNEL);
1998*4882a593Smuzhiyun if (!psb_intel_sdvo_connector)
1999*4882a593Smuzhiyun return false;
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun intel_connector = &psb_intel_sdvo_connector->base;
2002*4882a593Smuzhiyun connector = &intel_connector->base;
2003*4882a593Smuzhiyun encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2004*4882a593Smuzhiyun connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun psb_intel_sdvo->controlled_output |= type;
2007*4882a593Smuzhiyun psb_intel_sdvo_connector->output_flag = type;
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun psb_intel_sdvo->is_tv = true;
2010*4882a593Smuzhiyun psb_intel_sdvo->base.needs_tv_clock = true;
2011*4882a593Smuzhiyun psb_intel_sdvo->base.clone_mask = 1 << INTEL_SDVO_TV_CLONE_BIT;
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun psb_intel_sdvo_connector_init(psb_intel_sdvo_connector, psb_intel_sdvo);
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun if (!psb_intel_sdvo_tv_create_property(psb_intel_sdvo, psb_intel_sdvo_connector, type))
2016*4882a593Smuzhiyun goto err;
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun if (!psb_intel_sdvo_create_enhance_property(psb_intel_sdvo, psb_intel_sdvo_connector))
2019*4882a593Smuzhiyun goto err;
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun return true;
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun err:
2024*4882a593Smuzhiyun psb_intel_sdvo_destroy(connector);
2025*4882a593Smuzhiyun return false;
2026*4882a593Smuzhiyun }
2027*4882a593Smuzhiyun
2028*4882a593Smuzhiyun static bool
psb_intel_sdvo_analog_init(struct psb_intel_sdvo * psb_intel_sdvo,int device)2029*4882a593Smuzhiyun psb_intel_sdvo_analog_init(struct psb_intel_sdvo *psb_intel_sdvo, int device)
2030*4882a593Smuzhiyun {
2031*4882a593Smuzhiyun struct drm_encoder *encoder = &psb_intel_sdvo->base.base;
2032*4882a593Smuzhiyun struct drm_connector *connector;
2033*4882a593Smuzhiyun struct gma_connector *intel_connector;
2034*4882a593Smuzhiyun struct psb_intel_sdvo_connector *psb_intel_sdvo_connector;
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun psb_intel_sdvo_connector = kzalloc(sizeof(struct psb_intel_sdvo_connector), GFP_KERNEL);
2037*4882a593Smuzhiyun if (!psb_intel_sdvo_connector)
2038*4882a593Smuzhiyun return false;
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun intel_connector = &psb_intel_sdvo_connector->base;
2041*4882a593Smuzhiyun connector = &intel_connector->base;
2042*4882a593Smuzhiyun connector->polled = DRM_CONNECTOR_POLL_CONNECT;
2043*4882a593Smuzhiyun encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2044*4882a593Smuzhiyun connector->connector_type = DRM_MODE_CONNECTOR_VGA;
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun if (device == 0) {
2047*4882a593Smuzhiyun psb_intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2048*4882a593Smuzhiyun psb_intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2049*4882a593Smuzhiyun } else if (device == 1) {
2050*4882a593Smuzhiyun psb_intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2051*4882a593Smuzhiyun psb_intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2052*4882a593Smuzhiyun }
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun psb_intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2055*4882a593Smuzhiyun (1 << INTEL_ANALOG_CLONE_BIT));
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun psb_intel_sdvo_connector_init(psb_intel_sdvo_connector,
2058*4882a593Smuzhiyun psb_intel_sdvo);
2059*4882a593Smuzhiyun return true;
2060*4882a593Smuzhiyun }
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun static bool
psb_intel_sdvo_lvds_init(struct psb_intel_sdvo * psb_intel_sdvo,int device)2063*4882a593Smuzhiyun psb_intel_sdvo_lvds_init(struct psb_intel_sdvo *psb_intel_sdvo, int device)
2064*4882a593Smuzhiyun {
2065*4882a593Smuzhiyun struct drm_encoder *encoder = &psb_intel_sdvo->base.base;
2066*4882a593Smuzhiyun struct drm_connector *connector;
2067*4882a593Smuzhiyun struct gma_connector *intel_connector;
2068*4882a593Smuzhiyun struct psb_intel_sdvo_connector *psb_intel_sdvo_connector;
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun psb_intel_sdvo_connector = kzalloc(sizeof(struct psb_intel_sdvo_connector), GFP_KERNEL);
2071*4882a593Smuzhiyun if (!psb_intel_sdvo_connector)
2072*4882a593Smuzhiyun return false;
2073*4882a593Smuzhiyun
2074*4882a593Smuzhiyun intel_connector = &psb_intel_sdvo_connector->base;
2075*4882a593Smuzhiyun connector = &intel_connector->base;
2076*4882a593Smuzhiyun encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2077*4882a593Smuzhiyun connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun if (device == 0) {
2080*4882a593Smuzhiyun psb_intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2081*4882a593Smuzhiyun psb_intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2082*4882a593Smuzhiyun } else if (device == 1) {
2083*4882a593Smuzhiyun psb_intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2084*4882a593Smuzhiyun psb_intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2085*4882a593Smuzhiyun }
2086*4882a593Smuzhiyun
2087*4882a593Smuzhiyun psb_intel_sdvo->base.clone_mask = ((1 << INTEL_ANALOG_CLONE_BIT) |
2088*4882a593Smuzhiyun (1 << INTEL_SDVO_LVDS_CLONE_BIT));
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun psb_intel_sdvo_connector_init(psb_intel_sdvo_connector, psb_intel_sdvo);
2091*4882a593Smuzhiyun if (!psb_intel_sdvo_create_enhance_property(psb_intel_sdvo, psb_intel_sdvo_connector))
2092*4882a593Smuzhiyun goto err;
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun return true;
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun err:
2097*4882a593Smuzhiyun psb_intel_sdvo_destroy(connector);
2098*4882a593Smuzhiyun return false;
2099*4882a593Smuzhiyun }
2100*4882a593Smuzhiyun
2101*4882a593Smuzhiyun static bool
psb_intel_sdvo_output_setup(struct psb_intel_sdvo * psb_intel_sdvo,uint16_t flags)2102*4882a593Smuzhiyun psb_intel_sdvo_output_setup(struct psb_intel_sdvo *psb_intel_sdvo, uint16_t flags)
2103*4882a593Smuzhiyun {
2104*4882a593Smuzhiyun psb_intel_sdvo->is_tv = false;
2105*4882a593Smuzhiyun psb_intel_sdvo->base.needs_tv_clock = false;
2106*4882a593Smuzhiyun psb_intel_sdvo->is_lvds = false;
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun if (flags & SDVO_OUTPUT_TMDS0)
2111*4882a593Smuzhiyun if (!psb_intel_sdvo_dvi_init(psb_intel_sdvo, 0))
2112*4882a593Smuzhiyun return false;
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
2115*4882a593Smuzhiyun if (!psb_intel_sdvo_dvi_init(psb_intel_sdvo, 1))
2116*4882a593Smuzhiyun return false;
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun /* TV has no XXX1 function block */
2119*4882a593Smuzhiyun if (flags & SDVO_OUTPUT_SVID0)
2120*4882a593Smuzhiyun if (!psb_intel_sdvo_tv_init(psb_intel_sdvo, SDVO_OUTPUT_SVID0))
2121*4882a593Smuzhiyun return false;
2122*4882a593Smuzhiyun
2123*4882a593Smuzhiyun if (flags & SDVO_OUTPUT_CVBS0)
2124*4882a593Smuzhiyun if (!psb_intel_sdvo_tv_init(psb_intel_sdvo, SDVO_OUTPUT_CVBS0))
2125*4882a593Smuzhiyun return false;
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun if (flags & SDVO_OUTPUT_RGB0)
2128*4882a593Smuzhiyun if (!psb_intel_sdvo_analog_init(psb_intel_sdvo, 0))
2129*4882a593Smuzhiyun return false;
2130*4882a593Smuzhiyun
2131*4882a593Smuzhiyun if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
2132*4882a593Smuzhiyun if (!psb_intel_sdvo_analog_init(psb_intel_sdvo, 1))
2133*4882a593Smuzhiyun return false;
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun if (flags & SDVO_OUTPUT_LVDS0)
2136*4882a593Smuzhiyun if (!psb_intel_sdvo_lvds_init(psb_intel_sdvo, 0))
2137*4882a593Smuzhiyun return false;
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
2140*4882a593Smuzhiyun if (!psb_intel_sdvo_lvds_init(psb_intel_sdvo, 1))
2141*4882a593Smuzhiyun return false;
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun if ((flags & SDVO_OUTPUT_MASK) == 0) {
2144*4882a593Smuzhiyun unsigned char bytes[2];
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun psb_intel_sdvo->controlled_output = 0;
2147*4882a593Smuzhiyun memcpy(bytes, &psb_intel_sdvo->caps.output_flags, 2);
2148*4882a593Smuzhiyun DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
2149*4882a593Smuzhiyun SDVO_NAME(psb_intel_sdvo),
2150*4882a593Smuzhiyun bytes[0], bytes[1]);
2151*4882a593Smuzhiyun return false;
2152*4882a593Smuzhiyun }
2153*4882a593Smuzhiyun psb_intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1);
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun return true;
2156*4882a593Smuzhiyun }
2157*4882a593Smuzhiyun
psb_intel_sdvo_tv_create_property(struct psb_intel_sdvo * psb_intel_sdvo,struct psb_intel_sdvo_connector * psb_intel_sdvo_connector,int type)2158*4882a593Smuzhiyun static bool psb_intel_sdvo_tv_create_property(struct psb_intel_sdvo *psb_intel_sdvo,
2159*4882a593Smuzhiyun struct psb_intel_sdvo_connector *psb_intel_sdvo_connector,
2160*4882a593Smuzhiyun int type)
2161*4882a593Smuzhiyun {
2162*4882a593Smuzhiyun struct drm_device *dev = psb_intel_sdvo->base.base.dev;
2163*4882a593Smuzhiyun struct psb_intel_sdvo_tv_format format;
2164*4882a593Smuzhiyun uint32_t format_map, i;
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun if (!psb_intel_sdvo_set_target_output(psb_intel_sdvo, type))
2167*4882a593Smuzhiyun return false;
2168*4882a593Smuzhiyun
2169*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(format) != 6);
2170*4882a593Smuzhiyun if (!psb_intel_sdvo_get_value(psb_intel_sdvo,
2171*4882a593Smuzhiyun SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2172*4882a593Smuzhiyun &format, sizeof(format)))
2173*4882a593Smuzhiyun return false;
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun if (format_map == 0)
2178*4882a593Smuzhiyun return false;
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun psb_intel_sdvo_connector->format_supported_num = 0;
2181*4882a593Smuzhiyun for (i = 0 ; i < ARRAY_SIZE(tv_format_names); i++)
2182*4882a593Smuzhiyun if (format_map & (1 << i))
2183*4882a593Smuzhiyun psb_intel_sdvo_connector->tv_format_supported[psb_intel_sdvo_connector->format_supported_num++] = i;
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun psb_intel_sdvo_connector->tv_format =
2187*4882a593Smuzhiyun drm_property_create(dev, DRM_MODE_PROP_ENUM,
2188*4882a593Smuzhiyun "mode", psb_intel_sdvo_connector->format_supported_num);
2189*4882a593Smuzhiyun if (!psb_intel_sdvo_connector->tv_format)
2190*4882a593Smuzhiyun return false;
2191*4882a593Smuzhiyun
2192*4882a593Smuzhiyun for (i = 0; i < psb_intel_sdvo_connector->format_supported_num; i++)
2193*4882a593Smuzhiyun drm_property_add_enum(
2194*4882a593Smuzhiyun psb_intel_sdvo_connector->tv_format,
2195*4882a593Smuzhiyun i, tv_format_names[psb_intel_sdvo_connector->tv_format_supported[i]]);
2196*4882a593Smuzhiyun
2197*4882a593Smuzhiyun psb_intel_sdvo->tv_format_index = psb_intel_sdvo_connector->tv_format_supported[0];
2198*4882a593Smuzhiyun drm_object_attach_property(&psb_intel_sdvo_connector->base.base.base,
2199*4882a593Smuzhiyun psb_intel_sdvo_connector->tv_format, 0);
2200*4882a593Smuzhiyun return true;
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun }
2203*4882a593Smuzhiyun
2204*4882a593Smuzhiyun #define ENHANCEMENT(name, NAME) do { \
2205*4882a593Smuzhiyun if (enhancements.name) { \
2206*4882a593Smuzhiyun if (!psb_intel_sdvo_get_value(psb_intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2207*4882a593Smuzhiyun !psb_intel_sdvo_get_value(psb_intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2208*4882a593Smuzhiyun return false; \
2209*4882a593Smuzhiyun psb_intel_sdvo_connector->max_##name = data_value[0]; \
2210*4882a593Smuzhiyun psb_intel_sdvo_connector->cur_##name = response; \
2211*4882a593Smuzhiyun psb_intel_sdvo_connector->name = \
2212*4882a593Smuzhiyun drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
2213*4882a593Smuzhiyun if (!psb_intel_sdvo_connector->name) return false; \
2214*4882a593Smuzhiyun drm_object_attach_property(&connector->base, \
2215*4882a593Smuzhiyun psb_intel_sdvo_connector->name, \
2216*4882a593Smuzhiyun psb_intel_sdvo_connector->cur_##name); \
2217*4882a593Smuzhiyun DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2218*4882a593Smuzhiyun data_value[0], data_value[1], response); \
2219*4882a593Smuzhiyun } \
2220*4882a593Smuzhiyun } while(0)
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun static bool
psb_intel_sdvo_create_enhance_property_tv(struct psb_intel_sdvo * psb_intel_sdvo,struct psb_intel_sdvo_connector * psb_intel_sdvo_connector,struct psb_intel_sdvo_enhancements_reply enhancements)2223*4882a593Smuzhiyun psb_intel_sdvo_create_enhance_property_tv(struct psb_intel_sdvo *psb_intel_sdvo,
2224*4882a593Smuzhiyun struct psb_intel_sdvo_connector *psb_intel_sdvo_connector,
2225*4882a593Smuzhiyun struct psb_intel_sdvo_enhancements_reply enhancements)
2226*4882a593Smuzhiyun {
2227*4882a593Smuzhiyun struct drm_device *dev = psb_intel_sdvo->base.base.dev;
2228*4882a593Smuzhiyun struct drm_connector *connector = &psb_intel_sdvo_connector->base.base;
2229*4882a593Smuzhiyun uint16_t response, data_value[2];
2230*4882a593Smuzhiyun
2231*4882a593Smuzhiyun /* when horizontal overscan is supported, Add the left/right property */
2232*4882a593Smuzhiyun if (enhancements.overscan_h) {
2233*4882a593Smuzhiyun if (!psb_intel_sdvo_get_value(psb_intel_sdvo,
2234*4882a593Smuzhiyun SDVO_CMD_GET_MAX_OVERSCAN_H,
2235*4882a593Smuzhiyun &data_value, 4))
2236*4882a593Smuzhiyun return false;
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun if (!psb_intel_sdvo_get_value(psb_intel_sdvo,
2239*4882a593Smuzhiyun SDVO_CMD_GET_OVERSCAN_H,
2240*4882a593Smuzhiyun &response, 2))
2241*4882a593Smuzhiyun return false;
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun psb_intel_sdvo_connector->max_hscan = data_value[0];
2244*4882a593Smuzhiyun psb_intel_sdvo_connector->left_margin = data_value[0] - response;
2245*4882a593Smuzhiyun psb_intel_sdvo_connector->right_margin = psb_intel_sdvo_connector->left_margin;
2246*4882a593Smuzhiyun psb_intel_sdvo_connector->left =
2247*4882a593Smuzhiyun drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
2248*4882a593Smuzhiyun if (!psb_intel_sdvo_connector->left)
2249*4882a593Smuzhiyun return false;
2250*4882a593Smuzhiyun
2251*4882a593Smuzhiyun drm_object_attach_property(&connector->base,
2252*4882a593Smuzhiyun psb_intel_sdvo_connector->left,
2253*4882a593Smuzhiyun psb_intel_sdvo_connector->left_margin);
2254*4882a593Smuzhiyun
2255*4882a593Smuzhiyun psb_intel_sdvo_connector->right =
2256*4882a593Smuzhiyun drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
2257*4882a593Smuzhiyun if (!psb_intel_sdvo_connector->right)
2258*4882a593Smuzhiyun return false;
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun drm_object_attach_property(&connector->base,
2261*4882a593Smuzhiyun psb_intel_sdvo_connector->right,
2262*4882a593Smuzhiyun psb_intel_sdvo_connector->right_margin);
2263*4882a593Smuzhiyun DRM_DEBUG_KMS("h_overscan: max %d, "
2264*4882a593Smuzhiyun "default %d, current %d\n",
2265*4882a593Smuzhiyun data_value[0], data_value[1], response);
2266*4882a593Smuzhiyun }
2267*4882a593Smuzhiyun
2268*4882a593Smuzhiyun if (enhancements.overscan_v) {
2269*4882a593Smuzhiyun if (!psb_intel_sdvo_get_value(psb_intel_sdvo,
2270*4882a593Smuzhiyun SDVO_CMD_GET_MAX_OVERSCAN_V,
2271*4882a593Smuzhiyun &data_value, 4))
2272*4882a593Smuzhiyun return false;
2273*4882a593Smuzhiyun
2274*4882a593Smuzhiyun if (!psb_intel_sdvo_get_value(psb_intel_sdvo,
2275*4882a593Smuzhiyun SDVO_CMD_GET_OVERSCAN_V,
2276*4882a593Smuzhiyun &response, 2))
2277*4882a593Smuzhiyun return false;
2278*4882a593Smuzhiyun
2279*4882a593Smuzhiyun psb_intel_sdvo_connector->max_vscan = data_value[0];
2280*4882a593Smuzhiyun psb_intel_sdvo_connector->top_margin = data_value[0] - response;
2281*4882a593Smuzhiyun psb_intel_sdvo_connector->bottom_margin = psb_intel_sdvo_connector->top_margin;
2282*4882a593Smuzhiyun psb_intel_sdvo_connector->top =
2283*4882a593Smuzhiyun drm_property_create_range(dev, 0, "top_margin", 0, data_value[0]);
2284*4882a593Smuzhiyun if (!psb_intel_sdvo_connector->top)
2285*4882a593Smuzhiyun return false;
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun drm_object_attach_property(&connector->base,
2288*4882a593Smuzhiyun psb_intel_sdvo_connector->top,
2289*4882a593Smuzhiyun psb_intel_sdvo_connector->top_margin);
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun psb_intel_sdvo_connector->bottom =
2292*4882a593Smuzhiyun drm_property_create_range(dev, 0, "bottom_margin", 0, data_value[0]);
2293*4882a593Smuzhiyun if (!psb_intel_sdvo_connector->bottom)
2294*4882a593Smuzhiyun return false;
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun drm_object_attach_property(&connector->base,
2297*4882a593Smuzhiyun psb_intel_sdvo_connector->bottom,
2298*4882a593Smuzhiyun psb_intel_sdvo_connector->bottom_margin);
2299*4882a593Smuzhiyun DRM_DEBUG_KMS("v_overscan: max %d, "
2300*4882a593Smuzhiyun "default %d, current %d\n",
2301*4882a593Smuzhiyun data_value[0], data_value[1], response);
2302*4882a593Smuzhiyun }
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun ENHANCEMENT(hpos, HPOS);
2305*4882a593Smuzhiyun ENHANCEMENT(vpos, VPOS);
2306*4882a593Smuzhiyun ENHANCEMENT(saturation, SATURATION);
2307*4882a593Smuzhiyun ENHANCEMENT(contrast, CONTRAST);
2308*4882a593Smuzhiyun ENHANCEMENT(hue, HUE);
2309*4882a593Smuzhiyun ENHANCEMENT(sharpness, SHARPNESS);
2310*4882a593Smuzhiyun ENHANCEMENT(brightness, BRIGHTNESS);
2311*4882a593Smuzhiyun ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2312*4882a593Smuzhiyun ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2313*4882a593Smuzhiyun ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2314*4882a593Smuzhiyun ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2315*4882a593Smuzhiyun ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun if (enhancements.dot_crawl) {
2318*4882a593Smuzhiyun if (!psb_intel_sdvo_get_value(psb_intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2319*4882a593Smuzhiyun return false;
2320*4882a593Smuzhiyun
2321*4882a593Smuzhiyun psb_intel_sdvo_connector->max_dot_crawl = 1;
2322*4882a593Smuzhiyun psb_intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2323*4882a593Smuzhiyun psb_intel_sdvo_connector->dot_crawl =
2324*4882a593Smuzhiyun drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
2325*4882a593Smuzhiyun if (!psb_intel_sdvo_connector->dot_crawl)
2326*4882a593Smuzhiyun return false;
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun drm_object_attach_property(&connector->base,
2329*4882a593Smuzhiyun psb_intel_sdvo_connector->dot_crawl,
2330*4882a593Smuzhiyun psb_intel_sdvo_connector->cur_dot_crawl);
2331*4882a593Smuzhiyun DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2332*4882a593Smuzhiyun }
2333*4882a593Smuzhiyun
2334*4882a593Smuzhiyun return true;
2335*4882a593Smuzhiyun }
2336*4882a593Smuzhiyun
2337*4882a593Smuzhiyun static bool
psb_intel_sdvo_create_enhance_property_lvds(struct psb_intel_sdvo * psb_intel_sdvo,struct psb_intel_sdvo_connector * psb_intel_sdvo_connector,struct psb_intel_sdvo_enhancements_reply enhancements)2338*4882a593Smuzhiyun psb_intel_sdvo_create_enhance_property_lvds(struct psb_intel_sdvo *psb_intel_sdvo,
2339*4882a593Smuzhiyun struct psb_intel_sdvo_connector *psb_intel_sdvo_connector,
2340*4882a593Smuzhiyun struct psb_intel_sdvo_enhancements_reply enhancements)
2341*4882a593Smuzhiyun {
2342*4882a593Smuzhiyun struct drm_device *dev = psb_intel_sdvo->base.base.dev;
2343*4882a593Smuzhiyun struct drm_connector *connector = &psb_intel_sdvo_connector->base.base;
2344*4882a593Smuzhiyun uint16_t response, data_value[2];
2345*4882a593Smuzhiyun
2346*4882a593Smuzhiyun ENHANCEMENT(brightness, BRIGHTNESS);
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun return true;
2349*4882a593Smuzhiyun }
2350*4882a593Smuzhiyun #undef ENHANCEMENT
2351*4882a593Smuzhiyun
psb_intel_sdvo_create_enhance_property(struct psb_intel_sdvo * psb_intel_sdvo,struct psb_intel_sdvo_connector * psb_intel_sdvo_connector)2352*4882a593Smuzhiyun static bool psb_intel_sdvo_create_enhance_property(struct psb_intel_sdvo *psb_intel_sdvo,
2353*4882a593Smuzhiyun struct psb_intel_sdvo_connector *psb_intel_sdvo_connector)
2354*4882a593Smuzhiyun {
2355*4882a593Smuzhiyun union {
2356*4882a593Smuzhiyun struct psb_intel_sdvo_enhancements_reply reply;
2357*4882a593Smuzhiyun uint16_t response;
2358*4882a593Smuzhiyun } enhancements;
2359*4882a593Smuzhiyun
2360*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(enhancements) != 2);
2361*4882a593Smuzhiyun
2362*4882a593Smuzhiyun enhancements.response = 0;
2363*4882a593Smuzhiyun psb_intel_sdvo_get_value(psb_intel_sdvo,
2364*4882a593Smuzhiyun SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2365*4882a593Smuzhiyun &enhancements, sizeof(enhancements));
2366*4882a593Smuzhiyun if (enhancements.response == 0) {
2367*4882a593Smuzhiyun DRM_DEBUG_KMS("No enhancement is supported\n");
2368*4882a593Smuzhiyun return true;
2369*4882a593Smuzhiyun }
2370*4882a593Smuzhiyun
2371*4882a593Smuzhiyun if (IS_TV(psb_intel_sdvo_connector))
2372*4882a593Smuzhiyun return psb_intel_sdvo_create_enhance_property_tv(psb_intel_sdvo, psb_intel_sdvo_connector, enhancements.reply);
2373*4882a593Smuzhiyun else if(IS_LVDS(psb_intel_sdvo_connector))
2374*4882a593Smuzhiyun return psb_intel_sdvo_create_enhance_property_lvds(psb_intel_sdvo, psb_intel_sdvo_connector, enhancements.reply);
2375*4882a593Smuzhiyun else
2376*4882a593Smuzhiyun return true;
2377*4882a593Smuzhiyun }
2378*4882a593Smuzhiyun
psb_intel_sdvo_ddc_proxy_xfer(struct i2c_adapter * adapter,struct i2c_msg * msgs,int num)2379*4882a593Smuzhiyun static int psb_intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2380*4882a593Smuzhiyun struct i2c_msg *msgs,
2381*4882a593Smuzhiyun int num)
2382*4882a593Smuzhiyun {
2383*4882a593Smuzhiyun struct psb_intel_sdvo *sdvo = adapter->algo_data;
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun if (!psb_intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2386*4882a593Smuzhiyun return -EIO;
2387*4882a593Smuzhiyun
2388*4882a593Smuzhiyun return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2389*4882a593Smuzhiyun }
2390*4882a593Smuzhiyun
psb_intel_sdvo_ddc_proxy_func(struct i2c_adapter * adapter)2391*4882a593Smuzhiyun static u32 psb_intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2392*4882a593Smuzhiyun {
2393*4882a593Smuzhiyun struct psb_intel_sdvo *sdvo = adapter->algo_data;
2394*4882a593Smuzhiyun return sdvo->i2c->algo->functionality(sdvo->i2c);
2395*4882a593Smuzhiyun }
2396*4882a593Smuzhiyun
2397*4882a593Smuzhiyun static const struct i2c_algorithm psb_intel_sdvo_ddc_proxy = {
2398*4882a593Smuzhiyun .master_xfer = psb_intel_sdvo_ddc_proxy_xfer,
2399*4882a593Smuzhiyun .functionality = psb_intel_sdvo_ddc_proxy_func
2400*4882a593Smuzhiyun };
2401*4882a593Smuzhiyun
2402*4882a593Smuzhiyun static bool
psb_intel_sdvo_init_ddc_proxy(struct psb_intel_sdvo * sdvo,struct drm_device * dev)2403*4882a593Smuzhiyun psb_intel_sdvo_init_ddc_proxy(struct psb_intel_sdvo *sdvo,
2404*4882a593Smuzhiyun struct drm_device *dev)
2405*4882a593Smuzhiyun {
2406*4882a593Smuzhiyun sdvo->ddc.owner = THIS_MODULE;
2407*4882a593Smuzhiyun sdvo->ddc.class = I2C_CLASS_DDC;
2408*4882a593Smuzhiyun snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2409*4882a593Smuzhiyun sdvo->ddc.dev.parent = &dev->pdev->dev;
2410*4882a593Smuzhiyun sdvo->ddc.algo_data = sdvo;
2411*4882a593Smuzhiyun sdvo->ddc.algo = &psb_intel_sdvo_ddc_proxy;
2412*4882a593Smuzhiyun
2413*4882a593Smuzhiyun return i2c_add_adapter(&sdvo->ddc) == 0;
2414*4882a593Smuzhiyun }
2415*4882a593Smuzhiyun
psb_intel_sdvo_init(struct drm_device * dev,int sdvo_reg)2416*4882a593Smuzhiyun bool psb_intel_sdvo_init(struct drm_device *dev, int sdvo_reg)
2417*4882a593Smuzhiyun {
2418*4882a593Smuzhiyun struct drm_psb_private *dev_priv = dev->dev_private;
2419*4882a593Smuzhiyun struct gma_encoder *gma_encoder;
2420*4882a593Smuzhiyun struct psb_intel_sdvo *psb_intel_sdvo;
2421*4882a593Smuzhiyun int i;
2422*4882a593Smuzhiyun
2423*4882a593Smuzhiyun psb_intel_sdvo = kzalloc(sizeof(struct psb_intel_sdvo), GFP_KERNEL);
2424*4882a593Smuzhiyun if (!psb_intel_sdvo)
2425*4882a593Smuzhiyun return false;
2426*4882a593Smuzhiyun
2427*4882a593Smuzhiyun psb_intel_sdvo->sdvo_reg = sdvo_reg;
2428*4882a593Smuzhiyun psb_intel_sdvo->slave_addr = psb_intel_sdvo_get_slave_addr(dev, sdvo_reg) >> 1;
2429*4882a593Smuzhiyun psb_intel_sdvo_select_i2c_bus(dev_priv, psb_intel_sdvo, sdvo_reg);
2430*4882a593Smuzhiyun if (!psb_intel_sdvo_init_ddc_proxy(psb_intel_sdvo, dev)) {
2431*4882a593Smuzhiyun kfree(psb_intel_sdvo);
2432*4882a593Smuzhiyun return false;
2433*4882a593Smuzhiyun }
2434*4882a593Smuzhiyun
2435*4882a593Smuzhiyun /* encoder type will be decided later */
2436*4882a593Smuzhiyun gma_encoder = &psb_intel_sdvo->base;
2437*4882a593Smuzhiyun gma_encoder->type = INTEL_OUTPUT_SDVO;
2438*4882a593Smuzhiyun drm_encoder_init(dev, &gma_encoder->base, &psb_intel_sdvo_enc_funcs,
2439*4882a593Smuzhiyun 0, NULL);
2440*4882a593Smuzhiyun
2441*4882a593Smuzhiyun /* Read the regs to test if we can talk to the device */
2442*4882a593Smuzhiyun for (i = 0; i < 0x40; i++) {
2443*4882a593Smuzhiyun u8 byte;
2444*4882a593Smuzhiyun
2445*4882a593Smuzhiyun if (!psb_intel_sdvo_read_byte(psb_intel_sdvo, i, &byte)) {
2446*4882a593Smuzhiyun DRM_DEBUG_KMS("No SDVO device found on SDVO%c\n",
2447*4882a593Smuzhiyun IS_SDVOB(sdvo_reg) ? 'B' : 'C');
2448*4882a593Smuzhiyun goto err;
2449*4882a593Smuzhiyun }
2450*4882a593Smuzhiyun }
2451*4882a593Smuzhiyun
2452*4882a593Smuzhiyun if (IS_SDVOB(sdvo_reg))
2453*4882a593Smuzhiyun dev_priv->hotplug_supported_mask |= SDVOB_HOTPLUG_INT_STATUS;
2454*4882a593Smuzhiyun else
2455*4882a593Smuzhiyun dev_priv->hotplug_supported_mask |= SDVOC_HOTPLUG_INT_STATUS;
2456*4882a593Smuzhiyun
2457*4882a593Smuzhiyun drm_encoder_helper_add(&gma_encoder->base, &psb_intel_sdvo_helper_funcs);
2458*4882a593Smuzhiyun
2459*4882a593Smuzhiyun /* In default case sdvo lvds is false */
2460*4882a593Smuzhiyun if (!psb_intel_sdvo_get_capabilities(psb_intel_sdvo, &psb_intel_sdvo->caps))
2461*4882a593Smuzhiyun goto err;
2462*4882a593Smuzhiyun
2463*4882a593Smuzhiyun if (psb_intel_sdvo_output_setup(psb_intel_sdvo,
2464*4882a593Smuzhiyun psb_intel_sdvo->caps.output_flags) != true) {
2465*4882a593Smuzhiyun DRM_DEBUG_KMS("SDVO output failed to setup on SDVO%c\n",
2466*4882a593Smuzhiyun IS_SDVOB(sdvo_reg) ? 'B' : 'C');
2467*4882a593Smuzhiyun goto err;
2468*4882a593Smuzhiyun }
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun psb_intel_sdvo_select_ddc_bus(dev_priv, psb_intel_sdvo, sdvo_reg);
2471*4882a593Smuzhiyun
2472*4882a593Smuzhiyun /* Set the input timing to the screen. Assume always input 0. */
2473*4882a593Smuzhiyun if (!psb_intel_sdvo_set_target_input(psb_intel_sdvo))
2474*4882a593Smuzhiyun goto err;
2475*4882a593Smuzhiyun
2476*4882a593Smuzhiyun if (!psb_intel_sdvo_get_input_pixel_clock_range(psb_intel_sdvo,
2477*4882a593Smuzhiyun &psb_intel_sdvo->pixel_clock_min,
2478*4882a593Smuzhiyun &psb_intel_sdvo->pixel_clock_max))
2479*4882a593Smuzhiyun goto err;
2480*4882a593Smuzhiyun
2481*4882a593Smuzhiyun DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
2482*4882a593Smuzhiyun "clock range %dMHz - %dMHz, "
2483*4882a593Smuzhiyun "input 1: %c, input 2: %c, "
2484*4882a593Smuzhiyun "output 1: %c, output 2: %c\n",
2485*4882a593Smuzhiyun SDVO_NAME(psb_intel_sdvo),
2486*4882a593Smuzhiyun psb_intel_sdvo->caps.vendor_id, psb_intel_sdvo->caps.device_id,
2487*4882a593Smuzhiyun psb_intel_sdvo->caps.device_rev_id,
2488*4882a593Smuzhiyun psb_intel_sdvo->pixel_clock_min / 1000,
2489*4882a593Smuzhiyun psb_intel_sdvo->pixel_clock_max / 1000,
2490*4882a593Smuzhiyun (psb_intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
2491*4882a593Smuzhiyun (psb_intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
2492*4882a593Smuzhiyun /* check currently supported outputs */
2493*4882a593Smuzhiyun psb_intel_sdvo->caps.output_flags &
2494*4882a593Smuzhiyun (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
2495*4882a593Smuzhiyun psb_intel_sdvo->caps.output_flags &
2496*4882a593Smuzhiyun (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
2497*4882a593Smuzhiyun return true;
2498*4882a593Smuzhiyun
2499*4882a593Smuzhiyun err:
2500*4882a593Smuzhiyun drm_encoder_cleanup(&gma_encoder->base);
2501*4882a593Smuzhiyun i2c_del_adapter(&psb_intel_sdvo->ddc);
2502*4882a593Smuzhiyun kfree(psb_intel_sdvo);
2503*4882a593Smuzhiyun
2504*4882a593Smuzhiyun return false;
2505*4882a593Smuzhiyun }
2506