xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/gma500/psb_drv.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /**************************************************************************
3*4882a593Smuzhiyun  * Copyright (c) 2007-2011, Intel Corporation.
4*4882a593Smuzhiyun  * All Rights Reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  **************************************************************************/
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef _PSB_DRV_H_
9*4882a593Smuzhiyun #define _PSB_DRV_H_
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/kref.h>
12*4882a593Smuzhiyun #include <linux/mm_types.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <drm/drm_device.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "gma_display.h"
17*4882a593Smuzhiyun #include "gtt.h"
18*4882a593Smuzhiyun #include "intel_bios.h"
19*4882a593Smuzhiyun #include "mmu.h"
20*4882a593Smuzhiyun #include "oaktrail.h"
21*4882a593Smuzhiyun #include "opregion.h"
22*4882a593Smuzhiyun #include "power.h"
23*4882a593Smuzhiyun #include "psb_intel_drv.h"
24*4882a593Smuzhiyun #include "psb_reg.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define DRIVER_AUTHOR "Alan Cox <alan@linux.intel.com> and others"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define DRIVER_NAME "gma500"
29*4882a593Smuzhiyun #define DRIVER_DESC "DRM driver for the Intel GMA500, GMA600, GMA3600, GMA3650"
30*4882a593Smuzhiyun #define DRIVER_DATE "20140314"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define DRIVER_MAJOR 1
33*4882a593Smuzhiyun #define DRIVER_MINOR 0
34*4882a593Smuzhiyun #define DRIVER_PATCHLEVEL 0
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* Append new drm mode definition here, align with libdrm definition */
37*4882a593Smuzhiyun #define DRM_MODE_SCALE_NO_SCALE   	2
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun enum {
40*4882a593Smuzhiyun 	CHIP_PSB_8108 = 0,		/* Poulsbo */
41*4882a593Smuzhiyun 	CHIP_PSB_8109 = 1,		/* Poulsbo */
42*4882a593Smuzhiyun 	CHIP_MRST_4100 = 2,		/* Moorestown/Oaktrail */
43*4882a593Smuzhiyun 	CHIP_MFLD_0130 = 3,		/* Medfield */
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define IS_PSB(dev) (((dev)->pdev->device & 0xfffe) == 0x8108)
47*4882a593Smuzhiyun #define IS_MRST(dev) (((dev)->pdev->device & 0xfff0) == 0x4100)
48*4882a593Smuzhiyun #define IS_MFLD(dev) (((dev)->pdev->device & 0xfff8) == 0x0130)
49*4882a593Smuzhiyun #define IS_CDV(dev) (((dev)->pdev->device & 0xfff0) == 0x0be0)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* Hardware offsets */
52*4882a593Smuzhiyun #define PSB_VDC_OFFSET		 0x00000000
53*4882a593Smuzhiyun #define PSB_VDC_SIZE		 0x000080000
54*4882a593Smuzhiyun #define MRST_MMIO_SIZE		 0x0000C0000
55*4882a593Smuzhiyun #define MDFLD_MMIO_SIZE          0x000100000
56*4882a593Smuzhiyun #define PSB_SGX_SIZE		 0x8000
57*4882a593Smuzhiyun #define PSB_SGX_OFFSET		 0x00040000
58*4882a593Smuzhiyun #define MRST_SGX_OFFSET		 0x00080000
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* PCI resource identifiers */
61*4882a593Smuzhiyun #define PSB_MMIO_RESOURCE	 0
62*4882a593Smuzhiyun #define PSB_AUX_RESOURCE	 0
63*4882a593Smuzhiyun #define PSB_GATT_RESOURCE	 2
64*4882a593Smuzhiyun #define PSB_GTT_RESOURCE	 3
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* PCI configuration */
67*4882a593Smuzhiyun #define PSB_GMCH_CTRL		 0x52
68*4882a593Smuzhiyun #define PSB_BSM			 0x5C
69*4882a593Smuzhiyun #define _PSB_GMCH_ENABLED	 0x4
70*4882a593Smuzhiyun #define PSB_PGETBL_CTL		 0x2020
71*4882a593Smuzhiyun #define _PSB_PGETBL_ENABLED	 0x00000001
72*4882a593Smuzhiyun #define PSB_SGX_2D_SLAVE_PORT	 0x4000
73*4882a593Smuzhiyun #define PSB_LPC_GBA		 0x44
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* TODO: To get rid of */
76*4882a593Smuzhiyun #define PSB_TT_PRIV0_LIMIT	 (256*1024*1024)
77*4882a593Smuzhiyun #define PSB_TT_PRIV0_PLIMIT	 (PSB_TT_PRIV0_LIMIT >> PAGE_SHIFT)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* SGX side MMU definitions (these can probably go) */
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* Flags for external memory type field */
82*4882a593Smuzhiyun #define PSB_MMU_CACHED_MEMORY	  0x0001	/* Bind to MMU only */
83*4882a593Smuzhiyun #define PSB_MMU_RO_MEMORY	  0x0002	/* MMU RO memory */
84*4882a593Smuzhiyun #define PSB_MMU_WO_MEMORY	  0x0004	/* MMU WO memory */
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* PTE's and PDE's */
87*4882a593Smuzhiyun #define PSB_PDE_MASK		  0x003FFFFF
88*4882a593Smuzhiyun #define PSB_PDE_SHIFT		  22
89*4882a593Smuzhiyun #define PSB_PTE_SHIFT		  12
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* Cache control */
92*4882a593Smuzhiyun #define PSB_PTE_VALID		  0x0001	/* PTE / PDE valid */
93*4882a593Smuzhiyun #define PSB_PTE_WO		  0x0002	/* Write only */
94*4882a593Smuzhiyun #define PSB_PTE_RO		  0x0004	/* Read only */
95*4882a593Smuzhiyun #define PSB_PTE_CACHED		  0x0008	/* CPU cache coherent */
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* VDC registers and bits */
98*4882a593Smuzhiyun #define PSB_MSVDX_CLOCKGATING	  0x2064
99*4882a593Smuzhiyun #define PSB_TOPAZ_CLOCKGATING	  0x2068
100*4882a593Smuzhiyun #define PSB_HWSTAM		  0x2098
101*4882a593Smuzhiyun #define PSB_INSTPM		  0x20C0
102*4882a593Smuzhiyun #define PSB_INT_IDENTITY_R        0x20A4
103*4882a593Smuzhiyun #define _PSB_IRQ_ASLE		  (1<<0)
104*4882a593Smuzhiyun #define _MDFLD_PIPEC_EVENT_FLAG   (1<<2)
105*4882a593Smuzhiyun #define _MDFLD_PIPEC_VBLANK_FLAG  (1<<3)
106*4882a593Smuzhiyun #define _PSB_DPST_PIPEB_FLAG      (1<<4)
107*4882a593Smuzhiyun #define _MDFLD_PIPEB_EVENT_FLAG   (1<<4)
108*4882a593Smuzhiyun #define _PSB_VSYNC_PIPEB_FLAG	  (1<<5)
109*4882a593Smuzhiyun #define _PSB_DPST_PIPEA_FLAG      (1<<6)
110*4882a593Smuzhiyun #define _PSB_PIPEA_EVENT_FLAG     (1<<6)
111*4882a593Smuzhiyun #define _PSB_VSYNC_PIPEA_FLAG	  (1<<7)
112*4882a593Smuzhiyun #define _MDFLD_MIPIA_FLAG	  (1<<16)
113*4882a593Smuzhiyun #define _MDFLD_MIPIC_FLAG	  (1<<17)
114*4882a593Smuzhiyun #define _PSB_IRQ_DISP_HOTSYNC	  (1<<17)
115*4882a593Smuzhiyun #define _PSB_IRQ_SGX_FLAG	  (1<<18)
116*4882a593Smuzhiyun #define _PSB_IRQ_MSVDX_FLAG	  (1<<19)
117*4882a593Smuzhiyun #define _LNC_IRQ_TOPAZ_FLAG	  (1<<20)
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define _PSB_PIPE_EVENT_FLAG	(_PSB_VSYNC_PIPEA_FLAG | \
120*4882a593Smuzhiyun 				 _PSB_VSYNC_PIPEB_FLAG)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* This flag includes all the display IRQ bits excepts the vblank irqs. */
123*4882a593Smuzhiyun #define _MDFLD_DISP_ALL_IRQ_FLAG (_MDFLD_PIPEC_EVENT_FLAG | \
124*4882a593Smuzhiyun 				  _MDFLD_PIPEB_EVENT_FLAG | \
125*4882a593Smuzhiyun 				  _PSB_PIPEA_EVENT_FLAG | \
126*4882a593Smuzhiyun 				  _PSB_VSYNC_PIPEA_FLAG | \
127*4882a593Smuzhiyun 				  _MDFLD_MIPIA_FLAG | \
128*4882a593Smuzhiyun 				  _MDFLD_MIPIC_FLAG)
129*4882a593Smuzhiyun #define PSB_INT_IDENTITY_R	  0x20A4
130*4882a593Smuzhiyun #define PSB_INT_MASK_R		  0x20A8
131*4882a593Smuzhiyun #define PSB_INT_ENABLE_R	  0x20A0
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define _PSB_MMU_ER_MASK      0x0001FF00
134*4882a593Smuzhiyun #define _PSB_MMU_ER_HOST      (1 << 16)
135*4882a593Smuzhiyun #define GPIOA			0x5010
136*4882a593Smuzhiyun #define GPIOB			0x5014
137*4882a593Smuzhiyun #define GPIOC			0x5018
138*4882a593Smuzhiyun #define GPIOD			0x501c
139*4882a593Smuzhiyun #define GPIOE			0x5020
140*4882a593Smuzhiyun #define GPIOF			0x5024
141*4882a593Smuzhiyun #define GPIOG			0x5028
142*4882a593Smuzhiyun #define GPIOH			0x502c
143*4882a593Smuzhiyun #define GPIO_CLOCK_DIR_MASK		(1 << 0)
144*4882a593Smuzhiyun #define GPIO_CLOCK_DIR_IN		(0 << 1)
145*4882a593Smuzhiyun #define GPIO_CLOCK_DIR_OUT		(1 << 1)
146*4882a593Smuzhiyun #define GPIO_CLOCK_VAL_MASK		(1 << 2)
147*4882a593Smuzhiyun #define GPIO_CLOCK_VAL_OUT		(1 << 3)
148*4882a593Smuzhiyun #define GPIO_CLOCK_VAL_IN		(1 << 4)
149*4882a593Smuzhiyun #define GPIO_CLOCK_PULLUP_DISABLE	(1 << 5)
150*4882a593Smuzhiyun #define GPIO_DATA_DIR_MASK		(1 << 8)
151*4882a593Smuzhiyun #define GPIO_DATA_DIR_IN		(0 << 9)
152*4882a593Smuzhiyun #define GPIO_DATA_DIR_OUT		(1 << 9)
153*4882a593Smuzhiyun #define GPIO_DATA_VAL_MASK		(1 << 10)
154*4882a593Smuzhiyun #define GPIO_DATA_VAL_OUT		(1 << 11)
155*4882a593Smuzhiyun #define GPIO_DATA_VAL_IN		(1 << 12)
156*4882a593Smuzhiyun #define GPIO_DATA_PULLUP_DISABLE	(1 << 13)
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define VCLK_DIVISOR_VGA0   0x6000
159*4882a593Smuzhiyun #define VCLK_DIVISOR_VGA1   0x6004
160*4882a593Smuzhiyun #define VCLK_POST_DIV	    0x6010
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define PSB_COMM_2D (PSB_ENGINE_2D << 4)
163*4882a593Smuzhiyun #define PSB_COMM_3D (PSB_ENGINE_3D << 4)
164*4882a593Smuzhiyun #define PSB_COMM_TA (PSB_ENGINE_TA << 4)
165*4882a593Smuzhiyun #define PSB_COMM_HP (PSB_ENGINE_HP << 4)
166*4882a593Smuzhiyun #define PSB_COMM_USER_IRQ (1024 >> 2)
167*4882a593Smuzhiyun #define PSB_COMM_USER_IRQ_LOST (PSB_COMM_USER_IRQ + 1)
168*4882a593Smuzhiyun #define PSB_COMM_FW (2048 >> 2)
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define PSB_UIRQ_VISTEST	       1
171*4882a593Smuzhiyun #define PSB_UIRQ_OOM_REPLY	       2
172*4882a593Smuzhiyun #define PSB_UIRQ_FIRE_TA_REPLY	       3
173*4882a593Smuzhiyun #define PSB_UIRQ_FIRE_RASTER_REPLY     4
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define PSB_2D_SIZE (256*1024*1024)
176*4882a593Smuzhiyun #define PSB_MAX_RELOC_PAGES 1024
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #define PSB_LOW_REG_OFFS 0x0204
179*4882a593Smuzhiyun #define PSB_HIGH_REG_OFFS 0x0600
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define PSB_NUM_VBLANKS 2
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #define PSB_2D_SIZE (256*1024*1024)
185*4882a593Smuzhiyun #define PSB_MAX_RELOC_PAGES 1024
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define PSB_LOW_REG_OFFS 0x0204
188*4882a593Smuzhiyun #define PSB_HIGH_REG_OFFS 0x0600
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define PSB_NUM_VBLANKS 2
191*4882a593Smuzhiyun #define PSB_WATCHDOG_DELAY (HZ * 2)
192*4882a593Smuzhiyun #define PSB_LID_DELAY (HZ / 10)
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #define MDFLD_PNW_B0 0x04
195*4882a593Smuzhiyun #define MDFLD_PNW_C0 0x08
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define MDFLD_DSR_2D_3D_0 	(1 << 0)
198*4882a593Smuzhiyun #define MDFLD_DSR_2D_3D_2 	(1 << 1)
199*4882a593Smuzhiyun #define MDFLD_DSR_CURSOR_0 	(1 << 2)
200*4882a593Smuzhiyun #define MDFLD_DSR_CURSOR_2	(1 << 3)
201*4882a593Smuzhiyun #define MDFLD_DSR_OVERLAY_0 	(1 << 4)
202*4882a593Smuzhiyun #define MDFLD_DSR_OVERLAY_2 	(1 << 5)
203*4882a593Smuzhiyun #define MDFLD_DSR_MIPI_CONTROL	(1 << 6)
204*4882a593Smuzhiyun #define MDFLD_DSR_DAMAGE_MASK_0	((1 << 0) | (1 << 2) | (1 << 4))
205*4882a593Smuzhiyun #define MDFLD_DSR_DAMAGE_MASK_2	((1 << 1) | (1 << 3) | (1 << 5))
206*4882a593Smuzhiyun #define MDFLD_DSR_2D_3D 	(MDFLD_DSR_2D_3D_0 | MDFLD_DSR_2D_3D_2)
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #define MDFLD_DSR_RR		45
209*4882a593Smuzhiyun #define MDFLD_DPU_ENABLE 	(1 << 31)
210*4882a593Smuzhiyun #define MDFLD_DSR_FULLSCREEN 	(1 << 30)
211*4882a593Smuzhiyun #define MDFLD_DSR_DELAY		(HZ / MDFLD_DSR_RR)
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define PSB_PWR_STATE_ON		1
214*4882a593Smuzhiyun #define PSB_PWR_STATE_OFF		2
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define PSB_PMPOLICY_NOPM		0
217*4882a593Smuzhiyun #define PSB_PMPOLICY_CLOCKGATING	1
218*4882a593Smuzhiyun #define PSB_PMPOLICY_POWERDOWN		2
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define PSB_PMSTATE_POWERUP		0
221*4882a593Smuzhiyun #define PSB_PMSTATE_CLOCKGATED		1
222*4882a593Smuzhiyun #define PSB_PMSTATE_POWERDOWN		2
223*4882a593Smuzhiyun #define PSB_PCIx_MSI_ADDR_LOC		0x94
224*4882a593Smuzhiyun #define PSB_PCIx_MSI_DATA_LOC		0x98
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /* Medfield crystal settings */
227*4882a593Smuzhiyun #define KSEL_CRYSTAL_19 1
228*4882a593Smuzhiyun #define KSEL_BYPASS_19 5
229*4882a593Smuzhiyun #define KSEL_BYPASS_25 6
230*4882a593Smuzhiyun #define KSEL_BYPASS_83_100 7
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun struct drm_fb_helper;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun struct opregion_header;
235*4882a593Smuzhiyun struct opregion_acpi;
236*4882a593Smuzhiyun struct opregion_swsci;
237*4882a593Smuzhiyun struct opregion_asle;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun struct psb_intel_opregion {
240*4882a593Smuzhiyun 	struct opregion_header *header;
241*4882a593Smuzhiyun 	struct opregion_acpi *acpi;
242*4882a593Smuzhiyun 	struct opregion_swsci *swsci;
243*4882a593Smuzhiyun 	struct opregion_asle *asle;
244*4882a593Smuzhiyun 	void *vbt;
245*4882a593Smuzhiyun 	u32 __iomem *lid_state;
246*4882a593Smuzhiyun 	struct work_struct asle_work;
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun struct sdvo_device_mapping {
250*4882a593Smuzhiyun 	u8 initialized;
251*4882a593Smuzhiyun 	u8 dvo_port;
252*4882a593Smuzhiyun 	u8 slave_addr;
253*4882a593Smuzhiyun 	u8 dvo_wiring;
254*4882a593Smuzhiyun 	u8 i2c_pin;
255*4882a593Smuzhiyun 	u8 i2c_speed;
256*4882a593Smuzhiyun 	u8 ddc_pin;
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun struct intel_gmbus {
260*4882a593Smuzhiyun 	struct i2c_adapter adapter;
261*4882a593Smuzhiyun 	struct i2c_adapter *force_bit;
262*4882a593Smuzhiyun 	u32 reg0;
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun /* Register offset maps */
266*4882a593Smuzhiyun struct psb_offset {
267*4882a593Smuzhiyun 	u32	fp0;
268*4882a593Smuzhiyun 	u32	fp1;
269*4882a593Smuzhiyun 	u32	cntr;
270*4882a593Smuzhiyun 	u32	conf;
271*4882a593Smuzhiyun 	u32	src;
272*4882a593Smuzhiyun 	u32	dpll;
273*4882a593Smuzhiyun 	u32	dpll_md;
274*4882a593Smuzhiyun 	u32	htotal;
275*4882a593Smuzhiyun 	u32	hblank;
276*4882a593Smuzhiyun 	u32	hsync;
277*4882a593Smuzhiyun 	u32	vtotal;
278*4882a593Smuzhiyun 	u32	vblank;
279*4882a593Smuzhiyun 	u32	vsync;
280*4882a593Smuzhiyun 	u32	stride;
281*4882a593Smuzhiyun 	u32	size;
282*4882a593Smuzhiyun 	u32	pos;
283*4882a593Smuzhiyun 	u32	surf;
284*4882a593Smuzhiyun 	u32	addr;
285*4882a593Smuzhiyun 	u32	base;
286*4882a593Smuzhiyun 	u32	status;
287*4882a593Smuzhiyun 	u32	linoff;
288*4882a593Smuzhiyun 	u32	tileoff;
289*4882a593Smuzhiyun 	u32	palette;
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun /*
293*4882a593Smuzhiyun  *	Register save state. This is used to hold the context when the
294*4882a593Smuzhiyun  *	device is powered off. In the case of Oaktrail this can (but does not
295*4882a593Smuzhiyun  *	yet) include screen blank. Operations occuring during the save
296*4882a593Smuzhiyun  *	update the register cache instead.
297*4882a593Smuzhiyun  */
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /* Common status for pipes */
300*4882a593Smuzhiyun struct psb_pipe {
301*4882a593Smuzhiyun 	u32	fp0;
302*4882a593Smuzhiyun 	u32	fp1;
303*4882a593Smuzhiyun 	u32	cntr;
304*4882a593Smuzhiyun 	u32	conf;
305*4882a593Smuzhiyun 	u32	src;
306*4882a593Smuzhiyun 	u32	dpll;
307*4882a593Smuzhiyun 	u32	dpll_md;
308*4882a593Smuzhiyun 	u32	htotal;
309*4882a593Smuzhiyun 	u32	hblank;
310*4882a593Smuzhiyun 	u32	hsync;
311*4882a593Smuzhiyun 	u32	vtotal;
312*4882a593Smuzhiyun 	u32	vblank;
313*4882a593Smuzhiyun 	u32	vsync;
314*4882a593Smuzhiyun 	u32	stride;
315*4882a593Smuzhiyun 	u32	size;
316*4882a593Smuzhiyun 	u32	pos;
317*4882a593Smuzhiyun 	u32	base;
318*4882a593Smuzhiyun 	u32	surf;
319*4882a593Smuzhiyun 	u32	addr;
320*4882a593Smuzhiyun 	u32	status;
321*4882a593Smuzhiyun 	u32	linoff;
322*4882a593Smuzhiyun 	u32	tileoff;
323*4882a593Smuzhiyun 	u32	palette[256];
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun struct psb_state {
327*4882a593Smuzhiyun 	uint32_t saveVCLK_DIVISOR_VGA0;
328*4882a593Smuzhiyun 	uint32_t saveVCLK_DIVISOR_VGA1;
329*4882a593Smuzhiyun 	uint32_t saveVCLK_POST_DIV;
330*4882a593Smuzhiyun 	uint32_t saveVGACNTRL;
331*4882a593Smuzhiyun 	uint32_t saveADPA;
332*4882a593Smuzhiyun 	uint32_t saveLVDS;
333*4882a593Smuzhiyun 	uint32_t saveDVOA;
334*4882a593Smuzhiyun 	uint32_t saveDVOB;
335*4882a593Smuzhiyun 	uint32_t saveDVOC;
336*4882a593Smuzhiyun 	uint32_t savePP_ON;
337*4882a593Smuzhiyun 	uint32_t savePP_OFF;
338*4882a593Smuzhiyun 	uint32_t savePP_CONTROL;
339*4882a593Smuzhiyun 	uint32_t savePP_CYCLE;
340*4882a593Smuzhiyun 	uint32_t savePFIT_CONTROL;
341*4882a593Smuzhiyun 	uint32_t saveCLOCKGATING;
342*4882a593Smuzhiyun 	uint32_t saveDSPARB;
343*4882a593Smuzhiyun 	uint32_t savePFIT_AUTO_RATIOS;
344*4882a593Smuzhiyun 	uint32_t savePFIT_PGM_RATIOS;
345*4882a593Smuzhiyun 	uint32_t savePP_ON_DELAYS;
346*4882a593Smuzhiyun 	uint32_t savePP_OFF_DELAYS;
347*4882a593Smuzhiyun 	uint32_t savePP_DIVISOR;
348*4882a593Smuzhiyun 	uint32_t saveBCLRPAT_A;
349*4882a593Smuzhiyun 	uint32_t saveBCLRPAT_B;
350*4882a593Smuzhiyun 	uint32_t savePERF_MODE;
351*4882a593Smuzhiyun 	uint32_t saveDSPFW1;
352*4882a593Smuzhiyun 	uint32_t saveDSPFW2;
353*4882a593Smuzhiyun 	uint32_t saveDSPFW3;
354*4882a593Smuzhiyun 	uint32_t saveDSPFW4;
355*4882a593Smuzhiyun 	uint32_t saveDSPFW5;
356*4882a593Smuzhiyun 	uint32_t saveDSPFW6;
357*4882a593Smuzhiyun 	uint32_t saveCHICKENBIT;
358*4882a593Smuzhiyun 	uint32_t saveDSPACURSOR_CTRL;
359*4882a593Smuzhiyun 	uint32_t saveDSPBCURSOR_CTRL;
360*4882a593Smuzhiyun 	uint32_t saveDSPACURSOR_BASE;
361*4882a593Smuzhiyun 	uint32_t saveDSPBCURSOR_BASE;
362*4882a593Smuzhiyun 	uint32_t saveDSPACURSOR_POS;
363*4882a593Smuzhiyun 	uint32_t saveDSPBCURSOR_POS;
364*4882a593Smuzhiyun 	uint32_t saveOV_OVADD;
365*4882a593Smuzhiyun 	uint32_t saveOV_OGAMC0;
366*4882a593Smuzhiyun 	uint32_t saveOV_OGAMC1;
367*4882a593Smuzhiyun 	uint32_t saveOV_OGAMC2;
368*4882a593Smuzhiyun 	uint32_t saveOV_OGAMC3;
369*4882a593Smuzhiyun 	uint32_t saveOV_OGAMC4;
370*4882a593Smuzhiyun 	uint32_t saveOV_OGAMC5;
371*4882a593Smuzhiyun 	uint32_t saveOVC_OVADD;
372*4882a593Smuzhiyun 	uint32_t saveOVC_OGAMC0;
373*4882a593Smuzhiyun 	uint32_t saveOVC_OGAMC1;
374*4882a593Smuzhiyun 	uint32_t saveOVC_OGAMC2;
375*4882a593Smuzhiyun 	uint32_t saveOVC_OGAMC3;
376*4882a593Smuzhiyun 	uint32_t saveOVC_OGAMC4;
377*4882a593Smuzhiyun 	uint32_t saveOVC_OGAMC5;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* DPST register save */
380*4882a593Smuzhiyun 	uint32_t saveHISTOGRAM_INT_CONTROL_REG;
381*4882a593Smuzhiyun 	uint32_t saveHISTOGRAM_LOGIC_CONTROL_REG;
382*4882a593Smuzhiyun 	uint32_t savePWM_CONTROL_LOGIC;
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun struct medfield_state {
386*4882a593Smuzhiyun 	uint32_t saveMIPI;
387*4882a593Smuzhiyun 	uint32_t saveMIPI_C;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	uint32_t savePFIT_CONTROL;
390*4882a593Smuzhiyun 	uint32_t savePFIT_PGM_RATIOS;
391*4882a593Smuzhiyun 	uint32_t saveHDMIPHYMISCCTL;
392*4882a593Smuzhiyun 	uint32_t saveHDMIB_CONTROL;
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun struct cdv_state {
396*4882a593Smuzhiyun 	uint32_t saveDSPCLK_GATE_D;
397*4882a593Smuzhiyun 	uint32_t saveRAMCLK_GATE_D;
398*4882a593Smuzhiyun 	uint32_t saveDSPARB;
399*4882a593Smuzhiyun 	uint32_t saveDSPFW[6];
400*4882a593Smuzhiyun 	uint32_t saveADPA;
401*4882a593Smuzhiyun 	uint32_t savePP_CONTROL;
402*4882a593Smuzhiyun 	uint32_t savePFIT_PGM_RATIOS;
403*4882a593Smuzhiyun 	uint32_t saveLVDS;
404*4882a593Smuzhiyun 	uint32_t savePFIT_CONTROL;
405*4882a593Smuzhiyun 	uint32_t savePP_ON_DELAYS;
406*4882a593Smuzhiyun 	uint32_t savePP_OFF_DELAYS;
407*4882a593Smuzhiyun 	uint32_t savePP_CYCLE;
408*4882a593Smuzhiyun 	uint32_t saveVGACNTRL;
409*4882a593Smuzhiyun 	uint32_t saveIER;
410*4882a593Smuzhiyun 	uint32_t saveIMR;
411*4882a593Smuzhiyun 	u8	 saveLBB;
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun struct psb_save_area {
415*4882a593Smuzhiyun 	struct psb_pipe pipe[3];
416*4882a593Smuzhiyun 	uint32_t saveBSM;
417*4882a593Smuzhiyun 	uint32_t saveVBT;
418*4882a593Smuzhiyun 	union {
419*4882a593Smuzhiyun 	        struct psb_state psb;
420*4882a593Smuzhiyun 		struct medfield_state mdfld;
421*4882a593Smuzhiyun 		struct cdv_state cdv;
422*4882a593Smuzhiyun 	};
423*4882a593Smuzhiyun 	uint32_t saveBLC_PWM_CTL2;
424*4882a593Smuzhiyun 	uint32_t saveBLC_PWM_CTL;
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun struct psb_ops;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun #define PSB_NUM_PIPE		3
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun struct drm_psb_private {
432*4882a593Smuzhiyun 	struct drm_device *dev;
433*4882a593Smuzhiyun 	struct pci_dev *aux_pdev; /* Currently only used by mrst */
434*4882a593Smuzhiyun 	struct pci_dev *lpc_pdev; /* Currently only used by mrst */
435*4882a593Smuzhiyun 	const struct psb_ops *ops;
436*4882a593Smuzhiyun 	const struct psb_offset *regmap;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	struct child_device_config *child_dev;
439*4882a593Smuzhiyun 	int child_dev_num;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	struct psb_gtt gtt;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* GTT Memory manager */
444*4882a593Smuzhiyun 	struct psb_gtt_mm *gtt_mm;
445*4882a593Smuzhiyun 	struct page *scratch_page;
446*4882a593Smuzhiyun 	u32 __iomem *gtt_map;
447*4882a593Smuzhiyun 	uint32_t stolen_base;
448*4882a593Smuzhiyun 	u8 __iomem *vram_addr;
449*4882a593Smuzhiyun 	unsigned long vram_stolen_size;
450*4882a593Smuzhiyun 	int gtt_initialized;
451*4882a593Smuzhiyun 	u16 gmch_ctrl;		/* Saved GTT setup */
452*4882a593Smuzhiyun 	u32 pge_ctl;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	struct mutex gtt_mutex;
455*4882a593Smuzhiyun 	struct resource *gtt_mem;	/* Our PCI resource */
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	struct mutex mmap_mutex;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	struct psb_mmu_driver *mmu;
460*4882a593Smuzhiyun 	struct psb_mmu_pd *pf_pd;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	/* Register base */
463*4882a593Smuzhiyun 	uint8_t __iomem *sgx_reg;
464*4882a593Smuzhiyun 	uint8_t __iomem *vdc_reg;
465*4882a593Smuzhiyun 	uint8_t __iomem *aux_reg; /* Auxillary vdc pipe regs */
466*4882a593Smuzhiyun 	uint16_t lpc_gpio_base;
467*4882a593Smuzhiyun 	uint32_t gatt_free_offset;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	/* Fencing / irq */
470*4882a593Smuzhiyun 	uint32_t vdc_irq_mask;
471*4882a593Smuzhiyun 	uint32_t pipestat[PSB_NUM_PIPE];
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	spinlock_t irqmask_lock;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/* Power */
476*4882a593Smuzhiyun 	bool suspended;
477*4882a593Smuzhiyun 	bool display_power;
478*4882a593Smuzhiyun 	int display_count;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	/* Modesetting */
481*4882a593Smuzhiyun 	struct psb_intel_mode_device mode_dev;
482*4882a593Smuzhiyun 	bool modeset;	/* true if we have done the mode_device setup */
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	struct drm_crtc *plane_to_crtc_mapping[PSB_NUM_PIPE];
485*4882a593Smuzhiyun 	struct drm_crtc *pipe_to_crtc_mapping[PSB_NUM_PIPE];
486*4882a593Smuzhiyun 	uint32_t num_pipe;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	/* OSPM info (Power management base) (TODO: can go ?) */
489*4882a593Smuzhiyun 	uint32_t ospm_base;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	/* Sizes info */
492*4882a593Smuzhiyun 	u32 fuse_reg_value;
493*4882a593Smuzhiyun 	u32 video_device_fuse;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	/* PCI revision ID for B0:D2:F0 */
496*4882a593Smuzhiyun 	uint8_t platform_rev_id;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	/* gmbus */
499*4882a593Smuzhiyun 	struct intel_gmbus *gmbus;
500*4882a593Smuzhiyun 	uint8_t __iomem *gmbus_reg;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	/* Used by SDVO */
503*4882a593Smuzhiyun 	int crt_ddc_pin;
504*4882a593Smuzhiyun 	/* FIXME: The mappings should be parsed from bios but for now we can
505*4882a593Smuzhiyun 		  pretend there are no mappings available */
506*4882a593Smuzhiyun 	struct sdvo_device_mapping sdvo_mappings[2];
507*4882a593Smuzhiyun 	u32 hotplug_supported_mask;
508*4882a593Smuzhiyun 	struct drm_property *broadcast_rgb_property;
509*4882a593Smuzhiyun 	struct drm_property *force_audio_property;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	/* LVDS info */
512*4882a593Smuzhiyun 	int backlight_duty_cycle;	/* restore backlight to this value */
513*4882a593Smuzhiyun 	bool panel_wants_dither;
514*4882a593Smuzhiyun 	struct drm_display_mode *panel_fixed_mode;
515*4882a593Smuzhiyun 	struct drm_display_mode *lfp_lvds_vbt_mode;
516*4882a593Smuzhiyun 	struct drm_display_mode *sdvo_lvds_vbt_mode;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	struct bdb_lvds_backlight *lvds_bl; /* LVDS backlight info from VBT */
519*4882a593Smuzhiyun 	struct psb_intel_i2c_chan *lvds_i2c_bus; /* FIXME: Remove this? */
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* Feature bits from the VBIOS */
522*4882a593Smuzhiyun 	unsigned int int_tv_support:1;
523*4882a593Smuzhiyun 	unsigned int lvds_dither:1;
524*4882a593Smuzhiyun 	unsigned int lvds_vbt:1;
525*4882a593Smuzhiyun 	unsigned int int_crt_support:1;
526*4882a593Smuzhiyun 	unsigned int lvds_use_ssc:1;
527*4882a593Smuzhiyun 	int lvds_ssc_freq;
528*4882a593Smuzhiyun 	bool is_lvds_on;
529*4882a593Smuzhiyun 	bool is_mipi_on;
530*4882a593Smuzhiyun 	bool lvds_enabled_in_vbt;
531*4882a593Smuzhiyun 	u32 mipi_ctrl_display;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	unsigned int core_freq;
534*4882a593Smuzhiyun 	uint32_t iLVDS_enable;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	/* Runtime PM state */
537*4882a593Smuzhiyun 	int rpm_enabled;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/* MID specific */
540*4882a593Smuzhiyun 	bool has_gct;
541*4882a593Smuzhiyun 	struct oaktrail_gct_data gct_data;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	/* Oaktrail HDMI state */
544*4882a593Smuzhiyun 	struct oaktrail_hdmi_dev *hdmi_priv;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	/* Register state */
547*4882a593Smuzhiyun 	struct psb_save_area regs;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* MSI reg save */
550*4882a593Smuzhiyun 	uint32_t msi_addr;
551*4882a593Smuzhiyun 	uint32_t msi_data;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/* Hotplug handling */
554*4882a593Smuzhiyun 	struct work_struct hotplug_work;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	/* LID-Switch */
557*4882a593Smuzhiyun 	spinlock_t lid_lock;
558*4882a593Smuzhiyun 	struct timer_list lid_timer;
559*4882a593Smuzhiyun 	struct psb_intel_opregion opregion;
560*4882a593Smuzhiyun 	u32 lid_last_state;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	/* Watchdog */
563*4882a593Smuzhiyun 	uint32_t apm_reg;
564*4882a593Smuzhiyun 	uint16_t apm_base;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	/*
567*4882a593Smuzhiyun 	 * Used for modifying backlight from
568*4882a593Smuzhiyun 	 * xrandr -- consider removing and using HAL instead
569*4882a593Smuzhiyun 	 */
570*4882a593Smuzhiyun 	struct backlight_device *backlight_device;
571*4882a593Smuzhiyun 	struct drm_property *backlight_property;
572*4882a593Smuzhiyun 	bool backlight_enabled;
573*4882a593Smuzhiyun 	int backlight_level;
574*4882a593Smuzhiyun 	uint32_t blc_adj1;
575*4882a593Smuzhiyun 	uint32_t blc_adj2;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	struct drm_fb_helper *fb_helper;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	/* 2D acceleration */
580*4882a593Smuzhiyun 	spinlock_t lock_2d;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	/* Panel brightness */
583*4882a593Smuzhiyun 	int brightness;
584*4882a593Smuzhiyun 	int brightness_adjusted;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	bool dsr_enable;
587*4882a593Smuzhiyun 	u32 dsr_fb_update;
588*4882a593Smuzhiyun 	bool dpi_panel_on[3];
589*4882a593Smuzhiyun 	void *dsi_configs[2];
590*4882a593Smuzhiyun 	u32 bpp;
591*4882a593Smuzhiyun 	u32 bpp2;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	u32 pipeconf[3];
594*4882a593Smuzhiyun 	u32 dspcntr[3];
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	int mdfld_panel_id;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	bool dplla_96mhz;	/* DPLL data from the VBT */
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	struct {
601*4882a593Smuzhiyun 		int rate;
602*4882a593Smuzhiyun 		int lanes;
603*4882a593Smuzhiyun 		int preemphasis;
604*4882a593Smuzhiyun 		int vswing;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 		bool initialized;
607*4882a593Smuzhiyun 		bool support;
608*4882a593Smuzhiyun 		int bpp;
609*4882a593Smuzhiyun 		struct edp_power_seq pps;
610*4882a593Smuzhiyun 	} edp;
611*4882a593Smuzhiyun 	uint8_t panel_type;
612*4882a593Smuzhiyun };
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun /* Operations for each board type */
616*4882a593Smuzhiyun struct psb_ops {
617*4882a593Smuzhiyun 	const char *name;
618*4882a593Smuzhiyun 	unsigned int accel_2d:1;
619*4882a593Smuzhiyun 	int pipes;		/* Number of output pipes */
620*4882a593Smuzhiyun 	int crtcs;		/* Number of CRTCs */
621*4882a593Smuzhiyun 	int sgx_offset;		/* Base offset of SGX device */
622*4882a593Smuzhiyun 	int hdmi_mask;		/* Mask of HDMI CRTCs */
623*4882a593Smuzhiyun 	int lvds_mask;		/* Mask of LVDS CRTCs */
624*4882a593Smuzhiyun 	int sdvo_mask;		/* Mask of SDVO CRTCs */
625*4882a593Smuzhiyun 	int cursor_needs_phys;  /* If cursor base reg need physical address */
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	/* Sub functions */
628*4882a593Smuzhiyun 	struct drm_crtc_helper_funcs const *crtc_helper;
629*4882a593Smuzhiyun 	struct drm_crtc_funcs const *crtc_funcs;
630*4882a593Smuzhiyun 	const struct gma_clock_funcs *clock_funcs;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	/* Setup hooks */
633*4882a593Smuzhiyun 	int (*chip_setup)(struct drm_device *dev);
634*4882a593Smuzhiyun 	void (*chip_teardown)(struct drm_device *dev);
635*4882a593Smuzhiyun 	/* Optional helper caller after modeset */
636*4882a593Smuzhiyun 	void (*errata)(struct drm_device *dev);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	/* Display management hooks */
639*4882a593Smuzhiyun 	int (*output_init)(struct drm_device *dev);
640*4882a593Smuzhiyun 	int (*hotplug)(struct drm_device *dev);
641*4882a593Smuzhiyun 	void (*hotplug_enable)(struct drm_device *dev, bool on);
642*4882a593Smuzhiyun 	/* Power management hooks */
643*4882a593Smuzhiyun 	void (*init_pm)(struct drm_device *dev);
644*4882a593Smuzhiyun 	int (*save_regs)(struct drm_device *dev);
645*4882a593Smuzhiyun 	int (*restore_regs)(struct drm_device *dev);
646*4882a593Smuzhiyun 	void (*save_crtc)(struct drm_crtc *crtc);
647*4882a593Smuzhiyun 	void (*restore_crtc)(struct drm_crtc *crtc);
648*4882a593Smuzhiyun 	int (*power_up)(struct drm_device *dev);
649*4882a593Smuzhiyun 	int (*power_down)(struct drm_device *dev);
650*4882a593Smuzhiyun 	void (*update_wm)(struct drm_device *dev, struct drm_crtc *crtc);
651*4882a593Smuzhiyun 	void (*disable_sr)(struct drm_device *dev);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	void (*lvds_bl_power)(struct drm_device *dev, bool on);
654*4882a593Smuzhiyun #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
655*4882a593Smuzhiyun 	/* Backlight */
656*4882a593Smuzhiyun 	int (*backlight_init)(struct drm_device *dev);
657*4882a593Smuzhiyun #endif
658*4882a593Smuzhiyun 	int i2c_bus;		/* I2C bus identifier for Moorestown */
659*4882a593Smuzhiyun };
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun extern int drm_crtc_probe_output_modes(struct drm_device *dev, int, int);
664*4882a593Smuzhiyun extern int drm_pick_crtcs(struct drm_device *dev);
665*4882a593Smuzhiyun 
psb_priv(struct drm_device * dev)666*4882a593Smuzhiyun static inline struct drm_psb_private *psb_priv(struct drm_device *dev)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun 	return (struct drm_psb_private *) dev->dev_private;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun /* psb_irq.c */
672*4882a593Smuzhiyun extern irqreturn_t psb_irq_handler(int irq, void *arg);
673*4882a593Smuzhiyun extern int psb_irq_enable_dpst(struct drm_device *dev);
674*4882a593Smuzhiyun extern int psb_irq_disable_dpst(struct drm_device *dev);
675*4882a593Smuzhiyun extern void psb_irq_preinstall(struct drm_device *dev);
676*4882a593Smuzhiyun extern int psb_irq_postinstall(struct drm_device *dev);
677*4882a593Smuzhiyun extern void psb_irq_uninstall(struct drm_device *dev);
678*4882a593Smuzhiyun extern void psb_irq_turn_on_dpst(struct drm_device *dev);
679*4882a593Smuzhiyun extern void psb_irq_turn_off_dpst(struct drm_device *dev);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun extern void psb_irq_uninstall_islands(struct drm_device *dev, int hw_islands);
682*4882a593Smuzhiyun extern int psb_vblank_wait2(struct drm_device *dev, unsigned int *sequence);
683*4882a593Smuzhiyun extern int psb_vblank_wait(struct drm_device *dev, unsigned int *sequence);
684*4882a593Smuzhiyun extern int psb_enable_vblank(struct drm_crtc *crtc);
685*4882a593Smuzhiyun extern void psb_disable_vblank(struct drm_crtc *crtc);
686*4882a593Smuzhiyun void
687*4882a593Smuzhiyun psb_enable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun void
690*4882a593Smuzhiyun psb_disable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun extern u32 psb_get_vblank_counter(struct drm_crtc *crtc);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun /* framebuffer.c */
695*4882a593Smuzhiyun extern int psbfb_probed(struct drm_device *dev);
696*4882a593Smuzhiyun extern int psbfb_remove(struct drm_device *dev,
697*4882a593Smuzhiyun 			struct drm_framebuffer *fb);
698*4882a593Smuzhiyun /* accel_2d.c */
699*4882a593Smuzhiyun extern void psbfb_copyarea(struct fb_info *info,
700*4882a593Smuzhiyun 					const struct fb_copyarea *region);
701*4882a593Smuzhiyun extern int psbfb_sync(struct fb_info *info);
702*4882a593Smuzhiyun extern void psb_spank(struct drm_psb_private *dev_priv);
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun /* psb_reset.c */
705*4882a593Smuzhiyun extern void psb_lid_timer_init(struct drm_psb_private *dev_priv);
706*4882a593Smuzhiyun extern void psb_lid_timer_takedown(struct drm_psb_private *dev_priv);
707*4882a593Smuzhiyun extern void psb_print_pagefault(struct drm_psb_private *dev_priv);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun /* modesetting */
710*4882a593Smuzhiyun extern void psb_modeset_init(struct drm_device *dev);
711*4882a593Smuzhiyun extern void psb_modeset_cleanup(struct drm_device *dev);
712*4882a593Smuzhiyun extern int psb_fbdev_init(struct drm_device *dev);
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun /* backlight.c */
715*4882a593Smuzhiyun int gma_backlight_init(struct drm_device *dev);
716*4882a593Smuzhiyun void gma_backlight_exit(struct drm_device *dev);
717*4882a593Smuzhiyun void gma_backlight_disable(struct drm_device *dev);
718*4882a593Smuzhiyun void gma_backlight_enable(struct drm_device *dev);
719*4882a593Smuzhiyun void gma_backlight_set(struct drm_device *dev, int v);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun /* oaktrail_crtc.c */
722*4882a593Smuzhiyun extern const struct drm_crtc_helper_funcs oaktrail_helper_funcs;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun /* oaktrail_lvds.c */
725*4882a593Smuzhiyun extern void oaktrail_lvds_init(struct drm_device *dev,
726*4882a593Smuzhiyun 		    struct psb_intel_mode_device *mode_dev);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun /* psb_intel_display.c */
729*4882a593Smuzhiyun extern const struct drm_crtc_helper_funcs psb_intel_helper_funcs;
730*4882a593Smuzhiyun extern const struct drm_crtc_funcs psb_intel_crtc_funcs;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun /* psb_intel_lvds.c */
733*4882a593Smuzhiyun extern const struct drm_connector_helper_funcs
734*4882a593Smuzhiyun 					psb_intel_lvds_connector_helper_funcs;
735*4882a593Smuzhiyun extern const struct drm_connector_funcs psb_intel_lvds_connector_funcs;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun /* gem.c */
738*4882a593Smuzhiyun extern void psb_gem_free_object(struct drm_gem_object *obj);
739*4882a593Smuzhiyun extern int psb_gem_get_aperture(struct drm_device *dev, void *data,
740*4882a593Smuzhiyun 			struct drm_file *file);
741*4882a593Smuzhiyun extern int psb_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
742*4882a593Smuzhiyun 			struct drm_mode_create_dumb *args);
743*4882a593Smuzhiyun extern vm_fault_t psb_gem_fault(struct vm_fault *vmf);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun /* psb_device.c */
746*4882a593Smuzhiyun extern const struct psb_ops psb_chip_ops;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun /* oaktrail_device.c */
749*4882a593Smuzhiyun extern const struct psb_ops oaktrail_chip_ops;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun /* mdlfd_device.c */
752*4882a593Smuzhiyun extern const struct psb_ops mdfld_chip_ops;
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun /* cdv_device.c */
755*4882a593Smuzhiyun extern const struct psb_ops cdv_chip_ops;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun /* Debug print bits setting */
758*4882a593Smuzhiyun #define PSB_D_GENERAL (1 << 0)
759*4882a593Smuzhiyun #define PSB_D_INIT    (1 << 1)
760*4882a593Smuzhiyun #define PSB_D_IRQ     (1 << 2)
761*4882a593Smuzhiyun #define PSB_D_ENTRY   (1 << 3)
762*4882a593Smuzhiyun /* debug the get H/V BP/FP count */
763*4882a593Smuzhiyun #define PSB_D_HV      (1 << 4)
764*4882a593Smuzhiyun #define PSB_D_DBI_BF  (1 << 5)
765*4882a593Smuzhiyun #define PSB_D_PM      (1 << 6)
766*4882a593Smuzhiyun #define PSB_D_RENDER  (1 << 7)
767*4882a593Smuzhiyun #define PSB_D_REG     (1 << 8)
768*4882a593Smuzhiyun #define PSB_D_MSVDX   (1 << 9)
769*4882a593Smuzhiyun #define PSB_D_TOPAZ   (1 << 10)
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun extern int drm_idle_check_interval;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun /* Utilities */
MRST_MSG_READ32(int domain,uint port,uint offset)774*4882a593Smuzhiyun static inline u32 MRST_MSG_READ32(int domain, uint port, uint offset)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun 	int mcr = (0xD0<<24) | (port << 16) | (offset << 8);
777*4882a593Smuzhiyun 	uint32_t ret_val = 0;
778*4882a593Smuzhiyun 	struct pci_dev *pci_root = pci_get_domain_bus_and_slot(domain, 0, 0);
779*4882a593Smuzhiyun 	pci_write_config_dword(pci_root, 0xD0, mcr);
780*4882a593Smuzhiyun 	pci_read_config_dword(pci_root, 0xD4, &ret_val);
781*4882a593Smuzhiyun 	pci_dev_put(pci_root);
782*4882a593Smuzhiyun 	return ret_val;
783*4882a593Smuzhiyun }
MRST_MSG_WRITE32(int domain,uint port,uint offset,u32 value)784*4882a593Smuzhiyun static inline void MRST_MSG_WRITE32(int domain, uint port, uint offset,
785*4882a593Smuzhiyun 				    u32 value)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun 	int mcr = (0xE0<<24) | (port << 16) | (offset << 8) | 0xF0;
788*4882a593Smuzhiyun 	struct pci_dev *pci_root = pci_get_domain_bus_and_slot(domain, 0, 0);
789*4882a593Smuzhiyun 	pci_write_config_dword(pci_root, 0xD4, value);
790*4882a593Smuzhiyun 	pci_write_config_dword(pci_root, 0xD0, mcr);
791*4882a593Smuzhiyun 	pci_dev_put(pci_root);
792*4882a593Smuzhiyun }
MDFLD_MSG_READ32(int domain,uint port,uint offset)793*4882a593Smuzhiyun static inline u32 MDFLD_MSG_READ32(int domain, uint port, uint offset)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun 	int mcr = (0x10<<24) | (port << 16) | (offset << 8);
796*4882a593Smuzhiyun 	uint32_t ret_val = 0;
797*4882a593Smuzhiyun 	struct pci_dev *pci_root = pci_get_domain_bus_and_slot(domain, 0, 0);
798*4882a593Smuzhiyun 	pci_write_config_dword(pci_root, 0xD0, mcr);
799*4882a593Smuzhiyun 	pci_read_config_dword(pci_root, 0xD4, &ret_val);
800*4882a593Smuzhiyun 	pci_dev_put(pci_root);
801*4882a593Smuzhiyun 	return ret_val;
802*4882a593Smuzhiyun }
MDFLD_MSG_WRITE32(int domain,uint port,uint offset,u32 value)803*4882a593Smuzhiyun static inline void MDFLD_MSG_WRITE32(int domain, uint port, uint offset,
804*4882a593Smuzhiyun 				     u32 value)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun 	int mcr = (0x11<<24) | (port << 16) | (offset << 8) | 0xF0;
807*4882a593Smuzhiyun 	struct pci_dev *pci_root = pci_get_domain_bus_and_slot(domain, 0, 0);
808*4882a593Smuzhiyun 	pci_write_config_dword(pci_root, 0xD4, value);
809*4882a593Smuzhiyun 	pci_write_config_dword(pci_root, 0xD0, mcr);
810*4882a593Smuzhiyun 	pci_dev_put(pci_root);
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun 
REGISTER_READ(struct drm_device * dev,uint32_t reg)813*4882a593Smuzhiyun static inline uint32_t REGISTER_READ(struct drm_device *dev, uint32_t reg)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
816*4882a593Smuzhiyun 	return ioread32(dev_priv->vdc_reg + reg);
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun 
REGISTER_READ_AUX(struct drm_device * dev,uint32_t reg)819*4882a593Smuzhiyun static inline uint32_t REGISTER_READ_AUX(struct drm_device *dev, uint32_t reg)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
822*4882a593Smuzhiyun 	return ioread32(dev_priv->aux_reg + reg);
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun #define REG_READ(reg)	       REGISTER_READ(dev, (reg))
826*4882a593Smuzhiyun #define REG_READ_AUX(reg)      REGISTER_READ_AUX(dev, (reg))
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun /* Useful for post reads */
REGISTER_READ_WITH_AUX(struct drm_device * dev,uint32_t reg,int aux)829*4882a593Smuzhiyun static inline uint32_t REGISTER_READ_WITH_AUX(struct drm_device *dev,
830*4882a593Smuzhiyun 					      uint32_t reg, int aux)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun 	uint32_t val;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	if (aux)
835*4882a593Smuzhiyun 		val = REG_READ_AUX(reg);
836*4882a593Smuzhiyun 	else
837*4882a593Smuzhiyun 		val = REG_READ(reg);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	return val;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun #define REG_READ_WITH_AUX(reg, aux) REGISTER_READ_WITH_AUX(dev, (reg), (aux))
843*4882a593Smuzhiyun 
REGISTER_WRITE(struct drm_device * dev,uint32_t reg,uint32_t val)844*4882a593Smuzhiyun static inline void REGISTER_WRITE(struct drm_device *dev, uint32_t reg,
845*4882a593Smuzhiyun 				  uint32_t val)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
848*4882a593Smuzhiyun 	iowrite32((val), dev_priv->vdc_reg + (reg));
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun 
REGISTER_WRITE_AUX(struct drm_device * dev,uint32_t reg,uint32_t val)851*4882a593Smuzhiyun static inline void REGISTER_WRITE_AUX(struct drm_device *dev, uint32_t reg,
852*4882a593Smuzhiyun 				      uint32_t val)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
855*4882a593Smuzhiyun 	iowrite32((val), dev_priv->aux_reg + (reg));
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun #define REG_WRITE(reg, val)	REGISTER_WRITE(dev, (reg), (val))
859*4882a593Smuzhiyun #define REG_WRITE_AUX(reg, val)	REGISTER_WRITE_AUX(dev, (reg), (val))
860*4882a593Smuzhiyun 
REGISTER_WRITE_WITH_AUX(struct drm_device * dev,uint32_t reg,uint32_t val,int aux)861*4882a593Smuzhiyun static inline void REGISTER_WRITE_WITH_AUX(struct drm_device *dev, uint32_t reg,
862*4882a593Smuzhiyun 				      uint32_t val, int aux)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun 	if (aux)
865*4882a593Smuzhiyun 		REG_WRITE_AUX(reg, val);
866*4882a593Smuzhiyun 	else
867*4882a593Smuzhiyun 		REG_WRITE(reg, val);
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun #define REG_WRITE_WITH_AUX(reg, val, aux) REGISTER_WRITE_WITH_AUX(dev, (reg), (val), (aux))
871*4882a593Smuzhiyun 
REGISTER_WRITE16(struct drm_device * dev,uint32_t reg,uint32_t val)872*4882a593Smuzhiyun static inline void REGISTER_WRITE16(struct drm_device *dev,
873*4882a593Smuzhiyun 					uint32_t reg, uint32_t val)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
876*4882a593Smuzhiyun 	iowrite16((val), dev_priv->vdc_reg + (reg));
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun #define REG_WRITE16(reg, val)	  REGISTER_WRITE16(dev, (reg), (val))
880*4882a593Smuzhiyun 
REGISTER_WRITE8(struct drm_device * dev,uint32_t reg,uint32_t val)881*4882a593Smuzhiyun static inline void REGISTER_WRITE8(struct drm_device *dev,
882*4882a593Smuzhiyun 				       uint32_t reg, uint32_t val)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
885*4882a593Smuzhiyun 	iowrite8((val), dev_priv->vdc_reg + (reg));
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun #define REG_WRITE8(reg, val)		REGISTER_WRITE8(dev, (reg), (val))
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun #define PSB_WVDC32(_val, _offs)		iowrite32(_val, dev_priv->vdc_reg + (_offs))
891*4882a593Smuzhiyun #define PSB_RVDC32(_offs)		ioread32(dev_priv->vdc_reg + (_offs))
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun /* #define TRAP_SGX_PM_FAULT 1 */
894*4882a593Smuzhiyun #ifdef TRAP_SGX_PM_FAULT
895*4882a593Smuzhiyun #define PSB_RSGX32(_offs)						\
896*4882a593Smuzhiyun ({									\
897*4882a593Smuzhiyun 	if (inl(dev_priv->apm_base + PSB_APM_STS) & 0x3) {		\
898*4882a593Smuzhiyun 		pr_err("access sgx when it's off!! (READ) %s, %d\n",	\
899*4882a593Smuzhiyun 		       __FILE__, __LINE__);				\
900*4882a593Smuzhiyun 		melay(1000);						\
901*4882a593Smuzhiyun 	}								\
902*4882a593Smuzhiyun 	ioread32(dev_priv->sgx_reg + (_offs));				\
903*4882a593Smuzhiyun })
904*4882a593Smuzhiyun #else
905*4882a593Smuzhiyun #define PSB_RSGX32(_offs)		ioread32(dev_priv->sgx_reg + (_offs))
906*4882a593Smuzhiyun #endif
907*4882a593Smuzhiyun #define PSB_WSGX32(_val, _offs)		iowrite32(_val, dev_priv->sgx_reg + (_offs))
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun #define MSVDX_REG_DUMP 0
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun #define PSB_WMSVDX32(_val, _offs)	iowrite32(_val, dev_priv->msvdx_reg + (_offs))
912*4882a593Smuzhiyun #define PSB_RMSVDX32(_offs)		ioread32(dev_priv->msvdx_reg + (_offs))
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun #endif
915