xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/gma500/psb_device.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /**************************************************************************
3*4882a593Smuzhiyun  * Copyright (c) 2011, Intel Corporation.
4*4882a593Smuzhiyun  * All Rights Reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  **************************************************************************/
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/backlight.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <drm/drm.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "gma_device.h"
13*4882a593Smuzhiyun #include "intel_bios.h"
14*4882a593Smuzhiyun #include "psb_device.h"
15*4882a593Smuzhiyun #include "psb_drv.h"
16*4882a593Smuzhiyun #include "psb_intel_reg.h"
17*4882a593Smuzhiyun #include "psb_reg.h"
18*4882a593Smuzhiyun 
psb_output_init(struct drm_device * dev)19*4882a593Smuzhiyun static int psb_output_init(struct drm_device *dev)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
22*4882a593Smuzhiyun 	psb_intel_lvds_init(dev, &dev_priv->mode_dev);
23*4882a593Smuzhiyun 	psb_intel_sdvo_init(dev, SDVOB);
24*4882a593Smuzhiyun 	return 0;
25*4882a593Smuzhiyun }
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun  *	Poulsbo Backlight Interfaces
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define BLC_PWM_PRECISION_FACTOR 100	/* 10000000 */
34*4882a593Smuzhiyun #define BLC_PWM_FREQ_CALC_CONSTANT 32
35*4882a593Smuzhiyun #define MHz 1000000
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define PSB_BLC_PWM_PRECISION_FACTOR    10
38*4882a593Smuzhiyun #define PSB_BLC_MAX_PWM_REG_FREQ        0xFFFE
39*4882a593Smuzhiyun #define PSB_BLC_MIN_PWM_REG_FREQ        0x2
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define PSB_BACKLIGHT_PWM_POLARITY_BIT_CLEAR (0xFFFE)
42*4882a593Smuzhiyun #define PSB_BACKLIGHT_PWM_CTL_SHIFT	(16)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun static int psb_brightness;
45*4882a593Smuzhiyun static struct backlight_device *psb_backlight_device;
46*4882a593Smuzhiyun 
psb_get_brightness(struct backlight_device * bd)47*4882a593Smuzhiyun static int psb_get_brightness(struct backlight_device *bd)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	/* return locally cached var instead of HW read (due to DPST etc.) */
50*4882a593Smuzhiyun 	/* FIXME: ideally return actual value in case firmware fiddled with
51*4882a593Smuzhiyun 	   it */
52*4882a593Smuzhiyun 	return psb_brightness;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 
psb_backlight_setup(struct drm_device * dev)56*4882a593Smuzhiyun static int psb_backlight_setup(struct drm_device *dev)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
59*4882a593Smuzhiyun 	unsigned long core_clock;
60*4882a593Smuzhiyun 	/* u32 bl_max_freq; */
61*4882a593Smuzhiyun 	/* unsigned long value; */
62*4882a593Smuzhiyun 	u16 bl_max_freq;
63*4882a593Smuzhiyun 	uint32_t value;
64*4882a593Smuzhiyun 	uint32_t blc_pwm_precision_factor;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	/* get bl_max_freq and pol from dev_priv*/
67*4882a593Smuzhiyun 	if (!dev_priv->lvds_bl) {
68*4882a593Smuzhiyun 		dev_err(dev->dev, "Has no valid LVDS backlight info\n");
69*4882a593Smuzhiyun 		return -ENOENT;
70*4882a593Smuzhiyun 	}
71*4882a593Smuzhiyun 	bl_max_freq = dev_priv->lvds_bl->freq;
72*4882a593Smuzhiyun 	blc_pwm_precision_factor = PSB_BLC_PWM_PRECISION_FACTOR;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	core_clock = dev_priv->core_freq;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	value = (core_clock * MHz) / BLC_PWM_FREQ_CALC_CONSTANT;
77*4882a593Smuzhiyun 	value *= blc_pwm_precision_factor;
78*4882a593Smuzhiyun 	value /= bl_max_freq;
79*4882a593Smuzhiyun 	value /= blc_pwm_precision_factor;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	if (value > (unsigned long long)PSB_BLC_MAX_PWM_REG_FREQ ||
82*4882a593Smuzhiyun 		 value < (unsigned long long)PSB_BLC_MIN_PWM_REG_FREQ)
83*4882a593Smuzhiyun 				return -ERANGE;
84*4882a593Smuzhiyun 	else {
85*4882a593Smuzhiyun 		value &= PSB_BACKLIGHT_PWM_POLARITY_BIT_CLEAR;
86*4882a593Smuzhiyun 		REG_WRITE(BLC_PWM_CTL,
87*4882a593Smuzhiyun 			(value << PSB_BACKLIGHT_PWM_CTL_SHIFT) | (value));
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun 	return 0;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
psb_set_brightness(struct backlight_device * bd)92*4882a593Smuzhiyun static int psb_set_brightness(struct backlight_device *bd)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	struct drm_device *dev = bl_get_data(psb_backlight_device);
95*4882a593Smuzhiyun 	int level = bd->props.brightness;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	/* Percentage 1-100% being valid */
98*4882a593Smuzhiyun 	if (level < 1)
99*4882a593Smuzhiyun 		level = 1;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	psb_intel_lvds_set_brightness(dev, level);
102*4882a593Smuzhiyun 	psb_brightness = level;
103*4882a593Smuzhiyun 	return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun static const struct backlight_ops psb_ops = {
107*4882a593Smuzhiyun 	.get_brightness = psb_get_brightness,
108*4882a593Smuzhiyun 	.update_status  = psb_set_brightness,
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
psb_backlight_init(struct drm_device * dev)111*4882a593Smuzhiyun static int psb_backlight_init(struct drm_device *dev)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
114*4882a593Smuzhiyun 	int ret;
115*4882a593Smuzhiyun 	struct backlight_properties props;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	memset(&props, 0, sizeof(struct backlight_properties));
118*4882a593Smuzhiyun 	props.max_brightness = 100;
119*4882a593Smuzhiyun 	props.type = BACKLIGHT_PLATFORM;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	psb_backlight_device = backlight_device_register("psb-bl",
122*4882a593Smuzhiyun 					NULL, (void *)dev, &psb_ops, &props);
123*4882a593Smuzhiyun 	if (IS_ERR(psb_backlight_device))
124*4882a593Smuzhiyun 		return PTR_ERR(psb_backlight_device);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	ret = psb_backlight_setup(dev);
127*4882a593Smuzhiyun 	if (ret < 0) {
128*4882a593Smuzhiyun 		backlight_device_unregister(psb_backlight_device);
129*4882a593Smuzhiyun 		psb_backlight_device = NULL;
130*4882a593Smuzhiyun 		return ret;
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 	psb_backlight_device->props.brightness = 100;
133*4882a593Smuzhiyun 	psb_backlight_device->props.max_brightness = 100;
134*4882a593Smuzhiyun 	backlight_update_status(psb_backlight_device);
135*4882a593Smuzhiyun 	dev_priv->backlight_device = psb_backlight_device;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* This must occur after the backlight is properly initialised */
138*4882a593Smuzhiyun 	psb_lid_timer_init(dev_priv);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #endif
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun  *	Provide the Poulsbo specific chip logic and low level methods
147*4882a593Smuzhiyun  *	for power management
148*4882a593Smuzhiyun  */
149*4882a593Smuzhiyun 
psb_init_pm(struct drm_device * dev)150*4882a593Smuzhiyun static void psb_init_pm(struct drm_device *dev)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	u32 gating = PSB_RSGX32(PSB_CR_CLKGATECTL);
155*4882a593Smuzhiyun 	gating &= ~3;	/* Disable 2D clock gating */
156*4882a593Smuzhiyun 	gating |= 1;
157*4882a593Smuzhiyun 	PSB_WSGX32(gating, PSB_CR_CLKGATECTL);
158*4882a593Smuzhiyun 	PSB_RSGX32(PSB_CR_CLKGATECTL);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /**
162*4882a593Smuzhiyun  *	psb_save_display_registers	-	save registers lost on suspend
163*4882a593Smuzhiyun  *	@dev: our DRM device
164*4882a593Smuzhiyun  *
165*4882a593Smuzhiyun  *	Save the state we need in order to be able to restore the interface
166*4882a593Smuzhiyun  *	upon resume from suspend
167*4882a593Smuzhiyun  */
psb_save_display_registers(struct drm_device * dev)168*4882a593Smuzhiyun static int psb_save_display_registers(struct drm_device *dev)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
171*4882a593Smuzhiyun 	struct drm_crtc *crtc;
172*4882a593Smuzhiyun 	struct gma_connector *connector;
173*4882a593Smuzhiyun 	struct psb_state *regs = &dev_priv->regs.psb;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* Display arbitration control + watermarks */
176*4882a593Smuzhiyun 	regs->saveDSPARB = PSB_RVDC32(DSPARB);
177*4882a593Smuzhiyun 	regs->saveDSPFW1 = PSB_RVDC32(DSPFW1);
178*4882a593Smuzhiyun 	regs->saveDSPFW2 = PSB_RVDC32(DSPFW2);
179*4882a593Smuzhiyun 	regs->saveDSPFW3 = PSB_RVDC32(DSPFW3);
180*4882a593Smuzhiyun 	regs->saveDSPFW4 = PSB_RVDC32(DSPFW4);
181*4882a593Smuzhiyun 	regs->saveDSPFW5 = PSB_RVDC32(DSPFW5);
182*4882a593Smuzhiyun 	regs->saveDSPFW6 = PSB_RVDC32(DSPFW6);
183*4882a593Smuzhiyun 	regs->saveCHICKENBIT = PSB_RVDC32(DSPCHICKENBIT);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* Save crtc and output state */
186*4882a593Smuzhiyun 	drm_modeset_lock_all(dev);
187*4882a593Smuzhiyun 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
188*4882a593Smuzhiyun 		if (drm_helper_crtc_in_use(crtc))
189*4882a593Smuzhiyun 			dev_priv->ops->save_crtc(crtc);
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head)
193*4882a593Smuzhiyun 		if (connector->save)
194*4882a593Smuzhiyun 			connector->save(&connector->base);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	drm_modeset_unlock_all(dev);
197*4882a593Smuzhiyun 	return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /**
201*4882a593Smuzhiyun  *	psb_restore_display_registers	-	restore lost register state
202*4882a593Smuzhiyun  *	@dev: our DRM device
203*4882a593Smuzhiyun  *
204*4882a593Smuzhiyun  *	Restore register state that was lost during suspend and resume.
205*4882a593Smuzhiyun  */
psb_restore_display_registers(struct drm_device * dev)206*4882a593Smuzhiyun static int psb_restore_display_registers(struct drm_device *dev)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
209*4882a593Smuzhiyun 	struct drm_crtc *crtc;
210*4882a593Smuzhiyun 	struct gma_connector *connector;
211*4882a593Smuzhiyun 	struct psb_state *regs = &dev_priv->regs.psb;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/* Display arbitration + watermarks */
214*4882a593Smuzhiyun 	PSB_WVDC32(regs->saveDSPARB, DSPARB);
215*4882a593Smuzhiyun 	PSB_WVDC32(regs->saveDSPFW1, DSPFW1);
216*4882a593Smuzhiyun 	PSB_WVDC32(regs->saveDSPFW2, DSPFW2);
217*4882a593Smuzhiyun 	PSB_WVDC32(regs->saveDSPFW3, DSPFW3);
218*4882a593Smuzhiyun 	PSB_WVDC32(regs->saveDSPFW4, DSPFW4);
219*4882a593Smuzhiyun 	PSB_WVDC32(regs->saveDSPFW5, DSPFW5);
220*4882a593Smuzhiyun 	PSB_WVDC32(regs->saveDSPFW6, DSPFW6);
221*4882a593Smuzhiyun 	PSB_WVDC32(regs->saveCHICKENBIT, DSPCHICKENBIT);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/*make sure VGA plane is off. it initializes to on after reset!*/
224*4882a593Smuzhiyun 	PSB_WVDC32(0x80000000, VGACNTRL);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	drm_modeset_lock_all(dev);
227*4882a593Smuzhiyun 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
228*4882a593Smuzhiyun 		if (drm_helper_crtc_in_use(crtc))
229*4882a593Smuzhiyun 			dev_priv->ops->restore_crtc(crtc);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head)
232*4882a593Smuzhiyun 		if (connector->restore)
233*4882a593Smuzhiyun 			connector->restore(&connector->base);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	drm_modeset_unlock_all(dev);
236*4882a593Smuzhiyun 	return 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
psb_power_down(struct drm_device * dev)239*4882a593Smuzhiyun static int psb_power_down(struct drm_device *dev)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	return 0;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
psb_power_up(struct drm_device * dev)244*4882a593Smuzhiyun static int psb_power_up(struct drm_device *dev)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	return 0;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /* Poulsbo */
250*4882a593Smuzhiyun static const struct psb_offset psb_regmap[2] = {
251*4882a593Smuzhiyun 	{
252*4882a593Smuzhiyun 		.fp0 = FPA0,
253*4882a593Smuzhiyun 		.fp1 = FPA1,
254*4882a593Smuzhiyun 		.cntr = DSPACNTR,
255*4882a593Smuzhiyun 		.conf = PIPEACONF,
256*4882a593Smuzhiyun 		.src = PIPEASRC,
257*4882a593Smuzhiyun 		.dpll = DPLL_A,
258*4882a593Smuzhiyun 		.htotal = HTOTAL_A,
259*4882a593Smuzhiyun 		.hblank = HBLANK_A,
260*4882a593Smuzhiyun 		.hsync = HSYNC_A,
261*4882a593Smuzhiyun 		.vtotal = VTOTAL_A,
262*4882a593Smuzhiyun 		.vblank = VBLANK_A,
263*4882a593Smuzhiyun 		.vsync = VSYNC_A,
264*4882a593Smuzhiyun 		.stride = DSPASTRIDE,
265*4882a593Smuzhiyun 		.size = DSPASIZE,
266*4882a593Smuzhiyun 		.pos = DSPAPOS,
267*4882a593Smuzhiyun 		.base = DSPABASE,
268*4882a593Smuzhiyun 		.surf = DSPASURF,
269*4882a593Smuzhiyun 		.addr = DSPABASE,
270*4882a593Smuzhiyun 		.status = PIPEASTAT,
271*4882a593Smuzhiyun 		.linoff = DSPALINOFF,
272*4882a593Smuzhiyun 		.tileoff = DSPATILEOFF,
273*4882a593Smuzhiyun 		.palette = PALETTE_A,
274*4882a593Smuzhiyun 	},
275*4882a593Smuzhiyun 	{
276*4882a593Smuzhiyun 		.fp0 = FPB0,
277*4882a593Smuzhiyun 		.fp1 = FPB1,
278*4882a593Smuzhiyun 		.cntr = DSPBCNTR,
279*4882a593Smuzhiyun 		.conf = PIPEBCONF,
280*4882a593Smuzhiyun 		.src = PIPEBSRC,
281*4882a593Smuzhiyun 		.dpll = DPLL_B,
282*4882a593Smuzhiyun 		.htotal = HTOTAL_B,
283*4882a593Smuzhiyun 		.hblank = HBLANK_B,
284*4882a593Smuzhiyun 		.hsync = HSYNC_B,
285*4882a593Smuzhiyun 		.vtotal = VTOTAL_B,
286*4882a593Smuzhiyun 		.vblank = VBLANK_B,
287*4882a593Smuzhiyun 		.vsync = VSYNC_B,
288*4882a593Smuzhiyun 		.stride = DSPBSTRIDE,
289*4882a593Smuzhiyun 		.size = DSPBSIZE,
290*4882a593Smuzhiyun 		.pos = DSPBPOS,
291*4882a593Smuzhiyun 		.base = DSPBBASE,
292*4882a593Smuzhiyun 		.surf = DSPBSURF,
293*4882a593Smuzhiyun 		.addr = DSPBBASE,
294*4882a593Smuzhiyun 		.status = PIPEBSTAT,
295*4882a593Smuzhiyun 		.linoff = DSPBLINOFF,
296*4882a593Smuzhiyun 		.tileoff = DSPBTILEOFF,
297*4882a593Smuzhiyun 		.palette = PALETTE_B,
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun 
psb_chip_setup(struct drm_device * dev)301*4882a593Smuzhiyun static int psb_chip_setup(struct drm_device *dev)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
304*4882a593Smuzhiyun 	dev_priv->regmap = psb_regmap;
305*4882a593Smuzhiyun 	gma_get_core_freq(dev);
306*4882a593Smuzhiyun 	gma_intel_setup_gmbus(dev);
307*4882a593Smuzhiyun 	psb_intel_opregion_init(dev);
308*4882a593Smuzhiyun 	psb_intel_init_bios(dev);
309*4882a593Smuzhiyun 	return 0;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
psb_chip_teardown(struct drm_device * dev)312*4882a593Smuzhiyun static void psb_chip_teardown(struct drm_device *dev)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
315*4882a593Smuzhiyun 	psb_lid_timer_takedown(dev_priv);
316*4882a593Smuzhiyun 	gma_intel_teardown_gmbus(dev);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun const struct psb_ops psb_chip_ops = {
320*4882a593Smuzhiyun 	.name = "Poulsbo",
321*4882a593Smuzhiyun 	.accel_2d = 1,
322*4882a593Smuzhiyun 	.pipes = 2,
323*4882a593Smuzhiyun 	.crtcs = 2,
324*4882a593Smuzhiyun 	.hdmi_mask = (1 << 0),
325*4882a593Smuzhiyun 	.lvds_mask = (1 << 1),
326*4882a593Smuzhiyun 	.sdvo_mask = (1 << 0),
327*4882a593Smuzhiyun 	.cursor_needs_phys = 1,
328*4882a593Smuzhiyun 	.sgx_offset = PSB_SGX_OFFSET,
329*4882a593Smuzhiyun 	.chip_setup = psb_chip_setup,
330*4882a593Smuzhiyun 	.chip_teardown = psb_chip_teardown,
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	.crtc_helper = &psb_intel_helper_funcs,
333*4882a593Smuzhiyun 	.crtc_funcs = &psb_intel_crtc_funcs,
334*4882a593Smuzhiyun 	.clock_funcs = &psb_clock_funcs,
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	.output_init = psb_output_init,
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
339*4882a593Smuzhiyun 	.backlight_init = psb_backlight_init,
340*4882a593Smuzhiyun #endif
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	.init_pm = psb_init_pm,
343*4882a593Smuzhiyun 	.save_regs = psb_save_display_registers,
344*4882a593Smuzhiyun 	.restore_regs = psb_restore_display_registers,
345*4882a593Smuzhiyun 	.save_crtc = gma_crtc_save,
346*4882a593Smuzhiyun 	.restore_crtc = gma_crtc_restore,
347*4882a593Smuzhiyun 	.power_down = psb_power_down,
348*4882a593Smuzhiyun 	.power_up = psb_power_up,
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun 
351