xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/gma500/oaktrail_device.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /**************************************************************************
3*4882a593Smuzhiyun  * Copyright (c) 2011, Intel Corporation.
4*4882a593Smuzhiyun  * All Rights Reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  **************************************************************************/
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/backlight.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/dmi.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <asm/intel-mid.h>
14*4882a593Smuzhiyun #include <asm/intel_scu_ipc.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <drm/drm.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "intel_bios.h"
19*4882a593Smuzhiyun #include "mid_bios.h"
20*4882a593Smuzhiyun #include "psb_drv.h"
21*4882a593Smuzhiyun #include "psb_intel_reg.h"
22*4882a593Smuzhiyun #include "psb_reg.h"
23*4882a593Smuzhiyun 
oaktrail_output_init(struct drm_device * dev)24*4882a593Smuzhiyun static int oaktrail_output_init(struct drm_device *dev)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
27*4882a593Smuzhiyun 	if (dev_priv->iLVDS_enable)
28*4882a593Smuzhiyun 		oaktrail_lvds_init(dev, &dev_priv->mode_dev);
29*4882a593Smuzhiyun 	else
30*4882a593Smuzhiyun 		dev_err(dev->dev, "DSI is not supported\n");
31*4882a593Smuzhiyun 	if (dev_priv->hdmi_priv)
32*4882a593Smuzhiyun 		oaktrail_hdmi_init(dev, &dev_priv->mode_dev);
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	psb_intel_sdvo_init(dev, SDVOB);
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	return 0;
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun  *	Provide the low level interfaces for the Moorestown backlight
41*4882a593Smuzhiyun  */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define MRST_BLC_MAX_PWM_REG_FREQ	    0xFFFF
46*4882a593Smuzhiyun #define BLC_PWM_PRECISION_FACTOR 100	/* 10000000 */
47*4882a593Smuzhiyun #define BLC_PWM_FREQ_CALC_CONSTANT 32
48*4882a593Smuzhiyun #define MHz 1000000
49*4882a593Smuzhiyun #define BLC_ADJUSTMENT_MAX 100
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static struct backlight_device *oaktrail_backlight_device;
52*4882a593Smuzhiyun static int oaktrail_brightness;
53*4882a593Smuzhiyun 
oaktrail_set_brightness(struct backlight_device * bd)54*4882a593Smuzhiyun static int oaktrail_set_brightness(struct backlight_device *bd)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	struct drm_device *dev = bl_get_data(oaktrail_backlight_device);
57*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
58*4882a593Smuzhiyun 	int level = bd->props.brightness;
59*4882a593Smuzhiyun 	u32 blc_pwm_ctl;
60*4882a593Smuzhiyun 	u32 max_pwm_blc;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	/* Percentage 1-100% being valid */
63*4882a593Smuzhiyun 	if (level < 1)
64*4882a593Smuzhiyun 		level = 1;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	if (gma_power_begin(dev, 0)) {
67*4882a593Smuzhiyun 		/* Calculate and set the brightness value */
68*4882a593Smuzhiyun 		max_pwm_blc = REG_READ(BLC_PWM_CTL) >> 16;
69*4882a593Smuzhiyun 		blc_pwm_ctl = level * max_pwm_blc / 100;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 		/* Adjust the backlight level with the percent in
72*4882a593Smuzhiyun 		 * dev_priv->blc_adj1;
73*4882a593Smuzhiyun 		 */
74*4882a593Smuzhiyun 		blc_pwm_ctl = blc_pwm_ctl * dev_priv->blc_adj1;
75*4882a593Smuzhiyun 		blc_pwm_ctl = blc_pwm_ctl / 100;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 		/* Adjust the backlight level with the percent in
78*4882a593Smuzhiyun 		 * dev_priv->blc_adj2;
79*4882a593Smuzhiyun 		 */
80*4882a593Smuzhiyun 		blc_pwm_ctl = blc_pwm_ctl * dev_priv->blc_adj2;
81*4882a593Smuzhiyun 		blc_pwm_ctl = blc_pwm_ctl / 100;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 		/* force PWM bit on */
84*4882a593Smuzhiyun 		REG_WRITE(BLC_PWM_CTL2, (0x80000000 | REG_READ(BLC_PWM_CTL2)));
85*4882a593Smuzhiyun 		REG_WRITE(BLC_PWM_CTL, (max_pwm_blc << 16) | blc_pwm_ctl);
86*4882a593Smuzhiyun 		gma_power_end(dev);
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun 	oaktrail_brightness = level;
89*4882a593Smuzhiyun 	return 0;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
oaktrail_get_brightness(struct backlight_device * bd)92*4882a593Smuzhiyun static int oaktrail_get_brightness(struct backlight_device *bd)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	/* return locally cached var instead of HW read (due to DPST etc.) */
95*4882a593Smuzhiyun 	/* FIXME: ideally return actual value in case firmware fiddled with
96*4882a593Smuzhiyun 	   it */
97*4882a593Smuzhiyun 	return oaktrail_brightness;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
device_backlight_init(struct drm_device * dev)100*4882a593Smuzhiyun static int device_backlight_init(struct drm_device *dev)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
103*4882a593Smuzhiyun 	unsigned long core_clock;
104*4882a593Smuzhiyun 	u16 bl_max_freq;
105*4882a593Smuzhiyun 	uint32_t value;
106*4882a593Smuzhiyun 	uint32_t blc_pwm_precision_factor;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	dev_priv->blc_adj1 = BLC_ADJUSTMENT_MAX;
109*4882a593Smuzhiyun 	dev_priv->blc_adj2 = BLC_ADJUSTMENT_MAX;
110*4882a593Smuzhiyun 	bl_max_freq = 256;
111*4882a593Smuzhiyun 	/* this needs to be set elsewhere */
112*4882a593Smuzhiyun 	blc_pwm_precision_factor = BLC_PWM_PRECISION_FACTOR;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	core_clock = dev_priv->core_freq;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	value = (core_clock * MHz) / BLC_PWM_FREQ_CALC_CONSTANT;
117*4882a593Smuzhiyun 	value *= blc_pwm_precision_factor;
118*4882a593Smuzhiyun 	value /= bl_max_freq;
119*4882a593Smuzhiyun 	value /= blc_pwm_precision_factor;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	if (value > (unsigned long long)MRST_BLC_MAX_PWM_REG_FREQ)
122*4882a593Smuzhiyun 			return -ERANGE;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	if (gma_power_begin(dev, false)) {
125*4882a593Smuzhiyun 		REG_WRITE(BLC_PWM_CTL2, (0x80000000 | REG_READ(BLC_PWM_CTL2)));
126*4882a593Smuzhiyun 		REG_WRITE(BLC_PWM_CTL, value | (value << 16));
127*4882a593Smuzhiyun 		gma_power_end(dev);
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun 	return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static const struct backlight_ops oaktrail_ops = {
133*4882a593Smuzhiyun 	.get_brightness = oaktrail_get_brightness,
134*4882a593Smuzhiyun 	.update_status  = oaktrail_set_brightness,
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
oaktrail_backlight_init(struct drm_device * dev)137*4882a593Smuzhiyun static int oaktrail_backlight_init(struct drm_device *dev)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
140*4882a593Smuzhiyun 	int ret;
141*4882a593Smuzhiyun 	struct backlight_properties props;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	memset(&props, 0, sizeof(struct backlight_properties));
144*4882a593Smuzhiyun 	props.max_brightness = 100;
145*4882a593Smuzhiyun 	props.type = BACKLIGHT_PLATFORM;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	oaktrail_backlight_device = backlight_device_register("oaktrail-bl",
148*4882a593Smuzhiyun 				NULL, (void *)dev, &oaktrail_ops, &props);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	if (IS_ERR(oaktrail_backlight_device))
151*4882a593Smuzhiyun 		return PTR_ERR(oaktrail_backlight_device);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	ret = device_backlight_init(dev);
154*4882a593Smuzhiyun 	if (ret < 0) {
155*4882a593Smuzhiyun 		backlight_device_unregister(oaktrail_backlight_device);
156*4882a593Smuzhiyun 		return ret;
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 	oaktrail_backlight_device->props.brightness = 100;
159*4882a593Smuzhiyun 	oaktrail_backlight_device->props.max_brightness = 100;
160*4882a593Smuzhiyun 	backlight_update_status(oaktrail_backlight_device);
161*4882a593Smuzhiyun 	dev_priv->backlight_device = oaktrail_backlight_device;
162*4882a593Smuzhiyun 	return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #endif
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /*
168*4882a593Smuzhiyun  *	Provide the Moorestown specific chip logic and low level methods
169*4882a593Smuzhiyun  *	for power management
170*4882a593Smuzhiyun  */
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /**
173*4882a593Smuzhiyun  *	oaktrail_save_display_registers	-	save registers lost on suspend
174*4882a593Smuzhiyun  *	@dev: our DRM device
175*4882a593Smuzhiyun  *
176*4882a593Smuzhiyun  *	Save the state we need in order to be able to restore the interface
177*4882a593Smuzhiyun  *	upon resume from suspend
178*4882a593Smuzhiyun  */
oaktrail_save_display_registers(struct drm_device * dev)179*4882a593Smuzhiyun static int oaktrail_save_display_registers(struct drm_device *dev)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
182*4882a593Smuzhiyun 	struct psb_save_area *regs = &dev_priv->regs;
183*4882a593Smuzhiyun 	struct psb_pipe *p = &regs->pipe[0];
184*4882a593Smuzhiyun 	int i;
185*4882a593Smuzhiyun 	u32 pp_stat;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* Display arbitration control + watermarks */
188*4882a593Smuzhiyun 	regs->psb.saveDSPARB = PSB_RVDC32(DSPARB);
189*4882a593Smuzhiyun 	regs->psb.saveDSPFW1 = PSB_RVDC32(DSPFW1);
190*4882a593Smuzhiyun 	regs->psb.saveDSPFW2 = PSB_RVDC32(DSPFW2);
191*4882a593Smuzhiyun 	regs->psb.saveDSPFW3 = PSB_RVDC32(DSPFW3);
192*4882a593Smuzhiyun 	regs->psb.saveDSPFW4 = PSB_RVDC32(DSPFW4);
193*4882a593Smuzhiyun 	regs->psb.saveDSPFW5 = PSB_RVDC32(DSPFW5);
194*4882a593Smuzhiyun 	regs->psb.saveDSPFW6 = PSB_RVDC32(DSPFW6);
195*4882a593Smuzhiyun 	regs->psb.saveCHICKENBIT = PSB_RVDC32(DSPCHICKENBIT);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* Pipe & plane A info */
198*4882a593Smuzhiyun 	p->conf = PSB_RVDC32(PIPEACONF);
199*4882a593Smuzhiyun 	p->src = PSB_RVDC32(PIPEASRC);
200*4882a593Smuzhiyun 	p->fp0 = PSB_RVDC32(MRST_FPA0);
201*4882a593Smuzhiyun 	p->fp1 = PSB_RVDC32(MRST_FPA1);
202*4882a593Smuzhiyun 	p->dpll = PSB_RVDC32(MRST_DPLL_A);
203*4882a593Smuzhiyun 	p->htotal = PSB_RVDC32(HTOTAL_A);
204*4882a593Smuzhiyun 	p->hblank = PSB_RVDC32(HBLANK_A);
205*4882a593Smuzhiyun 	p->hsync = PSB_RVDC32(HSYNC_A);
206*4882a593Smuzhiyun 	p->vtotal = PSB_RVDC32(VTOTAL_A);
207*4882a593Smuzhiyun 	p->vblank = PSB_RVDC32(VBLANK_A);
208*4882a593Smuzhiyun 	p->vsync = PSB_RVDC32(VSYNC_A);
209*4882a593Smuzhiyun 	regs->psb.saveBCLRPAT_A = PSB_RVDC32(BCLRPAT_A);
210*4882a593Smuzhiyun 	p->cntr = PSB_RVDC32(DSPACNTR);
211*4882a593Smuzhiyun 	p->stride = PSB_RVDC32(DSPASTRIDE);
212*4882a593Smuzhiyun 	p->addr = PSB_RVDC32(DSPABASE);
213*4882a593Smuzhiyun 	p->surf = PSB_RVDC32(DSPASURF);
214*4882a593Smuzhiyun 	p->linoff = PSB_RVDC32(DSPALINOFF);
215*4882a593Smuzhiyun 	p->tileoff = PSB_RVDC32(DSPATILEOFF);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* Save cursor regs */
218*4882a593Smuzhiyun 	regs->psb.saveDSPACURSOR_CTRL = PSB_RVDC32(CURACNTR);
219*4882a593Smuzhiyun 	regs->psb.saveDSPACURSOR_BASE = PSB_RVDC32(CURABASE);
220*4882a593Smuzhiyun 	regs->psb.saveDSPACURSOR_POS = PSB_RVDC32(CURAPOS);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	/* Save palette (gamma) */
223*4882a593Smuzhiyun 	for (i = 0; i < 256; i++)
224*4882a593Smuzhiyun 		p->palette[i] = PSB_RVDC32(PALETTE_A + (i << 2));
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	if (dev_priv->hdmi_priv)
227*4882a593Smuzhiyun 		oaktrail_hdmi_save(dev);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/* Save performance state */
230*4882a593Smuzhiyun 	regs->psb.savePERF_MODE = PSB_RVDC32(MRST_PERF_MODE);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	/* LVDS state */
233*4882a593Smuzhiyun 	regs->psb.savePP_CONTROL = PSB_RVDC32(PP_CONTROL);
234*4882a593Smuzhiyun 	regs->psb.savePFIT_PGM_RATIOS = PSB_RVDC32(PFIT_PGM_RATIOS);
235*4882a593Smuzhiyun 	regs->psb.savePFIT_AUTO_RATIOS = PSB_RVDC32(PFIT_AUTO_RATIOS);
236*4882a593Smuzhiyun 	regs->saveBLC_PWM_CTL = PSB_RVDC32(BLC_PWM_CTL);
237*4882a593Smuzhiyun 	regs->saveBLC_PWM_CTL2 = PSB_RVDC32(BLC_PWM_CTL2);
238*4882a593Smuzhiyun 	regs->psb.saveLVDS = PSB_RVDC32(LVDS);
239*4882a593Smuzhiyun 	regs->psb.savePFIT_CONTROL = PSB_RVDC32(PFIT_CONTROL);
240*4882a593Smuzhiyun 	regs->psb.savePP_ON_DELAYS = PSB_RVDC32(LVDSPP_ON);
241*4882a593Smuzhiyun 	regs->psb.savePP_OFF_DELAYS = PSB_RVDC32(LVDSPP_OFF);
242*4882a593Smuzhiyun 	regs->psb.savePP_DIVISOR = PSB_RVDC32(PP_CYCLE);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/* HW overlay */
245*4882a593Smuzhiyun 	regs->psb.saveOV_OVADD = PSB_RVDC32(OV_OVADD);
246*4882a593Smuzhiyun 	regs->psb.saveOV_OGAMC0 = PSB_RVDC32(OV_OGAMC0);
247*4882a593Smuzhiyun 	regs->psb.saveOV_OGAMC1 = PSB_RVDC32(OV_OGAMC1);
248*4882a593Smuzhiyun 	regs->psb.saveOV_OGAMC2 = PSB_RVDC32(OV_OGAMC2);
249*4882a593Smuzhiyun 	regs->psb.saveOV_OGAMC3 = PSB_RVDC32(OV_OGAMC3);
250*4882a593Smuzhiyun 	regs->psb.saveOV_OGAMC4 = PSB_RVDC32(OV_OGAMC4);
251*4882a593Smuzhiyun 	regs->psb.saveOV_OGAMC5 = PSB_RVDC32(OV_OGAMC5);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/* DPST registers */
254*4882a593Smuzhiyun 	regs->psb.saveHISTOGRAM_INT_CONTROL_REG =
255*4882a593Smuzhiyun 					PSB_RVDC32(HISTOGRAM_INT_CONTROL);
256*4882a593Smuzhiyun 	regs->psb.saveHISTOGRAM_LOGIC_CONTROL_REG =
257*4882a593Smuzhiyun 					PSB_RVDC32(HISTOGRAM_LOGIC_CONTROL);
258*4882a593Smuzhiyun 	regs->psb.savePWM_CONTROL_LOGIC = PSB_RVDC32(PWM_CONTROL_LOGIC);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	if (dev_priv->iLVDS_enable) {
261*4882a593Smuzhiyun 		/* Shut down the panel */
262*4882a593Smuzhiyun 		PSB_WVDC32(0, PP_CONTROL);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 		do {
265*4882a593Smuzhiyun 			pp_stat = PSB_RVDC32(PP_STATUS);
266*4882a593Smuzhiyun 		} while (pp_stat & 0x80000000);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 		/* Turn off the plane */
269*4882a593Smuzhiyun 		PSB_WVDC32(0x58000000, DSPACNTR);
270*4882a593Smuzhiyun 		/* Trigger the plane disable */
271*4882a593Smuzhiyun 		PSB_WVDC32(0, DSPASURF);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 		/* Wait ~4 ticks */
274*4882a593Smuzhiyun 		msleep(4);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 		/* Turn off pipe */
277*4882a593Smuzhiyun 		PSB_WVDC32(0x0, PIPEACONF);
278*4882a593Smuzhiyun 		/* Wait ~8 ticks */
279*4882a593Smuzhiyun 		msleep(8);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 		/* Turn off PLLs */
282*4882a593Smuzhiyun 		PSB_WVDC32(0, MRST_DPLL_A);
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 	return 0;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /**
288*4882a593Smuzhiyun  *	oaktrail_restore_display_registers	-	restore lost register state
289*4882a593Smuzhiyun  *	@dev: our DRM device
290*4882a593Smuzhiyun  *
291*4882a593Smuzhiyun  *	Restore register state that was lost during suspend and resume.
292*4882a593Smuzhiyun  */
oaktrail_restore_display_registers(struct drm_device * dev)293*4882a593Smuzhiyun static int oaktrail_restore_display_registers(struct drm_device *dev)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
296*4882a593Smuzhiyun 	struct psb_save_area *regs = &dev_priv->regs;
297*4882a593Smuzhiyun 	struct psb_pipe *p = &regs->pipe[0];
298*4882a593Smuzhiyun 	u32 pp_stat;
299*4882a593Smuzhiyun 	int i;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	/* Display arbitration + watermarks */
302*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveDSPARB, DSPARB);
303*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveDSPFW1, DSPFW1);
304*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveDSPFW2, DSPFW2);
305*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveDSPFW3, DSPFW3);
306*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveDSPFW4, DSPFW4);
307*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveDSPFW5, DSPFW5);
308*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveDSPFW6, DSPFW6);
309*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveCHICKENBIT, DSPCHICKENBIT);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/* Make sure VGA plane is off. it initializes to on after reset!*/
312*4882a593Smuzhiyun 	PSB_WVDC32(0x80000000, VGACNTRL);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* set the plls */
315*4882a593Smuzhiyun 	PSB_WVDC32(p->fp0, MRST_FPA0);
316*4882a593Smuzhiyun 	PSB_WVDC32(p->fp1, MRST_FPA1);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	/* Actually enable it */
319*4882a593Smuzhiyun 	PSB_WVDC32(p->dpll, MRST_DPLL_A);
320*4882a593Smuzhiyun 	udelay(150);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	/* Restore mode */
323*4882a593Smuzhiyun 	PSB_WVDC32(p->htotal, HTOTAL_A);
324*4882a593Smuzhiyun 	PSB_WVDC32(p->hblank, HBLANK_A);
325*4882a593Smuzhiyun 	PSB_WVDC32(p->hsync, HSYNC_A);
326*4882a593Smuzhiyun 	PSB_WVDC32(p->vtotal, VTOTAL_A);
327*4882a593Smuzhiyun 	PSB_WVDC32(p->vblank, VBLANK_A);
328*4882a593Smuzhiyun 	PSB_WVDC32(p->vsync, VSYNC_A);
329*4882a593Smuzhiyun 	PSB_WVDC32(p->src, PIPEASRC);
330*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveBCLRPAT_A, BCLRPAT_A);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	/* Restore performance mode*/
333*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.savePERF_MODE, MRST_PERF_MODE);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* Enable the pipe*/
336*4882a593Smuzhiyun 	if (dev_priv->iLVDS_enable)
337*4882a593Smuzhiyun 		PSB_WVDC32(p->conf, PIPEACONF);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	/* Set up the plane*/
340*4882a593Smuzhiyun 	PSB_WVDC32(p->linoff, DSPALINOFF);
341*4882a593Smuzhiyun 	PSB_WVDC32(p->stride, DSPASTRIDE);
342*4882a593Smuzhiyun 	PSB_WVDC32(p->tileoff, DSPATILEOFF);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	/* Enable the plane */
345*4882a593Smuzhiyun 	PSB_WVDC32(p->cntr, DSPACNTR);
346*4882a593Smuzhiyun 	PSB_WVDC32(p->surf, DSPASURF);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	/* Enable Cursor A */
349*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveDSPACURSOR_CTRL, CURACNTR);
350*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveDSPACURSOR_POS, CURAPOS);
351*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveDSPACURSOR_BASE, CURABASE);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	/* Restore palette (gamma) */
354*4882a593Smuzhiyun 	for (i = 0; i < 256; i++)
355*4882a593Smuzhiyun 		PSB_WVDC32(p->palette[i], PALETTE_A + (i << 2));
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	if (dev_priv->hdmi_priv)
358*4882a593Smuzhiyun 		oaktrail_hdmi_restore(dev);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	if (dev_priv->iLVDS_enable) {
361*4882a593Smuzhiyun 		PSB_WVDC32(regs->saveBLC_PWM_CTL2, BLC_PWM_CTL2);
362*4882a593Smuzhiyun 		PSB_WVDC32(regs->psb.saveLVDS, LVDS); /*port 61180h*/
363*4882a593Smuzhiyun 		PSB_WVDC32(regs->psb.savePFIT_CONTROL, PFIT_CONTROL);
364*4882a593Smuzhiyun 		PSB_WVDC32(regs->psb.savePFIT_PGM_RATIOS, PFIT_PGM_RATIOS);
365*4882a593Smuzhiyun 		PSB_WVDC32(regs->psb.savePFIT_AUTO_RATIOS, PFIT_AUTO_RATIOS);
366*4882a593Smuzhiyun 		PSB_WVDC32(regs->saveBLC_PWM_CTL, BLC_PWM_CTL);
367*4882a593Smuzhiyun 		PSB_WVDC32(regs->psb.savePP_ON_DELAYS, LVDSPP_ON);
368*4882a593Smuzhiyun 		PSB_WVDC32(regs->psb.savePP_OFF_DELAYS, LVDSPP_OFF);
369*4882a593Smuzhiyun 		PSB_WVDC32(regs->psb.savePP_DIVISOR, PP_CYCLE);
370*4882a593Smuzhiyun 		PSB_WVDC32(regs->psb.savePP_CONTROL, PP_CONTROL);
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* Wait for cycle delay */
374*4882a593Smuzhiyun 	do {
375*4882a593Smuzhiyun 		pp_stat = PSB_RVDC32(PP_STATUS);
376*4882a593Smuzhiyun 	} while (pp_stat & 0x08000000);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	/* Wait for panel power up */
379*4882a593Smuzhiyun 	do {
380*4882a593Smuzhiyun 		pp_stat = PSB_RVDC32(PP_STATUS);
381*4882a593Smuzhiyun 	} while (pp_stat & 0x10000000);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/* Restore HW overlay */
384*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveOV_OVADD, OV_OVADD);
385*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveOV_OGAMC0, OV_OGAMC0);
386*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveOV_OGAMC1, OV_OGAMC1);
387*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveOV_OGAMC2, OV_OGAMC2);
388*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveOV_OGAMC3, OV_OGAMC3);
389*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveOV_OGAMC4, OV_OGAMC4);
390*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveOV_OGAMC5, OV_OGAMC5);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	/* DPST registers */
393*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveHISTOGRAM_INT_CONTROL_REG,
394*4882a593Smuzhiyun 						HISTOGRAM_INT_CONTROL);
395*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.saveHISTOGRAM_LOGIC_CONTROL_REG,
396*4882a593Smuzhiyun 						HISTOGRAM_LOGIC_CONTROL);
397*4882a593Smuzhiyun 	PSB_WVDC32(regs->psb.savePWM_CONTROL_LOGIC, PWM_CONTROL_LOGIC);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	return 0;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /**
403*4882a593Smuzhiyun  *	oaktrail_power_down	-	power down the display island
404*4882a593Smuzhiyun  *	@dev: our DRM device
405*4882a593Smuzhiyun  *
406*4882a593Smuzhiyun  *	Power down the display interface of our device
407*4882a593Smuzhiyun  */
oaktrail_power_down(struct drm_device * dev)408*4882a593Smuzhiyun static int oaktrail_power_down(struct drm_device *dev)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
411*4882a593Smuzhiyun 	u32 pwr_mask ;
412*4882a593Smuzhiyun 	u32 pwr_sts;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	pwr_mask = PSB_PWRGT_DISPLAY_MASK;
415*4882a593Smuzhiyun 	outl(pwr_mask, dev_priv->ospm_base + PSB_PM_SSC);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	while (true) {
418*4882a593Smuzhiyun 		pwr_sts = inl(dev_priv->ospm_base + PSB_PM_SSS);
419*4882a593Smuzhiyun 		if ((pwr_sts & pwr_mask) == pwr_mask)
420*4882a593Smuzhiyun 			break;
421*4882a593Smuzhiyun 		else
422*4882a593Smuzhiyun 			udelay(10);
423*4882a593Smuzhiyun 	}
424*4882a593Smuzhiyun 	return 0;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun /*
428*4882a593Smuzhiyun  * oaktrail_power_up
429*4882a593Smuzhiyun  *
430*4882a593Smuzhiyun  * Restore power to the specified island(s) (powergating)
431*4882a593Smuzhiyun  */
oaktrail_power_up(struct drm_device * dev)432*4882a593Smuzhiyun static int oaktrail_power_up(struct drm_device *dev)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
435*4882a593Smuzhiyun 	u32 pwr_mask = PSB_PWRGT_DISPLAY_MASK;
436*4882a593Smuzhiyun 	u32 pwr_sts, pwr_cnt;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	pwr_cnt = inl(dev_priv->ospm_base + PSB_PM_SSC);
439*4882a593Smuzhiyun 	pwr_cnt &= ~pwr_mask;
440*4882a593Smuzhiyun 	outl(pwr_cnt, (dev_priv->ospm_base + PSB_PM_SSC));
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	while (true) {
443*4882a593Smuzhiyun 		pwr_sts = inl(dev_priv->ospm_base + PSB_PM_SSS);
444*4882a593Smuzhiyun 		if ((pwr_sts & pwr_mask) == 0)
445*4882a593Smuzhiyun 			break;
446*4882a593Smuzhiyun 		else
447*4882a593Smuzhiyun 			udelay(10);
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 	return 0;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun /* Oaktrail */
453*4882a593Smuzhiyun static const struct psb_offset oaktrail_regmap[2] = {
454*4882a593Smuzhiyun 	{
455*4882a593Smuzhiyun 		.fp0 = MRST_FPA0,
456*4882a593Smuzhiyun 		.fp1 = MRST_FPA1,
457*4882a593Smuzhiyun 		.cntr = DSPACNTR,
458*4882a593Smuzhiyun 		.conf = PIPEACONF,
459*4882a593Smuzhiyun 		.src = PIPEASRC,
460*4882a593Smuzhiyun 		.dpll = MRST_DPLL_A,
461*4882a593Smuzhiyun 		.htotal = HTOTAL_A,
462*4882a593Smuzhiyun 		.hblank = HBLANK_A,
463*4882a593Smuzhiyun 		.hsync = HSYNC_A,
464*4882a593Smuzhiyun 		.vtotal = VTOTAL_A,
465*4882a593Smuzhiyun 		.vblank = VBLANK_A,
466*4882a593Smuzhiyun 		.vsync = VSYNC_A,
467*4882a593Smuzhiyun 		.stride = DSPASTRIDE,
468*4882a593Smuzhiyun 		.size = DSPASIZE,
469*4882a593Smuzhiyun 		.pos = DSPAPOS,
470*4882a593Smuzhiyun 		.surf = DSPASURF,
471*4882a593Smuzhiyun 		.addr = MRST_DSPABASE,
472*4882a593Smuzhiyun 		.base = MRST_DSPABASE,
473*4882a593Smuzhiyun 		.status = PIPEASTAT,
474*4882a593Smuzhiyun 		.linoff = DSPALINOFF,
475*4882a593Smuzhiyun 		.tileoff = DSPATILEOFF,
476*4882a593Smuzhiyun 		.palette = PALETTE_A,
477*4882a593Smuzhiyun 	},
478*4882a593Smuzhiyun 	{
479*4882a593Smuzhiyun 		.fp0 = FPB0,
480*4882a593Smuzhiyun 		.fp1 = FPB1,
481*4882a593Smuzhiyun 		.cntr = DSPBCNTR,
482*4882a593Smuzhiyun 		.conf = PIPEBCONF,
483*4882a593Smuzhiyun 		.src = PIPEBSRC,
484*4882a593Smuzhiyun 		.dpll = DPLL_B,
485*4882a593Smuzhiyun 		.htotal = HTOTAL_B,
486*4882a593Smuzhiyun 		.hblank = HBLANK_B,
487*4882a593Smuzhiyun 		.hsync = HSYNC_B,
488*4882a593Smuzhiyun 		.vtotal = VTOTAL_B,
489*4882a593Smuzhiyun 		.vblank = VBLANK_B,
490*4882a593Smuzhiyun 		.vsync = VSYNC_B,
491*4882a593Smuzhiyun 		.stride = DSPBSTRIDE,
492*4882a593Smuzhiyun 		.size = DSPBSIZE,
493*4882a593Smuzhiyun 		.pos = DSPBPOS,
494*4882a593Smuzhiyun 		.surf = DSPBSURF,
495*4882a593Smuzhiyun 		.addr = DSPBBASE,
496*4882a593Smuzhiyun 		.base = DSPBBASE,
497*4882a593Smuzhiyun 		.status = PIPEBSTAT,
498*4882a593Smuzhiyun 		.linoff = DSPBLINOFF,
499*4882a593Smuzhiyun 		.tileoff = DSPBTILEOFF,
500*4882a593Smuzhiyun 		.palette = PALETTE_B,
501*4882a593Smuzhiyun 	},
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun 
oaktrail_chip_setup(struct drm_device * dev)504*4882a593Smuzhiyun static int oaktrail_chip_setup(struct drm_device *dev)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
507*4882a593Smuzhiyun 	int ret;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	if (pci_enable_msi(dev->pdev))
510*4882a593Smuzhiyun 		dev_warn(dev->dev, "Enabling MSI failed!\n");
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	dev_priv->regmap = oaktrail_regmap;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	ret = mid_chip_setup(dev);
515*4882a593Smuzhiyun 	if (ret < 0)
516*4882a593Smuzhiyun 		return ret;
517*4882a593Smuzhiyun 	if (!dev_priv->has_gct) {
518*4882a593Smuzhiyun 		/* Now pull the BIOS data */
519*4882a593Smuzhiyun 		psb_intel_opregion_init(dev);
520*4882a593Smuzhiyun 		psb_intel_init_bios(dev);
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 	gma_intel_setup_gmbus(dev);
523*4882a593Smuzhiyun 	oaktrail_hdmi_setup(dev);
524*4882a593Smuzhiyun 	return 0;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
oaktrail_teardown(struct drm_device * dev)527*4882a593Smuzhiyun static void oaktrail_teardown(struct drm_device *dev)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	gma_intel_teardown_gmbus(dev);
532*4882a593Smuzhiyun 	oaktrail_hdmi_teardown(dev);
533*4882a593Smuzhiyun 	if (!dev_priv->has_gct)
534*4882a593Smuzhiyun 		psb_intel_destroy_bios(dev);
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun const struct psb_ops oaktrail_chip_ops = {
538*4882a593Smuzhiyun 	.name = "Oaktrail",
539*4882a593Smuzhiyun 	.accel_2d = 1,
540*4882a593Smuzhiyun 	.pipes = 2,
541*4882a593Smuzhiyun 	.crtcs = 2,
542*4882a593Smuzhiyun 	.hdmi_mask = (1 << 1),
543*4882a593Smuzhiyun 	.lvds_mask = (1 << 0),
544*4882a593Smuzhiyun 	.sdvo_mask = (1 << 1),
545*4882a593Smuzhiyun 	.cursor_needs_phys = 0,
546*4882a593Smuzhiyun 	.sgx_offset = MRST_SGX_OFFSET,
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	.chip_setup = oaktrail_chip_setup,
549*4882a593Smuzhiyun 	.chip_teardown = oaktrail_teardown,
550*4882a593Smuzhiyun 	.crtc_helper = &oaktrail_helper_funcs,
551*4882a593Smuzhiyun 	.crtc_funcs = &psb_intel_crtc_funcs,
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	.output_init = oaktrail_output_init,
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
556*4882a593Smuzhiyun 	.backlight_init = oaktrail_backlight_init,
557*4882a593Smuzhiyun #endif
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	.save_regs = oaktrail_save_display_registers,
560*4882a593Smuzhiyun 	.restore_regs = oaktrail_restore_display_registers,
561*4882a593Smuzhiyun 	.save_crtc = gma_crtc_save,
562*4882a593Smuzhiyun 	.restore_crtc = gma_crtc_restore,
563*4882a593Smuzhiyun 	.power_down = oaktrail_power_down,
564*4882a593Smuzhiyun 	.power_up = oaktrail_power_up,
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	.i2c_bus = 1,
567*4882a593Smuzhiyun };
568