xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/gma500/mdfld_tmd_vid.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright © 2010 Intel Corporation
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun  * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun  * Software.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18*4882a593Smuzhiyun  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20*4882a593Smuzhiyun  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21*4882a593Smuzhiyun  * DEALINGS IN THE SOFTWARE.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * Authors:
24*4882a593Smuzhiyun  * Jim Liu <jim.liu@intel.com>
25*4882a593Smuzhiyun  * Jackie Li<yaodong.li@intel.com>
26*4882a593Smuzhiyun  * Gideon Eaton <eaton.
27*4882a593Smuzhiyun  * Scott Rowe <scott.m.rowe@intel.com>
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include <linux/delay.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include "mdfld_dsi_dpi.h"
33*4882a593Smuzhiyun #include "mdfld_dsi_pkg_sender.h"
34*4882a593Smuzhiyun 
tmd_vid_get_config_mode(struct drm_device * dev)35*4882a593Smuzhiyun static struct drm_display_mode *tmd_vid_get_config_mode(struct drm_device *dev)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	struct drm_display_mode *mode;
38*4882a593Smuzhiyun 	struct drm_psb_private *dev_priv = dev->dev_private;
39*4882a593Smuzhiyun 	struct oaktrail_timing_info *ti = &dev_priv->gct_data.DTD;
40*4882a593Smuzhiyun 	bool use_gct = false; /*Disable GCT for now*/
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
43*4882a593Smuzhiyun 	if (!mode)
44*4882a593Smuzhiyun 		return NULL;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	if (use_gct) {
47*4882a593Smuzhiyun 		mode->hdisplay = (ti->hactive_hi << 8) | ti->hactive_lo;
48*4882a593Smuzhiyun 		mode->vdisplay = (ti->vactive_hi << 8) | ti->vactive_lo;
49*4882a593Smuzhiyun 		mode->hsync_start = mode->hdisplay + \
50*4882a593Smuzhiyun 				((ti->hsync_offset_hi << 8) | \
51*4882a593Smuzhiyun 				ti->hsync_offset_lo);
52*4882a593Smuzhiyun 		mode->hsync_end = mode->hsync_start + \
53*4882a593Smuzhiyun 				((ti->hsync_pulse_width_hi << 8) | \
54*4882a593Smuzhiyun 				ti->hsync_pulse_width_lo);
55*4882a593Smuzhiyun 		mode->htotal = mode->hdisplay + ((ti->hblank_hi << 8) | \
56*4882a593Smuzhiyun 								ti->hblank_lo);
57*4882a593Smuzhiyun 		mode->vsync_start = \
58*4882a593Smuzhiyun 			mode->vdisplay + ((ti->vsync_offset_hi << 8) | \
59*4882a593Smuzhiyun 						ti->vsync_offset_lo);
60*4882a593Smuzhiyun 		mode->vsync_end = \
61*4882a593Smuzhiyun 			mode->vsync_start + ((ti->vsync_pulse_width_hi << 8) | \
62*4882a593Smuzhiyun 						ti->vsync_pulse_width_lo);
63*4882a593Smuzhiyun 		mode->vtotal = mode->vdisplay + \
64*4882a593Smuzhiyun 				((ti->vblank_hi << 8) | ti->vblank_lo);
65*4882a593Smuzhiyun 		mode->clock = ti->pixel_clock * 10;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 		dev_dbg(dev->dev, "hdisplay is %d\n", mode->hdisplay);
68*4882a593Smuzhiyun 		dev_dbg(dev->dev, "vdisplay is %d\n", mode->vdisplay);
69*4882a593Smuzhiyun 		dev_dbg(dev->dev, "HSS is %d\n", mode->hsync_start);
70*4882a593Smuzhiyun 		dev_dbg(dev->dev, "HSE is %d\n", mode->hsync_end);
71*4882a593Smuzhiyun 		dev_dbg(dev->dev, "htotal is %d\n", mode->htotal);
72*4882a593Smuzhiyun 		dev_dbg(dev->dev, "VSS is %d\n", mode->vsync_start);
73*4882a593Smuzhiyun 		dev_dbg(dev->dev, "VSE is %d\n", mode->vsync_end);
74*4882a593Smuzhiyun 		dev_dbg(dev->dev, "vtotal is %d\n", mode->vtotal);
75*4882a593Smuzhiyun 		dev_dbg(dev->dev, "clock is %d\n", mode->clock);
76*4882a593Smuzhiyun 	} else {
77*4882a593Smuzhiyun 		mode->hdisplay = 480;
78*4882a593Smuzhiyun 		mode->vdisplay = 854;
79*4882a593Smuzhiyun 		mode->hsync_start = 487;
80*4882a593Smuzhiyun 		mode->hsync_end = 490;
81*4882a593Smuzhiyun 		mode->htotal = 499;
82*4882a593Smuzhiyun 		mode->vsync_start = 861;
83*4882a593Smuzhiyun 		mode->vsync_end = 865;
84*4882a593Smuzhiyun 		mode->vtotal = 873;
85*4882a593Smuzhiyun 		mode->clock = 33264;
86*4882a593Smuzhiyun 	}
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	drm_mode_set_name(mode);
89*4882a593Smuzhiyun 	drm_mode_set_crtcinfo(mode, 0);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	mode->type |= DRM_MODE_TYPE_PREFERRED;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	return mode;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
tmd_vid_get_panel_info(struct drm_device * dev,int pipe,struct panel_info * pi)96*4882a593Smuzhiyun static int tmd_vid_get_panel_info(struct drm_device *dev,
97*4882a593Smuzhiyun 				int pipe,
98*4882a593Smuzhiyun 				struct panel_info *pi)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	if (!dev || !pi)
101*4882a593Smuzhiyun 		return -EINVAL;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	pi->width_mm = TMD_PANEL_WIDTH;
104*4882a593Smuzhiyun 	pi->height_mm = TMD_PANEL_HEIGHT;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	return 0;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /* ************************************************************************* *\
110*4882a593Smuzhiyun  * FUNCTION: mdfld_init_TMD_MIPI
111*4882a593Smuzhiyun  *
112*4882a593Smuzhiyun  * DESCRIPTION:  This function is called only by mrst_dsi_mode_set and
113*4882a593Smuzhiyun  *               restore_display_registers.  since this function does not
114*4882a593Smuzhiyun  *               acquire the mutex, it is important that the calling function
115*4882a593Smuzhiyun  *               does!
116*4882a593Smuzhiyun \* ************************************************************************* */
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* FIXME: make the below data u8 instead of u32; note byte order! */
119*4882a593Smuzhiyun static u32 tmd_cmd_mcap_off[] = {0x000000b2};
120*4882a593Smuzhiyun static u32 tmd_cmd_enable_lane_switch[] = {0x000101ef};
121*4882a593Smuzhiyun static u32 tmd_cmd_set_lane_num[] = {0x006360ef};
122*4882a593Smuzhiyun static u32 tmd_cmd_pushing_clock0[] = {0x00cc2fef};
123*4882a593Smuzhiyun static u32 tmd_cmd_pushing_clock1[] = {0x00dd6eef};
124*4882a593Smuzhiyun static u32 tmd_cmd_set_mode[] = {0x000000b3};
125*4882a593Smuzhiyun static u32 tmd_cmd_set_sync_pulse_mode[] = {0x000961ef};
126*4882a593Smuzhiyun static u32 tmd_cmd_set_column[] = {0x0100002a, 0x000000df};
127*4882a593Smuzhiyun static u32 tmd_cmd_set_page[] = {0x0300002b, 0x00000055};
128*4882a593Smuzhiyun static u32 tmd_cmd_set_video_mode[] = {0x00000153};
129*4882a593Smuzhiyun /*no auto_bl,need add in furture*/
130*4882a593Smuzhiyun static u32 tmd_cmd_enable_backlight[] = {0x00005ab4};
131*4882a593Smuzhiyun static u32 tmd_cmd_set_backlight_dimming[] = {0x00000ebd};
132*4882a593Smuzhiyun 
mdfld_dsi_tmd_drv_ic_init(struct mdfld_dsi_config * dsi_config,int pipe)133*4882a593Smuzhiyun static void mdfld_dsi_tmd_drv_ic_init(struct mdfld_dsi_config *dsi_config,
134*4882a593Smuzhiyun 				      int pipe)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	struct mdfld_dsi_pkg_sender *sender
137*4882a593Smuzhiyun 			= mdfld_dsi_get_pkg_sender(dsi_config);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	DRM_INFO("Enter mdfld init TMD MIPI display.\n");
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	if (!sender) {
142*4882a593Smuzhiyun 		DRM_ERROR("Cannot get sender\n");
143*4882a593Smuzhiyun 		return;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (dsi_config->dvr_ic_inited)
147*4882a593Smuzhiyun 		return;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	msleep(3);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* FIXME: make the below data u8 instead of u32; note byte order! */
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	mdfld_dsi_send_gen_long(sender, (u8 *) tmd_cmd_mcap_off,
154*4882a593Smuzhiyun 				sizeof(tmd_cmd_mcap_off), false);
155*4882a593Smuzhiyun 	mdfld_dsi_send_gen_long(sender, (u8 *) tmd_cmd_enable_lane_switch,
156*4882a593Smuzhiyun 				sizeof(tmd_cmd_enable_lane_switch), false);
157*4882a593Smuzhiyun 	mdfld_dsi_send_gen_long(sender, (u8 *) tmd_cmd_set_lane_num,
158*4882a593Smuzhiyun 				sizeof(tmd_cmd_set_lane_num), false);
159*4882a593Smuzhiyun 	mdfld_dsi_send_gen_long(sender, (u8 *) tmd_cmd_pushing_clock0,
160*4882a593Smuzhiyun 				sizeof(tmd_cmd_pushing_clock0), false);
161*4882a593Smuzhiyun 	mdfld_dsi_send_gen_long(sender, (u8 *) tmd_cmd_pushing_clock1,
162*4882a593Smuzhiyun 				sizeof(tmd_cmd_pushing_clock1), false);
163*4882a593Smuzhiyun 	mdfld_dsi_send_gen_long(sender, (u8 *) tmd_cmd_set_mode,
164*4882a593Smuzhiyun 				sizeof(tmd_cmd_set_mode), false);
165*4882a593Smuzhiyun 	mdfld_dsi_send_gen_long(sender, (u8 *) tmd_cmd_set_sync_pulse_mode,
166*4882a593Smuzhiyun 				sizeof(tmd_cmd_set_sync_pulse_mode), false);
167*4882a593Smuzhiyun 	mdfld_dsi_send_mcs_long(sender, (u8 *) tmd_cmd_set_column,
168*4882a593Smuzhiyun 				sizeof(tmd_cmd_set_column), false);
169*4882a593Smuzhiyun 	mdfld_dsi_send_mcs_long(sender, (u8 *) tmd_cmd_set_page,
170*4882a593Smuzhiyun 				sizeof(tmd_cmd_set_page), false);
171*4882a593Smuzhiyun 	mdfld_dsi_send_gen_long(sender, (u8 *) tmd_cmd_set_video_mode,
172*4882a593Smuzhiyun 				sizeof(tmd_cmd_set_video_mode), false);
173*4882a593Smuzhiyun 	mdfld_dsi_send_gen_long(sender, (u8 *) tmd_cmd_enable_backlight,
174*4882a593Smuzhiyun 				sizeof(tmd_cmd_enable_backlight), false);
175*4882a593Smuzhiyun 	mdfld_dsi_send_gen_long(sender, (u8 *) tmd_cmd_set_backlight_dimming,
176*4882a593Smuzhiyun 				sizeof(tmd_cmd_set_backlight_dimming), false);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	dsi_config->dvr_ic_inited = 1;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /*TPO DPI encoder helper funcs*/
182*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs
183*4882a593Smuzhiyun 				mdfld_tpo_dpi_encoder_helper_funcs = {
184*4882a593Smuzhiyun 	.dpms = mdfld_dsi_dpi_dpms,
185*4882a593Smuzhiyun 	.mode_fixup = mdfld_dsi_dpi_mode_fixup,
186*4882a593Smuzhiyun 	.prepare = mdfld_dsi_dpi_prepare,
187*4882a593Smuzhiyun 	.mode_set = mdfld_dsi_dpi_mode_set,
188*4882a593Smuzhiyun 	.commit = mdfld_dsi_dpi_commit,
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun const struct panel_funcs mdfld_tmd_vid_funcs = {
192*4882a593Smuzhiyun 	.encoder_helper_funcs = &mdfld_tpo_dpi_encoder_helper_funcs,
193*4882a593Smuzhiyun 	.get_config_mode = &tmd_vid_get_config_mode,
194*4882a593Smuzhiyun 	.get_panel_info = tmd_vid_get_panel_info,
195*4882a593Smuzhiyun 	.reset = mdfld_dsi_panel_reset,
196*4882a593Smuzhiyun 	.drv_ic_init = mdfld_dsi_tmd_drv_ic_init,
197*4882a593Smuzhiyun };
198