1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright © 2010 Intel Corporation
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun * Software.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18*4882a593Smuzhiyun * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21*4882a593Smuzhiyun * DEALINGS IN THE SOFTWARE.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Authors:
24*4882a593Smuzhiyun * jim liu <jim.liu@intel.com>
25*4882a593Smuzhiyun * Jackie Li<yaodong.li@intel.com>
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #ifndef __MDFLD_DSI_OUTPUT_H__
29*4882a593Smuzhiyun #define __MDFLD_DSI_OUTPUT_H__
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <linux/backlight.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include <asm/intel-mid.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <drm/drm.h>
36*4882a593Smuzhiyun #include <drm/drm_crtc.h>
37*4882a593Smuzhiyun #include <drm/drm_edid.h>
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #include "mdfld_output.h"
40*4882a593Smuzhiyun #include "psb_drv.h"
41*4882a593Smuzhiyun #include "psb_intel_drv.h"
42*4882a593Smuzhiyun #include "psb_intel_reg.h"
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
45*4882a593Smuzhiyun #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
46*4882a593Smuzhiyun #define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
47*4882a593Smuzhiyun #define FLD_MOD(orig, val, start, end) \
48*4882a593Smuzhiyun (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define REG_FLD_MOD(reg, val, start, end) \
51*4882a593Smuzhiyun REG_WRITE(reg, FLD_MOD(REG_READ(reg), val, start, end))
52*4882a593Smuzhiyun
REGISTER_FLD_WAIT(struct drm_device * dev,u32 reg,u32 val,int start,int end)53*4882a593Smuzhiyun static inline int REGISTER_FLD_WAIT(struct drm_device *dev, u32 reg,
54*4882a593Smuzhiyun u32 val, int start, int end)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun int t = 100000;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun while (FLD_GET(REG_READ(reg), start, end) != val) {
59*4882a593Smuzhiyun if (--t == 0)
60*4882a593Smuzhiyun return 1;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun return 0;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define REG_FLD_WAIT(reg, val, start, end) \
67*4882a593Smuzhiyun REGISTER_FLD_WAIT(dev, reg, val, start, end)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define REG_BIT_WAIT(reg, val, bitnum) \
70*4882a593Smuzhiyun REGISTER_FLD_WAIT(dev, reg, val, bitnum, bitnum)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define MDFLD_DSI_BRIGHTNESS_MAX_LEVEL 100
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #ifdef DEBUG
75*4882a593Smuzhiyun #define CHECK_PIPE(pipe) ({ \
76*4882a593Smuzhiyun const typeof(pipe) __pipe = (pipe); \
77*4882a593Smuzhiyun BUG_ON(__pipe != 0 && __pipe != 2); \
78*4882a593Smuzhiyun __pipe; })
79*4882a593Smuzhiyun #else
80*4882a593Smuzhiyun #define CHECK_PIPE(pipe) (pipe)
81*4882a593Smuzhiyun #endif
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun * Actual MIPIA->MIPIC reg offset is 0x800, value 0x400 is valid for 0 and 2
85*4882a593Smuzhiyun */
86*4882a593Smuzhiyun #define REG_OFFSET(pipe) (CHECK_PIPE(pipe) * 0x400)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* mdfld DSI controller registers */
89*4882a593Smuzhiyun #define MIPI_DEVICE_READY_REG(pipe) (0xb000 + REG_OFFSET(pipe))
90*4882a593Smuzhiyun #define MIPI_INTR_STAT_REG(pipe) (0xb004 + REG_OFFSET(pipe))
91*4882a593Smuzhiyun #define MIPI_INTR_EN_REG(pipe) (0xb008 + REG_OFFSET(pipe))
92*4882a593Smuzhiyun #define MIPI_DSI_FUNC_PRG_REG(pipe) (0xb00c + REG_OFFSET(pipe))
93*4882a593Smuzhiyun #define MIPI_HS_TX_TIMEOUT_REG(pipe) (0xb010 + REG_OFFSET(pipe))
94*4882a593Smuzhiyun #define MIPI_LP_RX_TIMEOUT_REG(pipe) (0xb014 + REG_OFFSET(pipe))
95*4882a593Smuzhiyun #define MIPI_TURN_AROUND_TIMEOUT_REG(pipe) (0xb018 + REG_OFFSET(pipe))
96*4882a593Smuzhiyun #define MIPI_DEVICE_RESET_TIMER_REG(pipe) (0xb01c + REG_OFFSET(pipe))
97*4882a593Smuzhiyun #define MIPI_DPI_RESOLUTION_REG(pipe) (0xb020 + REG_OFFSET(pipe))
98*4882a593Smuzhiyun #define MIPI_DBI_FIFO_THROTTLE_REG(pipe) (0xb024 + REG_OFFSET(pipe))
99*4882a593Smuzhiyun #define MIPI_HSYNC_COUNT_REG(pipe) (0xb028 + REG_OFFSET(pipe))
100*4882a593Smuzhiyun #define MIPI_HBP_COUNT_REG(pipe) (0xb02c + REG_OFFSET(pipe))
101*4882a593Smuzhiyun #define MIPI_HFP_COUNT_REG(pipe) (0xb030 + REG_OFFSET(pipe))
102*4882a593Smuzhiyun #define MIPI_HACTIVE_COUNT_REG(pipe) (0xb034 + REG_OFFSET(pipe))
103*4882a593Smuzhiyun #define MIPI_VSYNC_COUNT_REG(pipe) (0xb038 + REG_OFFSET(pipe))
104*4882a593Smuzhiyun #define MIPI_VBP_COUNT_REG(pipe) (0xb03c + REG_OFFSET(pipe))
105*4882a593Smuzhiyun #define MIPI_VFP_COUNT_REG(pipe) (0xb040 + REG_OFFSET(pipe))
106*4882a593Smuzhiyun #define MIPI_HIGH_LOW_SWITCH_COUNT_REG(pipe) (0xb044 + REG_OFFSET(pipe))
107*4882a593Smuzhiyun #define MIPI_DPI_CONTROL_REG(pipe) (0xb048 + REG_OFFSET(pipe))
108*4882a593Smuzhiyun #define MIPI_DPI_DATA_REG(pipe) (0xb04c + REG_OFFSET(pipe))
109*4882a593Smuzhiyun #define MIPI_INIT_COUNT_REG(pipe) (0xb050 + REG_OFFSET(pipe))
110*4882a593Smuzhiyun #define MIPI_MAX_RETURN_PACK_SIZE_REG(pipe) (0xb054 + REG_OFFSET(pipe))
111*4882a593Smuzhiyun #define MIPI_VIDEO_MODE_FORMAT_REG(pipe) (0xb058 + REG_OFFSET(pipe))
112*4882a593Smuzhiyun #define MIPI_EOT_DISABLE_REG(pipe) (0xb05c + REG_OFFSET(pipe))
113*4882a593Smuzhiyun #define MIPI_LP_BYTECLK_REG(pipe) (0xb060 + REG_OFFSET(pipe))
114*4882a593Smuzhiyun #define MIPI_LP_GEN_DATA_REG(pipe) (0xb064 + REG_OFFSET(pipe))
115*4882a593Smuzhiyun #define MIPI_HS_GEN_DATA_REG(pipe) (0xb068 + REG_OFFSET(pipe))
116*4882a593Smuzhiyun #define MIPI_LP_GEN_CTRL_REG(pipe) (0xb06c + REG_OFFSET(pipe))
117*4882a593Smuzhiyun #define MIPI_HS_GEN_CTRL_REG(pipe) (0xb070 + REG_OFFSET(pipe))
118*4882a593Smuzhiyun #define MIPI_GEN_FIFO_STAT_REG(pipe) (0xb074 + REG_OFFSET(pipe))
119*4882a593Smuzhiyun #define MIPI_HS_LS_DBI_ENABLE_REG(pipe) (0xb078 + REG_OFFSET(pipe))
120*4882a593Smuzhiyun #define MIPI_DPHY_PARAM_REG(pipe) (0xb080 + REG_OFFSET(pipe))
121*4882a593Smuzhiyun #define MIPI_DBI_BW_CTRL_REG(pipe) (0xb084 + REG_OFFSET(pipe))
122*4882a593Smuzhiyun #define MIPI_CLK_LANE_SWITCH_TIME_CNT_REG(pipe) (0xb088 + REG_OFFSET(pipe))
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #define MIPI_CTRL_REG(pipe) (0xb104 + REG_OFFSET(pipe))
125*4882a593Smuzhiyun #define MIPI_DATA_ADD_REG(pipe) (0xb108 + REG_OFFSET(pipe))
126*4882a593Smuzhiyun #define MIPI_DATA_LEN_REG(pipe) (0xb10c + REG_OFFSET(pipe))
127*4882a593Smuzhiyun #define MIPI_CMD_ADD_REG(pipe) (0xb110 + REG_OFFSET(pipe))
128*4882a593Smuzhiyun #define MIPI_CMD_LEN_REG(pipe) (0xb114 + REG_OFFSET(pipe))
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* non-uniform reg offset */
131*4882a593Smuzhiyun #define MIPI_PORT_CONTROL(pipe) (CHECK_PIPE(pipe) ? MIPI_C : MIPI)
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun #define DSI_DEVICE_READY (0x1)
134*4882a593Smuzhiyun #define DSI_POWER_STATE_ULPS_ENTER (0x2 << 1)
135*4882a593Smuzhiyun #define DSI_POWER_STATE_ULPS_EXIT (0x1 << 1)
136*4882a593Smuzhiyun #define DSI_POWER_STATE_ULPS_OFFSET (0x1)
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define DSI_ONE_DATA_LANE (0x1)
140*4882a593Smuzhiyun #define DSI_TWO_DATA_LANE (0x2)
141*4882a593Smuzhiyun #define DSI_THREE_DATA_LANE (0X3)
142*4882a593Smuzhiyun #define DSI_FOUR_DATA_LANE (0x4)
143*4882a593Smuzhiyun #define DSI_DPI_VIRT_CHANNEL_OFFSET (0x3)
144*4882a593Smuzhiyun #define DSI_DBI_VIRT_CHANNEL_OFFSET (0x5)
145*4882a593Smuzhiyun #define DSI_DPI_COLOR_FORMAT_RGB565 (0x01 << 7)
146*4882a593Smuzhiyun #define DSI_DPI_COLOR_FORMAT_RGB666 (0x02 << 7)
147*4882a593Smuzhiyun #define DSI_DPI_COLOR_FORMAT_RGB666_UNPACK (0x03 << 7)
148*4882a593Smuzhiyun #define DSI_DPI_COLOR_FORMAT_RGB888 (0x04 << 7)
149*4882a593Smuzhiyun #define DSI_DBI_COLOR_FORMAT_OPTION2 (0x05 << 13)
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define DSI_INTR_STATE_RXSOTERROR BIT(0)
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define DSI_INTR_STATE_SPL_PKG_SENT BIT(30)
154*4882a593Smuzhiyun #define DSI_INTR_STATE_TE BIT(31)
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #define DSI_HS_TX_TIMEOUT_MASK (0xffffff)
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun #define DSI_LP_RX_TIMEOUT_MASK (0xffffff)
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #define DSI_TURN_AROUND_TIMEOUT_MASK (0x3f)
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #define DSI_RESET_TIMER_MASK (0xffff)
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun #define DSI_DBI_FIFO_WM_HALF (0x0)
165*4882a593Smuzhiyun #define DSI_DBI_FIFO_WM_QUARTER (0x1)
166*4882a593Smuzhiyun #define DSI_DBI_FIFO_WM_LOW (0x2)
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun #define DSI_DPI_TIMING_MASK (0xffff)
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun #define DSI_INIT_TIMER_MASK (0xffff)
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun #define DSI_DBI_RETURN_PACK_SIZE_MASK (0x3ff)
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun #define DSI_LP_BYTECLK_MASK (0x0ffff)
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #define DSI_HS_CTRL_GEN_SHORT_W0 (0x03)
177*4882a593Smuzhiyun #define DSI_HS_CTRL_GEN_SHORT_W1 (0x13)
178*4882a593Smuzhiyun #define DSI_HS_CTRL_GEN_SHORT_W2 (0x23)
179*4882a593Smuzhiyun #define DSI_HS_CTRL_GEN_R0 (0x04)
180*4882a593Smuzhiyun #define DSI_HS_CTRL_GEN_R1 (0x14)
181*4882a593Smuzhiyun #define DSI_HS_CTRL_GEN_R2 (0x24)
182*4882a593Smuzhiyun #define DSI_HS_CTRL_GEN_LONG_W (0x29)
183*4882a593Smuzhiyun #define DSI_HS_CTRL_MCS_SHORT_W0 (0x05)
184*4882a593Smuzhiyun #define DSI_HS_CTRL_MCS_SHORT_W1 (0x15)
185*4882a593Smuzhiyun #define DSI_HS_CTRL_MCS_R0 (0x06)
186*4882a593Smuzhiyun #define DSI_HS_CTRL_MCS_LONG_W (0x39)
187*4882a593Smuzhiyun #define DSI_HS_CTRL_VC_OFFSET (0x06)
188*4882a593Smuzhiyun #define DSI_HS_CTRL_WC_OFFSET (0x08)
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #define DSI_FIFO_GEN_HS_DATA_FULL BIT(0)
191*4882a593Smuzhiyun #define DSI_FIFO_GEN_HS_DATA_HALF_EMPTY BIT(1)
192*4882a593Smuzhiyun #define DSI_FIFO_GEN_HS_DATA_EMPTY BIT(2)
193*4882a593Smuzhiyun #define DSI_FIFO_GEN_LP_DATA_FULL BIT(8)
194*4882a593Smuzhiyun #define DSI_FIFO_GEN_LP_DATA_HALF_EMPTY BIT(9)
195*4882a593Smuzhiyun #define DSI_FIFO_GEN_LP_DATA_EMPTY BIT(10)
196*4882a593Smuzhiyun #define DSI_FIFO_GEN_HS_CTRL_FULL BIT(16)
197*4882a593Smuzhiyun #define DSI_FIFO_GEN_HS_CTRL_HALF_EMPTY BIT(17)
198*4882a593Smuzhiyun #define DSI_FIFO_GEN_HS_CTRL_EMPTY BIT(18)
199*4882a593Smuzhiyun #define DSI_FIFO_GEN_LP_CTRL_FULL BIT(24)
200*4882a593Smuzhiyun #define DSI_FIFO_GEN_LP_CTRL_HALF_EMPTY BIT(25)
201*4882a593Smuzhiyun #define DSI_FIFO_GEN_LP_CTRL_EMPTY BIT(26)
202*4882a593Smuzhiyun #define DSI_FIFO_DBI_EMPTY BIT(27)
203*4882a593Smuzhiyun #define DSI_FIFO_DPI_EMPTY BIT(28)
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun #define DSI_DBI_HS_LP_SWITCH_MASK (0x1)
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun #define DSI_HS_LP_SWITCH_COUNTER_OFFSET (0x0)
208*4882a593Smuzhiyun #define DSI_LP_HS_SWITCH_COUNTER_OFFSET (0x16)
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #define DSI_DPI_CTRL_HS_SHUTDOWN (0x00000001)
211*4882a593Smuzhiyun #define DSI_DPI_CTRL_HS_TURN_ON (0x00000002)
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /*dsi power modes*/
214*4882a593Smuzhiyun #define DSI_POWER_MODE_DISPLAY_ON BIT(2)
215*4882a593Smuzhiyun #define DSI_POWER_MODE_NORMAL_ON BIT(3)
216*4882a593Smuzhiyun #define DSI_POWER_MODE_SLEEP_OUT BIT(4)
217*4882a593Smuzhiyun #define DSI_POWER_MODE_PARTIAL_ON BIT(5)
218*4882a593Smuzhiyun #define DSI_POWER_MODE_IDLE_ON BIT(6)
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun enum {
221*4882a593Smuzhiyun MDFLD_DSI_VIDEO_NON_BURST_MODE_SYNC_PULSE = 1,
222*4882a593Smuzhiyun MDFLD_DSI_VIDEO_NON_BURST_MODE_SYNC_EVENTS = 2,
223*4882a593Smuzhiyun MDFLD_DSI_VIDEO_BURST_MODE = 3,
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #define DSI_DPI_COMPLETE_LAST_LINE BIT(2)
227*4882a593Smuzhiyun #define DSI_DPI_DISABLE_BTA BIT(3)
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun struct mdfld_dsi_connector {
230*4882a593Smuzhiyun struct gma_connector base;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun int pipe;
233*4882a593Smuzhiyun void *private;
234*4882a593Smuzhiyun void *pkg_sender;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* Connection status */
237*4882a593Smuzhiyun enum drm_connector_status status;
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun struct mdfld_dsi_encoder {
241*4882a593Smuzhiyun struct gma_encoder base;
242*4882a593Smuzhiyun void *private;
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /*
246*4882a593Smuzhiyun * DSI config, consists of one DSI connector, two DSI encoders.
247*4882a593Smuzhiyun * DRM will pick up on DSI encoder basing on differents configs.
248*4882a593Smuzhiyun */
249*4882a593Smuzhiyun struct mdfld_dsi_config {
250*4882a593Smuzhiyun struct drm_device *dev;
251*4882a593Smuzhiyun struct drm_display_mode *fixed_mode;
252*4882a593Smuzhiyun struct drm_display_mode *mode;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun struct mdfld_dsi_connector *connector;
255*4882a593Smuzhiyun struct mdfld_dsi_encoder *encoder;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun int changed;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun int bpp;
260*4882a593Smuzhiyun int lane_count;
261*4882a593Smuzhiyun /*Virtual channel number for this encoder*/
262*4882a593Smuzhiyun int channel_num;
263*4882a593Smuzhiyun /*video mode configure*/
264*4882a593Smuzhiyun int video_mode;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun int dvr_ic_inited;
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun
mdfld_dsi_connector(struct drm_connector * connector)269*4882a593Smuzhiyun static inline struct mdfld_dsi_connector *mdfld_dsi_connector(
270*4882a593Smuzhiyun struct drm_connector *connector)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun struct gma_connector *gma_connector;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun gma_connector = to_gma_connector(connector);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun return container_of(gma_connector, struct mdfld_dsi_connector, base);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
mdfld_dsi_encoder(struct drm_encoder * encoder)279*4882a593Smuzhiyun static inline struct mdfld_dsi_encoder *mdfld_dsi_encoder(
280*4882a593Smuzhiyun struct drm_encoder *encoder)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun struct gma_encoder *gma_encoder;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun gma_encoder = to_gma_encoder(encoder);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun return container_of(gma_encoder, struct mdfld_dsi_encoder, base);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static inline struct mdfld_dsi_config *
mdfld_dsi_get_config(struct mdfld_dsi_connector * connector)290*4882a593Smuzhiyun mdfld_dsi_get_config(struct mdfld_dsi_connector *connector)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun if (!connector)
293*4882a593Smuzhiyun return NULL;
294*4882a593Smuzhiyun return (struct mdfld_dsi_config *)connector->private;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
mdfld_dsi_get_pkg_sender(struct mdfld_dsi_config * config)297*4882a593Smuzhiyun static inline void *mdfld_dsi_get_pkg_sender(struct mdfld_dsi_config *config)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun struct mdfld_dsi_connector *dsi_connector;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (!config)
302*4882a593Smuzhiyun return NULL;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun dsi_connector = config->connector;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if (!dsi_connector)
307*4882a593Smuzhiyun return NULL;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return dsi_connector->pkg_sender;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun static inline struct mdfld_dsi_config *
mdfld_dsi_encoder_get_config(struct mdfld_dsi_encoder * encoder)313*4882a593Smuzhiyun mdfld_dsi_encoder_get_config(struct mdfld_dsi_encoder *encoder)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun if (!encoder)
316*4882a593Smuzhiyun return NULL;
317*4882a593Smuzhiyun return (struct mdfld_dsi_config *)encoder->private;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun static inline struct mdfld_dsi_connector *
mdfld_dsi_encoder_get_connector(struct mdfld_dsi_encoder * encoder)321*4882a593Smuzhiyun mdfld_dsi_encoder_get_connector(struct mdfld_dsi_encoder *encoder)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun struct mdfld_dsi_config *config;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (!encoder)
326*4882a593Smuzhiyun return NULL;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun config = mdfld_dsi_encoder_get_config(encoder);
329*4882a593Smuzhiyun if (!config)
330*4882a593Smuzhiyun return NULL;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return config->connector;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
mdfld_dsi_encoder_get_pkg_sender(struct mdfld_dsi_encoder * encoder)335*4882a593Smuzhiyun static inline void *mdfld_dsi_encoder_get_pkg_sender(
336*4882a593Smuzhiyun struct mdfld_dsi_encoder *encoder)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun struct mdfld_dsi_config *dsi_config;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun dsi_config = mdfld_dsi_encoder_get_config(encoder);
341*4882a593Smuzhiyun if (!dsi_config)
342*4882a593Smuzhiyun return NULL;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun return mdfld_dsi_get_pkg_sender(dsi_config);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
mdfld_dsi_encoder_get_pipe(struct mdfld_dsi_encoder * encoder)347*4882a593Smuzhiyun static inline int mdfld_dsi_encoder_get_pipe(struct mdfld_dsi_encoder *encoder)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun struct mdfld_dsi_connector *connector;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (!encoder)
352*4882a593Smuzhiyun return -1;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun connector = mdfld_dsi_encoder_get_connector(encoder);
355*4882a593Smuzhiyun if (!connector)
356*4882a593Smuzhiyun return -1;
357*4882a593Smuzhiyun return connector->pipe;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* Export functions */
361*4882a593Smuzhiyun extern void mdfld_dsi_gen_fifo_ready(struct drm_device *dev,
362*4882a593Smuzhiyun u32 gen_fifo_stat_reg, u32 fifo_stat);
363*4882a593Smuzhiyun extern void mdfld_dsi_brightness_init(struct mdfld_dsi_config *dsi_config,
364*4882a593Smuzhiyun int pipe);
365*4882a593Smuzhiyun extern void mdfld_dsi_brightness_control(struct drm_device *dev, int pipe,
366*4882a593Smuzhiyun int level);
367*4882a593Smuzhiyun extern void mdfld_dsi_output_init(struct drm_device *dev,
368*4882a593Smuzhiyun int pipe,
369*4882a593Smuzhiyun const struct panel_funcs *p_vid_funcs);
370*4882a593Smuzhiyun extern void mdfld_dsi_controller_init(struct mdfld_dsi_config *dsi_config,
371*4882a593Smuzhiyun int pipe);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun extern int mdfld_dsi_get_power_mode(struct mdfld_dsi_config *dsi_config,
374*4882a593Smuzhiyun u32 *mode, bool hs);
375*4882a593Smuzhiyun extern int mdfld_dsi_panel_reset(struct drm_device *dev, int pipe);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun #endif /*__MDFLD_DSI_OUTPUT_H__*/
378