1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3*4882a593Smuzhiyun * Copyright © 2006-2008,2010 Intel Corporation
4*4882a593Smuzhiyun * Jesse Barnes <jesse.barnes@intel.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the next
14*4882a593Smuzhiyun * paragraph) shall be included in all copies or substantial portions of the
15*4882a593Smuzhiyun * Software.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20*4882a593Smuzhiyun * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21*4882a593Smuzhiyun * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23*4882a593Smuzhiyun * DEALINGS IN THE SOFTWARE.
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * Authors:
26*4882a593Smuzhiyun * Eric Anholt <eric@anholt.net>
27*4882a593Smuzhiyun * Chris Wilson <chris@chris-wilson.co.uk>
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include <linux/delay.h>
31*4882a593Smuzhiyun #include <linux/i2c-algo-bit.h>
32*4882a593Smuzhiyun #include <linux/i2c.h>
33*4882a593Smuzhiyun #include <linux/module.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include "psb_drv.h"
36*4882a593Smuzhiyun #include "psb_intel_drv.h"
37*4882a593Smuzhiyun #include "psb_intel_reg.h"
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define _wait_for(COND, MS, W) ({ \
40*4882a593Smuzhiyun unsigned long timeout__ = jiffies + msecs_to_jiffies(MS); \
41*4882a593Smuzhiyun int ret__ = 0; \
42*4882a593Smuzhiyun while (! (COND)) { \
43*4882a593Smuzhiyun if (time_after(jiffies, timeout__)) { \
44*4882a593Smuzhiyun ret__ = -ETIMEDOUT; \
45*4882a593Smuzhiyun break; \
46*4882a593Smuzhiyun } \
47*4882a593Smuzhiyun if (W && !(in_atomic() || in_dbg_master())) msleep(W); \
48*4882a593Smuzhiyun } \
49*4882a593Smuzhiyun ret__; \
50*4882a593Smuzhiyun })
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define wait_for(COND, MS) _wait_for(COND, MS, 1)
53*4882a593Smuzhiyun #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define GMBUS_REG_READ(reg) ioread32(dev_priv->gmbus_reg + (reg))
56*4882a593Smuzhiyun #define GMBUS_REG_WRITE(reg, val) iowrite32((val), dev_priv->gmbus_reg + (reg))
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* Intel GPIO access functions */
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define I2C_RISEFALL_TIME 20
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static inline struct intel_gmbus *
to_intel_gmbus(struct i2c_adapter * i2c)63*4882a593Smuzhiyun to_intel_gmbus(struct i2c_adapter *i2c)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun return container_of(i2c, struct intel_gmbus, adapter);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun struct intel_gpio {
69*4882a593Smuzhiyun struct i2c_adapter adapter;
70*4882a593Smuzhiyun struct i2c_algo_bit_data algo;
71*4882a593Smuzhiyun struct drm_psb_private *dev_priv;
72*4882a593Smuzhiyun u32 reg;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun void
gma_intel_i2c_reset(struct drm_device * dev)76*4882a593Smuzhiyun gma_intel_i2c_reset(struct drm_device *dev)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun struct drm_psb_private *dev_priv = dev->dev_private;
79*4882a593Smuzhiyun GMBUS_REG_WRITE(GMBUS0, 0);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
intel_i2c_quirk_set(struct drm_psb_private * dev_priv,bool enable)82*4882a593Smuzhiyun static void intel_i2c_quirk_set(struct drm_psb_private *dev_priv, bool enable)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun /* When using bit bashing for I2C, this bit needs to be set to 1 */
85*4882a593Smuzhiyun /* FIXME: We are never Pineview, right?
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun u32 val;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun if (!IS_PINEVIEW(dev_priv->dev))
90*4882a593Smuzhiyun return;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun val = REG_READ(DSPCLK_GATE_D);
93*4882a593Smuzhiyun if (enable)
94*4882a593Smuzhiyun val |= DPCUNIT_CLOCK_GATE_DISABLE;
95*4882a593Smuzhiyun else
96*4882a593Smuzhiyun val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
97*4882a593Smuzhiyun REG_WRITE(DSPCLK_GATE_D, val);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun return;
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
get_reserved(struct intel_gpio * gpio)103*4882a593Smuzhiyun static u32 get_reserved(struct intel_gpio *gpio)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct drm_psb_private *dev_priv = gpio->dev_priv;
106*4882a593Smuzhiyun u32 reserved = 0;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* On most chips, these bits must be preserved in software. */
109*4882a593Smuzhiyun reserved = GMBUS_REG_READ(gpio->reg) &
110*4882a593Smuzhiyun (GPIO_DATA_PULLUP_DISABLE |
111*4882a593Smuzhiyun GPIO_CLOCK_PULLUP_DISABLE);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun return reserved;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
get_clock(void * data)116*4882a593Smuzhiyun static int get_clock(void *data)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun struct intel_gpio *gpio = data;
119*4882a593Smuzhiyun struct drm_psb_private *dev_priv = gpio->dev_priv;
120*4882a593Smuzhiyun u32 reserved = get_reserved(gpio);
121*4882a593Smuzhiyun GMBUS_REG_WRITE(gpio->reg, reserved | GPIO_CLOCK_DIR_MASK);
122*4882a593Smuzhiyun GMBUS_REG_WRITE(gpio->reg, reserved);
123*4882a593Smuzhiyun return (GMBUS_REG_READ(gpio->reg) & GPIO_CLOCK_VAL_IN) != 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
get_data(void * data)126*4882a593Smuzhiyun static int get_data(void *data)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun struct intel_gpio *gpio = data;
129*4882a593Smuzhiyun struct drm_psb_private *dev_priv = gpio->dev_priv;
130*4882a593Smuzhiyun u32 reserved = get_reserved(gpio);
131*4882a593Smuzhiyun GMBUS_REG_WRITE(gpio->reg, reserved | GPIO_DATA_DIR_MASK);
132*4882a593Smuzhiyun GMBUS_REG_WRITE(gpio->reg, reserved);
133*4882a593Smuzhiyun return (GMBUS_REG_READ(gpio->reg) & GPIO_DATA_VAL_IN) != 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
set_clock(void * data,int state_high)136*4882a593Smuzhiyun static void set_clock(void *data, int state_high)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun struct intel_gpio *gpio = data;
139*4882a593Smuzhiyun struct drm_psb_private *dev_priv = gpio->dev_priv;
140*4882a593Smuzhiyun u32 reserved = get_reserved(gpio);
141*4882a593Smuzhiyun u32 clock_bits;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (state_high)
144*4882a593Smuzhiyun clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
145*4882a593Smuzhiyun else
146*4882a593Smuzhiyun clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
147*4882a593Smuzhiyun GPIO_CLOCK_VAL_MASK;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun GMBUS_REG_WRITE(gpio->reg, reserved | clock_bits);
150*4882a593Smuzhiyun GMBUS_REG_READ(gpio->reg); /* Posting */
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
set_data(void * data,int state_high)153*4882a593Smuzhiyun static void set_data(void *data, int state_high)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun struct intel_gpio *gpio = data;
156*4882a593Smuzhiyun struct drm_psb_private *dev_priv = gpio->dev_priv;
157*4882a593Smuzhiyun u32 reserved = get_reserved(gpio);
158*4882a593Smuzhiyun u32 data_bits;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (state_high)
161*4882a593Smuzhiyun data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
162*4882a593Smuzhiyun else
163*4882a593Smuzhiyun data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
164*4882a593Smuzhiyun GPIO_DATA_VAL_MASK;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun GMBUS_REG_WRITE(gpio->reg, reserved | data_bits);
167*4882a593Smuzhiyun GMBUS_REG_READ(gpio->reg);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static struct i2c_adapter *
intel_gpio_create(struct drm_psb_private * dev_priv,u32 pin)171*4882a593Smuzhiyun intel_gpio_create(struct drm_psb_private *dev_priv, u32 pin)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun static const int map_pin_to_reg[] = {
174*4882a593Smuzhiyun 0,
175*4882a593Smuzhiyun GPIOB,
176*4882a593Smuzhiyun GPIOA,
177*4882a593Smuzhiyun GPIOC,
178*4882a593Smuzhiyun GPIOD,
179*4882a593Smuzhiyun GPIOE,
180*4882a593Smuzhiyun 0,
181*4882a593Smuzhiyun GPIOF,
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun struct intel_gpio *gpio;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun if (pin >= ARRAY_SIZE(map_pin_to_reg) || !map_pin_to_reg[pin])
186*4882a593Smuzhiyun return NULL;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun gpio = kzalloc(sizeof(struct intel_gpio), GFP_KERNEL);
189*4882a593Smuzhiyun if (gpio == NULL)
190*4882a593Smuzhiyun return NULL;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun gpio->reg = map_pin_to_reg[pin];
193*4882a593Smuzhiyun gpio->dev_priv = dev_priv;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun snprintf(gpio->adapter.name, sizeof(gpio->adapter.name),
196*4882a593Smuzhiyun "gma500 GPIO%c", "?BACDE?F"[pin]);
197*4882a593Smuzhiyun gpio->adapter.owner = THIS_MODULE;
198*4882a593Smuzhiyun gpio->adapter.algo_data = &gpio->algo;
199*4882a593Smuzhiyun gpio->adapter.dev.parent = &dev_priv->dev->pdev->dev;
200*4882a593Smuzhiyun gpio->algo.setsda = set_data;
201*4882a593Smuzhiyun gpio->algo.setscl = set_clock;
202*4882a593Smuzhiyun gpio->algo.getsda = get_data;
203*4882a593Smuzhiyun gpio->algo.getscl = get_clock;
204*4882a593Smuzhiyun gpio->algo.udelay = I2C_RISEFALL_TIME;
205*4882a593Smuzhiyun gpio->algo.timeout = usecs_to_jiffies(2200);
206*4882a593Smuzhiyun gpio->algo.data = gpio;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (i2c_bit_add_bus(&gpio->adapter))
209*4882a593Smuzhiyun goto out_free;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return &gpio->adapter;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun out_free:
214*4882a593Smuzhiyun kfree(gpio);
215*4882a593Smuzhiyun return NULL;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun static int
intel_i2c_quirk_xfer(struct drm_psb_private * dev_priv,struct i2c_adapter * adapter,struct i2c_msg * msgs,int num)219*4882a593Smuzhiyun intel_i2c_quirk_xfer(struct drm_psb_private *dev_priv,
220*4882a593Smuzhiyun struct i2c_adapter *adapter,
221*4882a593Smuzhiyun struct i2c_msg *msgs,
222*4882a593Smuzhiyun int num)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun struct intel_gpio *gpio = container_of(adapter,
225*4882a593Smuzhiyun struct intel_gpio,
226*4882a593Smuzhiyun adapter);
227*4882a593Smuzhiyun int ret;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun gma_intel_i2c_reset(dev_priv->dev);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun intel_i2c_quirk_set(dev_priv, true);
232*4882a593Smuzhiyun set_data(gpio, 1);
233*4882a593Smuzhiyun set_clock(gpio, 1);
234*4882a593Smuzhiyun udelay(I2C_RISEFALL_TIME);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun ret = adapter->algo->master_xfer(adapter, msgs, num);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun set_data(gpio, 1);
239*4882a593Smuzhiyun set_clock(gpio, 1);
240*4882a593Smuzhiyun intel_i2c_quirk_set(dev_priv, false);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun return ret;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun static int
gmbus_xfer(struct i2c_adapter * adapter,struct i2c_msg * msgs,int num)246*4882a593Smuzhiyun gmbus_xfer(struct i2c_adapter *adapter,
247*4882a593Smuzhiyun struct i2c_msg *msgs,
248*4882a593Smuzhiyun int num)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun struct intel_gmbus *bus = container_of(adapter,
251*4882a593Smuzhiyun struct intel_gmbus,
252*4882a593Smuzhiyun adapter);
253*4882a593Smuzhiyun struct drm_psb_private *dev_priv = adapter->algo_data;
254*4882a593Smuzhiyun int i, reg_offset;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (bus->force_bit)
257*4882a593Smuzhiyun return intel_i2c_quirk_xfer(dev_priv,
258*4882a593Smuzhiyun bus->force_bit, msgs, num);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun reg_offset = 0;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun GMBUS_REG_WRITE(GMBUS0 + reg_offset, bus->reg0);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun for (i = 0; i < num; i++) {
265*4882a593Smuzhiyun u16 len = msgs[i].len;
266*4882a593Smuzhiyun u8 *buf = msgs[i].buf;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (msgs[i].flags & I2C_M_RD) {
269*4882a593Smuzhiyun GMBUS_REG_WRITE(GMBUS1 + reg_offset,
270*4882a593Smuzhiyun GMBUS_CYCLE_WAIT |
271*4882a593Smuzhiyun (i + 1 == num ? GMBUS_CYCLE_STOP : 0) |
272*4882a593Smuzhiyun (len << GMBUS_BYTE_COUNT_SHIFT) |
273*4882a593Smuzhiyun (msgs[i].addr << GMBUS_SLAVE_ADDR_SHIFT) |
274*4882a593Smuzhiyun GMBUS_SLAVE_READ | GMBUS_SW_RDY);
275*4882a593Smuzhiyun GMBUS_REG_READ(GMBUS2+reg_offset);
276*4882a593Smuzhiyun do {
277*4882a593Smuzhiyun u32 val, loop = 0;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (wait_for(GMBUS_REG_READ(GMBUS2 + reg_offset) &
280*4882a593Smuzhiyun (GMBUS_SATOER | GMBUS_HW_RDY), 50))
281*4882a593Smuzhiyun goto timeout;
282*4882a593Smuzhiyun if (GMBUS_REG_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
283*4882a593Smuzhiyun goto clear_err;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun val = GMBUS_REG_READ(GMBUS3 + reg_offset);
286*4882a593Smuzhiyun do {
287*4882a593Smuzhiyun *buf++ = val & 0xff;
288*4882a593Smuzhiyun val >>= 8;
289*4882a593Smuzhiyun } while (--len && ++loop < 4);
290*4882a593Smuzhiyun } while (len);
291*4882a593Smuzhiyun } else {
292*4882a593Smuzhiyun u32 val, loop;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun val = loop = 0;
295*4882a593Smuzhiyun do {
296*4882a593Smuzhiyun val |= *buf++ << (8 * loop);
297*4882a593Smuzhiyun } while (--len && ++loop < 4);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun GMBUS_REG_WRITE(GMBUS3 + reg_offset, val);
300*4882a593Smuzhiyun GMBUS_REG_WRITE(GMBUS1 + reg_offset,
301*4882a593Smuzhiyun (i + 1 == num ? GMBUS_CYCLE_STOP : GMBUS_CYCLE_WAIT) |
302*4882a593Smuzhiyun (msgs[i].len << GMBUS_BYTE_COUNT_SHIFT) |
303*4882a593Smuzhiyun (msgs[i].addr << GMBUS_SLAVE_ADDR_SHIFT) |
304*4882a593Smuzhiyun GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
305*4882a593Smuzhiyun GMBUS_REG_READ(GMBUS2+reg_offset);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun while (len) {
308*4882a593Smuzhiyun if (wait_for(GMBUS_REG_READ(GMBUS2 + reg_offset) &
309*4882a593Smuzhiyun (GMBUS_SATOER | GMBUS_HW_RDY), 50))
310*4882a593Smuzhiyun goto timeout;
311*4882a593Smuzhiyun if (GMBUS_REG_READ(GMBUS2 + reg_offset) &
312*4882a593Smuzhiyun GMBUS_SATOER)
313*4882a593Smuzhiyun goto clear_err;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun val = loop = 0;
316*4882a593Smuzhiyun do {
317*4882a593Smuzhiyun val |= *buf++ << (8 * loop);
318*4882a593Smuzhiyun } while (--len && ++loop < 4);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun GMBUS_REG_WRITE(GMBUS3 + reg_offset, val);
321*4882a593Smuzhiyun GMBUS_REG_READ(GMBUS2+reg_offset);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (i + 1 < num && wait_for(GMBUS_REG_READ(GMBUS2 + reg_offset) & (GMBUS_SATOER | GMBUS_HW_WAIT_PHASE), 50))
326*4882a593Smuzhiyun goto timeout;
327*4882a593Smuzhiyun if (GMBUS_REG_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
328*4882a593Smuzhiyun goto clear_err;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun goto done;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun clear_err:
334*4882a593Smuzhiyun /* Toggle the Software Clear Interrupt bit. This has the effect
335*4882a593Smuzhiyun * of resetting the GMBUS controller and so clearing the
336*4882a593Smuzhiyun * BUS_ERROR raised by the slave's NAK.
337*4882a593Smuzhiyun */
338*4882a593Smuzhiyun GMBUS_REG_WRITE(GMBUS1 + reg_offset, GMBUS_SW_CLR_INT);
339*4882a593Smuzhiyun GMBUS_REG_WRITE(GMBUS1 + reg_offset, 0);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun done:
342*4882a593Smuzhiyun /* Mark the GMBUS interface as disabled. We will re-enable it at the
343*4882a593Smuzhiyun * start of the next xfer, till then let it sleep.
344*4882a593Smuzhiyun */
345*4882a593Smuzhiyun GMBUS_REG_WRITE(GMBUS0 + reg_offset, 0);
346*4882a593Smuzhiyun return i;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun timeout:
349*4882a593Smuzhiyun DRM_INFO("GMBUS timed out, falling back to bit banging on pin %d [%s]\n",
350*4882a593Smuzhiyun bus->reg0 & 0xff, bus->adapter.name);
351*4882a593Smuzhiyun GMBUS_REG_WRITE(GMBUS0 + reg_offset, 0);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* Hardware may not support GMBUS over these pins? Try GPIO bitbanging instead. */
354*4882a593Smuzhiyun bus->force_bit = intel_gpio_create(dev_priv, bus->reg0 & 0xff);
355*4882a593Smuzhiyun if (!bus->force_bit)
356*4882a593Smuzhiyun return -ENOMEM;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return intel_i2c_quirk_xfer(dev_priv, bus->force_bit, msgs, num);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
gmbus_func(struct i2c_adapter * adapter)361*4882a593Smuzhiyun static u32 gmbus_func(struct i2c_adapter *adapter)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun struct intel_gmbus *bus = container_of(adapter,
364*4882a593Smuzhiyun struct intel_gmbus,
365*4882a593Smuzhiyun adapter);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun if (bus->force_bit)
368*4882a593Smuzhiyun bus->force_bit->algo->functionality(bus->force_bit);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun return (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
371*4882a593Smuzhiyun /* I2C_FUNC_10BIT_ADDR | */
372*4882a593Smuzhiyun I2C_FUNC_SMBUS_READ_BLOCK_DATA |
373*4882a593Smuzhiyun I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun static const struct i2c_algorithm gmbus_algorithm = {
377*4882a593Smuzhiyun .master_xfer = gmbus_xfer,
378*4882a593Smuzhiyun .functionality = gmbus_func
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /**
382*4882a593Smuzhiyun * intel_gmbus_setup - instantiate all Intel i2c GMBuses
383*4882a593Smuzhiyun * @dev: DRM device
384*4882a593Smuzhiyun */
gma_intel_setup_gmbus(struct drm_device * dev)385*4882a593Smuzhiyun int gma_intel_setup_gmbus(struct drm_device *dev)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun static const char *names[GMBUS_NUM_PORTS] = {
388*4882a593Smuzhiyun "disabled",
389*4882a593Smuzhiyun "ssc",
390*4882a593Smuzhiyun "vga",
391*4882a593Smuzhiyun "panel",
392*4882a593Smuzhiyun "dpc",
393*4882a593Smuzhiyun "dpb",
394*4882a593Smuzhiyun "reserved",
395*4882a593Smuzhiyun "dpd",
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun struct drm_psb_private *dev_priv = dev->dev_private;
398*4882a593Smuzhiyun int ret, i;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun dev_priv->gmbus = kcalloc(GMBUS_NUM_PORTS, sizeof(struct intel_gmbus),
401*4882a593Smuzhiyun GFP_KERNEL);
402*4882a593Smuzhiyun if (dev_priv->gmbus == NULL)
403*4882a593Smuzhiyun return -ENOMEM;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun if (IS_MRST(dev))
406*4882a593Smuzhiyun dev_priv->gmbus_reg = dev_priv->aux_reg;
407*4882a593Smuzhiyun else
408*4882a593Smuzhiyun dev_priv->gmbus_reg = dev_priv->vdc_reg;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun for (i = 0; i < GMBUS_NUM_PORTS; i++) {
411*4882a593Smuzhiyun struct intel_gmbus *bus = &dev_priv->gmbus[i];
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun bus->adapter.owner = THIS_MODULE;
414*4882a593Smuzhiyun bus->adapter.class = I2C_CLASS_DDC;
415*4882a593Smuzhiyun snprintf(bus->adapter.name,
416*4882a593Smuzhiyun sizeof(bus->adapter.name),
417*4882a593Smuzhiyun "gma500 gmbus %s",
418*4882a593Smuzhiyun names[i]);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun bus->adapter.dev.parent = &dev->pdev->dev;
421*4882a593Smuzhiyun bus->adapter.algo_data = dev_priv;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun bus->adapter.algo = &gmbus_algorithm;
424*4882a593Smuzhiyun ret = i2c_add_adapter(&bus->adapter);
425*4882a593Smuzhiyun if (ret)
426*4882a593Smuzhiyun goto err;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* By default use a conservative clock rate */
429*4882a593Smuzhiyun bus->reg0 = i | GMBUS_RATE_100KHZ;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* XXX force bit banging until GMBUS is fully debugged */
432*4882a593Smuzhiyun bus->force_bit = intel_gpio_create(dev_priv, i);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun gma_intel_i2c_reset(dev_priv->dev);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun return 0;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun err:
440*4882a593Smuzhiyun while (i--) {
441*4882a593Smuzhiyun struct intel_gmbus *bus = &dev_priv->gmbus[i];
442*4882a593Smuzhiyun i2c_del_adapter(&bus->adapter);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun kfree(dev_priv->gmbus);
445*4882a593Smuzhiyun dev_priv->gmbus = NULL;
446*4882a593Smuzhiyun return ret;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
gma_intel_gmbus_set_speed(struct i2c_adapter * adapter,int speed)449*4882a593Smuzhiyun void gma_intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun struct intel_gmbus *bus = to_intel_gmbus(adapter);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* speed:
454*4882a593Smuzhiyun * 0x0 = 100 KHz
455*4882a593Smuzhiyun * 0x1 = 50 KHz
456*4882a593Smuzhiyun * 0x2 = 400 KHz
457*4882a593Smuzhiyun * 0x3 = 1000 Khz
458*4882a593Smuzhiyun */
459*4882a593Smuzhiyun bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | (speed << 8);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
gma_intel_gmbus_force_bit(struct i2c_adapter * adapter,bool force_bit)462*4882a593Smuzhiyun void gma_intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun struct intel_gmbus *bus = to_intel_gmbus(adapter);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (force_bit) {
467*4882a593Smuzhiyun if (bus->force_bit == NULL) {
468*4882a593Smuzhiyun struct drm_psb_private *dev_priv = adapter->algo_data;
469*4882a593Smuzhiyun bus->force_bit = intel_gpio_create(dev_priv,
470*4882a593Smuzhiyun bus->reg0 & 0xff);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun } else {
473*4882a593Smuzhiyun if (bus->force_bit) {
474*4882a593Smuzhiyun i2c_del_adapter(bus->force_bit);
475*4882a593Smuzhiyun kfree(bus->force_bit);
476*4882a593Smuzhiyun bus->force_bit = NULL;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
gma_intel_teardown_gmbus(struct drm_device * dev)481*4882a593Smuzhiyun void gma_intel_teardown_gmbus(struct drm_device *dev)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun struct drm_psb_private *dev_priv = dev->dev_private;
484*4882a593Smuzhiyun int i;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun if (dev_priv->gmbus == NULL)
487*4882a593Smuzhiyun return;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun for (i = 0; i < GMBUS_NUM_PORTS; i++) {
490*4882a593Smuzhiyun struct intel_gmbus *bus = &dev_priv->gmbus[i];
491*4882a593Smuzhiyun if (bus->force_bit) {
492*4882a593Smuzhiyun i2c_del_adapter(bus->force_bit);
493*4882a593Smuzhiyun kfree(bus->force_bit);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun i2c_del_adapter(&bus->adapter);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun dev_priv->gmbus_reg = NULL; /* iounmap is done in driver_unload */
499*4882a593Smuzhiyun kfree(dev_priv->gmbus);
500*4882a593Smuzhiyun dev_priv->gmbus = NULL;
501*4882a593Smuzhiyun }
502