1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Cloned from drivers/media/video/s5p-tv/regs-mixer.h 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd. 7*4882a593Smuzhiyun * http://www.samsung.com/ 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * Mixer register header file for Samsung Mixer driver 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun #ifndef SAMSUNG_REGS_MIXER_H 12*4882a593Smuzhiyun #define SAMSUNG_REGS_MIXER_H 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* 15*4882a593Smuzhiyun * Register part 16*4882a593Smuzhiyun */ 17*4882a593Smuzhiyun #define MXR_STATUS 0x0000 18*4882a593Smuzhiyun #define MXR_CFG 0x0004 19*4882a593Smuzhiyun #define MXR_INT_EN 0x0008 20*4882a593Smuzhiyun #define MXR_INT_STATUS 0x000C 21*4882a593Smuzhiyun #define MXR_LAYER_CFG 0x0010 22*4882a593Smuzhiyun #define MXR_VIDEO_CFG 0x0014 23*4882a593Smuzhiyun #define MXR_GRAPHIC0_CFG 0x0020 24*4882a593Smuzhiyun #define MXR_GRAPHIC0_BASE 0x0024 25*4882a593Smuzhiyun #define MXR_GRAPHIC0_SPAN 0x0028 26*4882a593Smuzhiyun #define MXR_GRAPHIC0_SXY 0x002C 27*4882a593Smuzhiyun #define MXR_GRAPHIC0_WH 0x0030 28*4882a593Smuzhiyun #define MXR_GRAPHIC0_DXY 0x0034 29*4882a593Smuzhiyun #define MXR_GRAPHIC0_BLANK 0x0038 30*4882a593Smuzhiyun #define MXR_GRAPHIC1_CFG 0x0040 31*4882a593Smuzhiyun #define MXR_GRAPHIC1_BASE 0x0044 32*4882a593Smuzhiyun #define MXR_GRAPHIC1_SPAN 0x0048 33*4882a593Smuzhiyun #define MXR_GRAPHIC1_SXY 0x004C 34*4882a593Smuzhiyun #define MXR_GRAPHIC1_WH 0x0050 35*4882a593Smuzhiyun #define MXR_GRAPHIC1_DXY 0x0054 36*4882a593Smuzhiyun #define MXR_GRAPHIC1_BLANK 0x0058 37*4882a593Smuzhiyun #define MXR_BG_CFG 0x0060 38*4882a593Smuzhiyun #define MXR_BG_COLOR0 0x0064 39*4882a593Smuzhiyun #define MXR_BG_COLOR1 0x0068 40*4882a593Smuzhiyun #define MXR_BG_COLOR2 0x006C 41*4882a593Smuzhiyun #define MXR_CM_COEFF_Y 0x0080 42*4882a593Smuzhiyun #define MXR_CM_COEFF_CB 0x0084 43*4882a593Smuzhiyun #define MXR_CM_COEFF_CR 0x0088 44*4882a593Smuzhiyun #define MXR_MO 0x0304 45*4882a593Smuzhiyun #define MXR_RESOLUTION 0x0310 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define MXR_CFG_S 0x2004 48*4882a593Smuzhiyun #define MXR_GRAPHIC0_BASE_S 0x2024 49*4882a593Smuzhiyun #define MXR_GRAPHIC1_BASE_S 0x2044 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun /* for parametrized access to layer registers */ 52*4882a593Smuzhiyun #define MXR_GRAPHIC_CFG(i) (0x0020 + (i) * 0x20) 53*4882a593Smuzhiyun #define MXR_GRAPHIC_BASE(i) (0x0024 + (i) * 0x20) 54*4882a593Smuzhiyun #define MXR_GRAPHIC_SPAN(i) (0x0028 + (i) * 0x20) 55*4882a593Smuzhiyun #define MXR_GRAPHIC_SXY(i) (0x002C + (i) * 0x20) 56*4882a593Smuzhiyun #define MXR_GRAPHIC_WH(i) (0x0030 + (i) * 0x20) 57*4882a593Smuzhiyun #define MXR_GRAPHIC_DXY(i) (0x0034 + (i) * 0x20) 58*4882a593Smuzhiyun #define MXR_GRAPHIC_BLANK(i) (0x0038 + (i) * 0x20) 59*4882a593Smuzhiyun #define MXR_GRAPHIC_BASE_S(i) (0x2024 + (i) * 0x20) 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun /* 62*4882a593Smuzhiyun * Bit definition part 63*4882a593Smuzhiyun */ 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun /* generates mask for range of bits */ 66*4882a593Smuzhiyun #define MXR_MASK(high_bit, low_bit) \ 67*4882a593Smuzhiyun (((2 << ((high_bit) - (low_bit))) - 1) << (low_bit)) 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define MXR_MASK_VAL(val, high_bit, low_bit) \ 70*4882a593Smuzhiyun (((val) << (low_bit)) & MXR_MASK(high_bit, low_bit)) 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun /* bits for MXR_STATUS */ 73*4882a593Smuzhiyun #define MXR_STATUS_SOFT_RESET (1 << 8) 74*4882a593Smuzhiyun #define MXR_STATUS_16_BURST (1 << 7) 75*4882a593Smuzhiyun #define MXR_STATUS_BURST_MASK (1 << 7) 76*4882a593Smuzhiyun #define MXR_STATUS_BIG_ENDIAN (1 << 3) 77*4882a593Smuzhiyun #define MXR_STATUS_ENDIAN_MASK (1 << 3) 78*4882a593Smuzhiyun #define MXR_STATUS_SYNC_ENABLE (1 << 2) 79*4882a593Smuzhiyun #define MXR_STATUS_REG_IDLE (1 << 1) 80*4882a593Smuzhiyun #define MXR_STATUS_REG_RUN (1 << 0) 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* bits for MXR_CFG */ 83*4882a593Smuzhiyun #define MXR_CFG_LAYER_UPDATE (1 << 31) 84*4882a593Smuzhiyun #define MXR_CFG_LAYER_UPDATE_COUNT_MASK (3 << 29) 85*4882a593Smuzhiyun #define MXR_CFG_QUANT_RANGE_FULL (0 << 9) 86*4882a593Smuzhiyun #define MXR_CFG_QUANT_RANGE_LIMITED (1 << 9) 87*4882a593Smuzhiyun #define MXR_CFG_RGB601 (0 << 10) 88*4882a593Smuzhiyun #define MXR_CFG_RGB709 (1 << 10) 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun #define MXR_CFG_RGB_FMT_MASK 0x600 91*4882a593Smuzhiyun #define MXR_CFG_OUT_YUV444 (0 << 8) 92*4882a593Smuzhiyun #define MXR_CFG_OUT_RGB888 (1 << 8) 93*4882a593Smuzhiyun #define MXR_CFG_OUT_MASK (1 << 8) 94*4882a593Smuzhiyun #define MXR_CFG_DST_SDO (0 << 7) 95*4882a593Smuzhiyun #define MXR_CFG_DST_HDMI (1 << 7) 96*4882a593Smuzhiyun #define MXR_CFG_DST_MASK (1 << 7) 97*4882a593Smuzhiyun #define MXR_CFG_SCAN_HD_720 (0 << 6) 98*4882a593Smuzhiyun #define MXR_CFG_SCAN_HD_1080 (1 << 6) 99*4882a593Smuzhiyun #define MXR_CFG_GRP1_ENABLE (1 << 5) 100*4882a593Smuzhiyun #define MXR_CFG_GRP0_ENABLE (1 << 4) 101*4882a593Smuzhiyun #define MXR_CFG_VP_ENABLE (1 << 3) 102*4882a593Smuzhiyun #define MXR_CFG_SCAN_INTERLACE (0 << 2) 103*4882a593Smuzhiyun #define MXR_CFG_SCAN_PROGRESSIVE (1 << 2) 104*4882a593Smuzhiyun #define MXR_CFG_SCAN_NTSC (0 << 1) 105*4882a593Smuzhiyun #define MXR_CFG_SCAN_PAL (1 << 1) 106*4882a593Smuzhiyun #define MXR_CFG_SCAN_SD (0 << 0) 107*4882a593Smuzhiyun #define MXR_CFG_SCAN_HD (1 << 0) 108*4882a593Smuzhiyun #define MXR_CFG_SCAN_MASK 0x47 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* bits for MXR_VIDEO_CFG */ 111*4882a593Smuzhiyun #define MXR_VID_CFG_BLEND_EN (1 << 16) 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun /* bits for MXR_GRAPHICn_CFG */ 114*4882a593Smuzhiyun #define MXR_GRP_CFG_COLOR_KEY_DISABLE (1 << 21) 115*4882a593Smuzhiyun #define MXR_GRP_CFG_BLEND_PRE_MUL (1 << 20) 116*4882a593Smuzhiyun #define MXR_GRP_CFG_WIN_BLEND_EN (1 << 17) 117*4882a593Smuzhiyun #define MXR_GRP_CFG_PIXEL_BLEND_EN (1 << 16) 118*4882a593Smuzhiyun #define MXR_GRP_CFG_MISC_MASK ((3 << 16) | (3 << 20) | 0xff) 119*4882a593Smuzhiyun #define MXR_GRP_CFG_FORMAT_VAL(x) MXR_MASK_VAL(x, 11, 8) 120*4882a593Smuzhiyun #define MXR_GRP_CFG_FORMAT_MASK MXR_GRP_CFG_FORMAT_VAL(~0) 121*4882a593Smuzhiyun #define MXR_GRP_CFG_ALPHA_VAL(x) MXR_MASK_VAL(x, 7, 0) 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun /* bits for MXR_GRAPHICn_WH */ 124*4882a593Smuzhiyun #define MXR_GRP_WH_H_SCALE(x) MXR_MASK_VAL(x, 28, 28) 125*4882a593Smuzhiyun #define MXR_GRP_WH_V_SCALE(x) MXR_MASK_VAL(x, 12, 12) 126*4882a593Smuzhiyun #define MXR_GRP_WH_WIDTH(x) MXR_MASK_VAL(x, 26, 16) 127*4882a593Smuzhiyun #define MXR_GRP_WH_HEIGHT(x) MXR_MASK_VAL(x, 10, 0) 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* bits for MXR_RESOLUTION */ 130*4882a593Smuzhiyun #define MXR_MXR_RES_HEIGHT(x) MXR_MASK_VAL(x, 26, 16) 131*4882a593Smuzhiyun #define MXR_MXR_RES_WIDTH(x) MXR_MASK_VAL(x, 10, 0) 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun /* bits for MXR_GRAPHICn_SXY */ 134*4882a593Smuzhiyun #define MXR_GRP_SXY_SX(x) MXR_MASK_VAL(x, 26, 16) 135*4882a593Smuzhiyun #define MXR_GRP_SXY_SY(x) MXR_MASK_VAL(x, 10, 0) 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun /* bits for MXR_GRAPHICn_DXY */ 138*4882a593Smuzhiyun #define MXR_GRP_DXY_DX(x) MXR_MASK_VAL(x, 26, 16) 139*4882a593Smuzhiyun #define MXR_GRP_DXY_DY(x) MXR_MASK_VAL(x, 10, 0) 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun /* bits for MXR_INT_EN */ 142*4882a593Smuzhiyun #define MXR_INT_EN_VSYNC (1 << 11) 143*4882a593Smuzhiyun #define MXR_INT_EN_ALL (0x0f << 8) 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun /* bits for MXR_INT_STATUS */ 146*4882a593Smuzhiyun #define MXR_INT_CLEAR_VSYNC (1 << 11) 147*4882a593Smuzhiyun #define MXR_INT_STATUS_VSYNC (1 << 0) 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /* bits for MXR_LAYER_CFG */ 150*4882a593Smuzhiyun #define MXR_LAYER_CFG_GRP1_VAL(x) MXR_MASK_VAL(x, 11, 8) 151*4882a593Smuzhiyun #define MXR_LAYER_CFG_GRP1_MASK MXR_LAYER_CFG_GRP1_VAL(~0) 152*4882a593Smuzhiyun #define MXR_LAYER_CFG_GRP0_VAL(x) MXR_MASK_VAL(x, 7, 4) 153*4882a593Smuzhiyun #define MXR_LAYER_CFG_GRP0_MASK MXR_LAYER_CFG_GRP0_VAL(~0) 154*4882a593Smuzhiyun #define MXR_LAYER_CFG_VP_VAL(x) MXR_MASK_VAL(x, 3, 0) 155*4882a593Smuzhiyun #define MXR_LAYER_CFG_VP_MASK MXR_LAYER_CFG_VP_VAL(~0) 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun /* bits for MXR_CM_COEFF_Y */ 158*4882a593Smuzhiyun #define MXR_CM_COEFF_RGB_FULL (1 << 30) 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #endif /* SAMSUNG_REGS_MIXER_H */ 161*4882a593Smuzhiyun 162