xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/exynos/exynos_drm_scaler.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2017 Samsung Electronics Co.Ltd
4*4882a593Smuzhiyun  * Author:
5*4882a593Smuzhiyun  *	Andrzej Pietrasiewicz <andrzejtp2010@gmail.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/component.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
19*4882a593Smuzhiyun #include <drm/exynos_drm.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "exynos_drm_drv.h"
22*4882a593Smuzhiyun #include "exynos_drm_fb.h"
23*4882a593Smuzhiyun #include "exynos_drm_ipp.h"
24*4882a593Smuzhiyun #include "regs-scaler.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define scaler_read(offset)		readl(scaler->regs + (offset))
27*4882a593Smuzhiyun #define scaler_write(cfg, offset)	writel(cfg, scaler->regs + (offset))
28*4882a593Smuzhiyun #define SCALER_MAX_CLK			4
29*4882a593Smuzhiyun #define SCALER_AUTOSUSPEND_DELAY	2000
30*4882a593Smuzhiyun #define SCALER_RESET_WAIT_RETRIES	100
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun struct scaler_data {
33*4882a593Smuzhiyun 	const char	*clk_name[SCALER_MAX_CLK];
34*4882a593Smuzhiyun 	unsigned int	num_clk;
35*4882a593Smuzhiyun 	const struct exynos_drm_ipp_formats *formats;
36*4882a593Smuzhiyun 	unsigned int	num_formats;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun struct scaler_context {
40*4882a593Smuzhiyun 	struct exynos_drm_ipp		ipp;
41*4882a593Smuzhiyun 	struct drm_device		*drm_dev;
42*4882a593Smuzhiyun 	void				*dma_priv;
43*4882a593Smuzhiyun 	struct device			*dev;
44*4882a593Smuzhiyun 	void __iomem			*regs;
45*4882a593Smuzhiyun 	struct clk			*clock[SCALER_MAX_CLK];
46*4882a593Smuzhiyun 	struct exynos_drm_ipp_task	*task;
47*4882a593Smuzhiyun 	const struct scaler_data	*scaler_data;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct scaler_format {
51*4882a593Smuzhiyun 	u32	drm_fmt;
52*4882a593Smuzhiyun 	u32	internal_fmt;
53*4882a593Smuzhiyun 	u32	chroma_tile_w;
54*4882a593Smuzhiyun 	u32	chroma_tile_h;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static const struct scaler_format scaler_formats[] = {
58*4882a593Smuzhiyun 	{ DRM_FORMAT_NV12, SCALER_YUV420_2P_UV, 8, 8 },
59*4882a593Smuzhiyun 	{ DRM_FORMAT_NV21, SCALER_YUV420_2P_VU, 8, 8 },
60*4882a593Smuzhiyun 	{ DRM_FORMAT_YUV420, SCALER_YUV420_3P, 8, 8 },
61*4882a593Smuzhiyun 	{ DRM_FORMAT_YUYV, SCALER_YUV422_1P_YUYV, 16, 16 },
62*4882a593Smuzhiyun 	{ DRM_FORMAT_UYVY, SCALER_YUV422_1P_UYVY, 16, 16 },
63*4882a593Smuzhiyun 	{ DRM_FORMAT_YVYU, SCALER_YUV422_1P_YVYU, 16, 16 },
64*4882a593Smuzhiyun 	{ DRM_FORMAT_NV16, SCALER_YUV422_2P_UV, 8, 16 },
65*4882a593Smuzhiyun 	{ DRM_FORMAT_NV61, SCALER_YUV422_2P_VU, 8, 16 },
66*4882a593Smuzhiyun 	{ DRM_FORMAT_YUV422, SCALER_YUV422_3P, 8, 16 },
67*4882a593Smuzhiyun 	{ DRM_FORMAT_NV24, SCALER_YUV444_2P_UV, 16, 16 },
68*4882a593Smuzhiyun 	{ DRM_FORMAT_NV42, SCALER_YUV444_2P_VU, 16, 16 },
69*4882a593Smuzhiyun 	{ DRM_FORMAT_YUV444, SCALER_YUV444_3P, 16, 16 },
70*4882a593Smuzhiyun 	{ DRM_FORMAT_RGB565, SCALER_RGB_565, 0, 0 },
71*4882a593Smuzhiyun 	{ DRM_FORMAT_XRGB1555, SCALER_ARGB1555, 0, 0 },
72*4882a593Smuzhiyun 	{ DRM_FORMAT_ARGB1555, SCALER_ARGB1555, 0, 0 },
73*4882a593Smuzhiyun 	{ DRM_FORMAT_XRGB4444, SCALER_ARGB4444, 0, 0 },
74*4882a593Smuzhiyun 	{ DRM_FORMAT_ARGB4444, SCALER_ARGB4444, 0, 0 },
75*4882a593Smuzhiyun 	{ DRM_FORMAT_XRGB8888, SCALER_ARGB8888, 0, 0 },
76*4882a593Smuzhiyun 	{ DRM_FORMAT_ARGB8888, SCALER_ARGB8888, 0, 0 },
77*4882a593Smuzhiyun 	{ DRM_FORMAT_RGBX8888, SCALER_RGBA8888, 0, 0 },
78*4882a593Smuzhiyun 	{ DRM_FORMAT_RGBA8888, SCALER_RGBA8888, 0, 0 },
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
scaler_get_format(u32 drm_fmt)81*4882a593Smuzhiyun static const struct scaler_format *scaler_get_format(u32 drm_fmt)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	int i;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(scaler_formats); i++)
86*4882a593Smuzhiyun 		if (scaler_formats[i].drm_fmt == drm_fmt)
87*4882a593Smuzhiyun 			return &scaler_formats[i];
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	return NULL;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
scaler_reset(struct scaler_context * scaler)92*4882a593Smuzhiyun static inline int scaler_reset(struct scaler_context *scaler)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	int retry = SCALER_RESET_WAIT_RETRIES;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	scaler_write(SCALER_CFG_SOFT_RESET, SCALER_CFG);
97*4882a593Smuzhiyun 	do {
98*4882a593Smuzhiyun 		cpu_relax();
99*4882a593Smuzhiyun 	} while (--retry > 1 &&
100*4882a593Smuzhiyun 		 scaler_read(SCALER_CFG) & SCALER_CFG_SOFT_RESET);
101*4882a593Smuzhiyun 	do {
102*4882a593Smuzhiyun 		cpu_relax();
103*4882a593Smuzhiyun 		scaler_write(1, SCALER_INT_EN);
104*4882a593Smuzhiyun 	} while (--retry > 0 && scaler_read(SCALER_INT_EN) != 1);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	return retry ? 0 : -EIO;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
scaler_enable_int(struct scaler_context * scaler)109*4882a593Smuzhiyun static inline void scaler_enable_int(struct scaler_context *scaler)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	u32 val;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	val = SCALER_INT_EN_TIMEOUT |
114*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_BLEND |
115*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_RATIO |
116*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_DST_HEIGHT |
117*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_DST_WIDTH |
118*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_DST_V_POS |
119*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_DST_H_POS |
120*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_DST_C_SPAN |
121*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_DST_Y_SPAN |
122*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_DST_CR_BASE |
123*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_DST_CB_BASE |
124*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_DST_Y_BASE |
125*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_DST_COLOR |
126*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_SRC_HEIGHT |
127*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_SRC_WIDTH |
128*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_SRC_CV_POS |
129*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_SRC_CH_POS |
130*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_SRC_YV_POS |
131*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_SRC_YH_POS |
132*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_DST_SPAN |
133*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_SRC_Y_SPAN |
134*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_SRC_CR_BASE |
135*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_SRC_CB_BASE |
136*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_SRC_Y_BASE |
137*4882a593Smuzhiyun 		SCALER_INT_EN_ILLEGAL_SRC_COLOR |
138*4882a593Smuzhiyun 		SCALER_INT_EN_FRAME_END;
139*4882a593Smuzhiyun 	scaler_write(val, SCALER_INT_EN);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
scaler_set_src_fmt(struct scaler_context * scaler,u32 src_fmt,u32 tile)142*4882a593Smuzhiyun static inline void scaler_set_src_fmt(struct scaler_context *scaler,
143*4882a593Smuzhiyun 	u32 src_fmt, u32 tile)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	u32 val;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	val = SCALER_SRC_CFG_SET_COLOR_FORMAT(src_fmt) | (tile << 10);
148*4882a593Smuzhiyun 	scaler_write(val, SCALER_SRC_CFG);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
scaler_set_src_base(struct scaler_context * scaler,struct exynos_drm_ipp_buffer * src_buf)151*4882a593Smuzhiyun static inline void scaler_set_src_base(struct scaler_context *scaler,
152*4882a593Smuzhiyun 	struct exynos_drm_ipp_buffer *src_buf)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	static unsigned int bases[] = {
155*4882a593Smuzhiyun 		SCALER_SRC_Y_BASE,
156*4882a593Smuzhiyun 		SCALER_SRC_CB_BASE,
157*4882a593Smuzhiyun 		SCALER_SRC_CR_BASE,
158*4882a593Smuzhiyun 	};
159*4882a593Smuzhiyun 	int i;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	for (i = 0; i < src_buf->format->num_planes; ++i)
162*4882a593Smuzhiyun 		scaler_write(src_buf->dma_addr[i], bases[i]);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
scaler_set_src_span(struct scaler_context * scaler,struct exynos_drm_ipp_buffer * src_buf)165*4882a593Smuzhiyun static inline void scaler_set_src_span(struct scaler_context *scaler,
166*4882a593Smuzhiyun 	struct exynos_drm_ipp_buffer *src_buf)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	u32 val;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	val = SCALER_SRC_SPAN_SET_Y_SPAN(src_buf->buf.pitch[0] /
171*4882a593Smuzhiyun 		src_buf->format->cpp[0]);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	if (src_buf->format->num_planes > 1)
174*4882a593Smuzhiyun 		val |= SCALER_SRC_SPAN_SET_C_SPAN(src_buf->buf.pitch[1]);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	scaler_write(val, SCALER_SRC_SPAN);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
scaler_set_src_luma_chroma_pos(struct scaler_context * scaler,struct drm_exynos_ipp_task_rect * src_pos,const struct scaler_format * fmt)179*4882a593Smuzhiyun static inline void scaler_set_src_luma_chroma_pos(struct scaler_context *scaler,
180*4882a593Smuzhiyun 			struct drm_exynos_ipp_task_rect *src_pos,
181*4882a593Smuzhiyun 			const struct scaler_format *fmt)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	u32 val;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	val = SCALER_SRC_Y_POS_SET_YH_POS(src_pos->x << 2);
186*4882a593Smuzhiyun 	val |=  SCALER_SRC_Y_POS_SET_YV_POS(src_pos->y << 2);
187*4882a593Smuzhiyun 	scaler_write(val, SCALER_SRC_Y_POS);
188*4882a593Smuzhiyun 	val = SCALER_SRC_C_POS_SET_CH_POS(
189*4882a593Smuzhiyun 		(src_pos->x * fmt->chroma_tile_w / 16) << 2);
190*4882a593Smuzhiyun 	val |=  SCALER_SRC_C_POS_SET_CV_POS(
191*4882a593Smuzhiyun 		(src_pos->y * fmt->chroma_tile_h / 16) << 2);
192*4882a593Smuzhiyun 	scaler_write(val, SCALER_SRC_C_POS);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
scaler_set_src_wh(struct scaler_context * scaler,struct drm_exynos_ipp_task_rect * src_pos)195*4882a593Smuzhiyun static inline void scaler_set_src_wh(struct scaler_context *scaler,
196*4882a593Smuzhiyun 	struct drm_exynos_ipp_task_rect *src_pos)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	u32 val;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	val = SCALER_SRC_WH_SET_WIDTH(src_pos->w);
201*4882a593Smuzhiyun 	val |= SCALER_SRC_WH_SET_HEIGHT(src_pos->h);
202*4882a593Smuzhiyun 	scaler_write(val, SCALER_SRC_WH);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
scaler_set_dst_fmt(struct scaler_context * scaler,u32 dst_fmt)205*4882a593Smuzhiyun static inline void scaler_set_dst_fmt(struct scaler_context *scaler,
206*4882a593Smuzhiyun 	u32 dst_fmt)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	u32 val;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	val = SCALER_DST_CFG_SET_COLOR_FORMAT(dst_fmt);
211*4882a593Smuzhiyun 	scaler_write(val, SCALER_DST_CFG);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
scaler_set_dst_base(struct scaler_context * scaler,struct exynos_drm_ipp_buffer * dst_buf)214*4882a593Smuzhiyun static inline void scaler_set_dst_base(struct scaler_context *scaler,
215*4882a593Smuzhiyun 	struct exynos_drm_ipp_buffer *dst_buf)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	static unsigned int bases[] = {
218*4882a593Smuzhiyun 		SCALER_DST_Y_BASE,
219*4882a593Smuzhiyun 		SCALER_DST_CB_BASE,
220*4882a593Smuzhiyun 		SCALER_DST_CR_BASE,
221*4882a593Smuzhiyun 	};
222*4882a593Smuzhiyun 	int i;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	for (i = 0; i < dst_buf->format->num_planes; ++i)
225*4882a593Smuzhiyun 		scaler_write(dst_buf->dma_addr[i], bases[i]);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
scaler_set_dst_span(struct scaler_context * scaler,struct exynos_drm_ipp_buffer * dst_buf)228*4882a593Smuzhiyun static inline void scaler_set_dst_span(struct scaler_context *scaler,
229*4882a593Smuzhiyun 	struct exynos_drm_ipp_buffer *dst_buf)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	u32 val;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	val = SCALER_DST_SPAN_SET_Y_SPAN(dst_buf->buf.pitch[0] /
234*4882a593Smuzhiyun 		dst_buf->format->cpp[0]);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	if (dst_buf->format->num_planes > 1)
237*4882a593Smuzhiyun 		val |= SCALER_DST_SPAN_SET_C_SPAN(dst_buf->buf.pitch[1]);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	scaler_write(val, SCALER_DST_SPAN);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
scaler_set_dst_luma_pos(struct scaler_context * scaler,struct drm_exynos_ipp_task_rect * dst_pos)242*4882a593Smuzhiyun static inline void scaler_set_dst_luma_pos(struct scaler_context *scaler,
243*4882a593Smuzhiyun 	struct drm_exynos_ipp_task_rect *dst_pos)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	u32 val;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	val = SCALER_DST_WH_SET_WIDTH(dst_pos->w);
248*4882a593Smuzhiyun 	val |= SCALER_DST_WH_SET_HEIGHT(dst_pos->h);
249*4882a593Smuzhiyun 	scaler_write(val, SCALER_DST_WH);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
scaler_set_dst_wh(struct scaler_context * scaler,struct drm_exynos_ipp_task_rect * dst_pos)252*4882a593Smuzhiyun static inline void scaler_set_dst_wh(struct scaler_context *scaler,
253*4882a593Smuzhiyun 	struct drm_exynos_ipp_task_rect *dst_pos)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	u32 val;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	val = SCALER_DST_POS_SET_H_POS(dst_pos->x);
258*4882a593Smuzhiyun 	val |= SCALER_DST_POS_SET_V_POS(dst_pos->y);
259*4882a593Smuzhiyun 	scaler_write(val, SCALER_DST_POS);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
scaler_set_hv_ratio(struct scaler_context * scaler,unsigned int rotation,struct drm_exynos_ipp_task_rect * src_pos,struct drm_exynos_ipp_task_rect * dst_pos)262*4882a593Smuzhiyun static inline void scaler_set_hv_ratio(struct scaler_context *scaler,
263*4882a593Smuzhiyun 	unsigned int rotation,
264*4882a593Smuzhiyun 	struct drm_exynos_ipp_task_rect *src_pos,
265*4882a593Smuzhiyun 	struct drm_exynos_ipp_task_rect *dst_pos)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	u32 val, h_ratio, v_ratio;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	if (drm_rotation_90_or_270(rotation)) {
270*4882a593Smuzhiyun 		h_ratio = (src_pos->h << 16) / dst_pos->w;
271*4882a593Smuzhiyun 		v_ratio = (src_pos->w << 16) / dst_pos->h;
272*4882a593Smuzhiyun 	} else {
273*4882a593Smuzhiyun 		h_ratio = (src_pos->w << 16) / dst_pos->w;
274*4882a593Smuzhiyun 		v_ratio = (src_pos->h << 16) / dst_pos->h;
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	val = SCALER_H_RATIO_SET(h_ratio);
278*4882a593Smuzhiyun 	scaler_write(val, SCALER_H_RATIO);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	val = SCALER_V_RATIO_SET(v_ratio);
281*4882a593Smuzhiyun 	scaler_write(val, SCALER_V_RATIO);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
scaler_set_rotation(struct scaler_context * scaler,unsigned int rotation)284*4882a593Smuzhiyun static inline void scaler_set_rotation(struct scaler_context *scaler,
285*4882a593Smuzhiyun 	unsigned int rotation)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	u32 val = 0;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	if (rotation & DRM_MODE_ROTATE_90)
290*4882a593Smuzhiyun 		val |= SCALER_ROT_CFG_SET_ROTMODE(SCALER_ROT_MODE_90);
291*4882a593Smuzhiyun 	else if (rotation & DRM_MODE_ROTATE_180)
292*4882a593Smuzhiyun 		val |= SCALER_ROT_CFG_SET_ROTMODE(SCALER_ROT_MODE_180);
293*4882a593Smuzhiyun 	else if (rotation & DRM_MODE_ROTATE_270)
294*4882a593Smuzhiyun 		val |= SCALER_ROT_CFG_SET_ROTMODE(SCALER_ROT_MODE_270);
295*4882a593Smuzhiyun 	if (rotation & DRM_MODE_REFLECT_X)
296*4882a593Smuzhiyun 		val |= SCALER_ROT_CFG_FLIP_X_EN;
297*4882a593Smuzhiyun 	if (rotation & DRM_MODE_REFLECT_Y)
298*4882a593Smuzhiyun 		val |= SCALER_ROT_CFG_FLIP_Y_EN;
299*4882a593Smuzhiyun 	scaler_write(val, SCALER_ROT_CFG);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
scaler_set_csc(struct scaler_context * scaler,const struct drm_format_info * fmt)302*4882a593Smuzhiyun static inline void scaler_set_csc(struct scaler_context *scaler,
303*4882a593Smuzhiyun 	const struct drm_format_info *fmt)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	static const u32 csc_mtx[2][3][3] = {
306*4882a593Smuzhiyun 		{ /* YCbCr to RGB */
307*4882a593Smuzhiyun 			{0x254, 0x000, 0x331},
308*4882a593Smuzhiyun 			{0x254, 0xf38, 0xe60},
309*4882a593Smuzhiyun 			{0x254, 0x409, 0x000},
310*4882a593Smuzhiyun 		},
311*4882a593Smuzhiyun 		{ /* RGB to YCbCr */
312*4882a593Smuzhiyun 			{0x084, 0x102, 0x032},
313*4882a593Smuzhiyun 			{0xfb4, 0xf6b, 0x0e1},
314*4882a593Smuzhiyun 			{0x0e1, 0xf44, 0xfdc},
315*4882a593Smuzhiyun 		},
316*4882a593Smuzhiyun 	};
317*4882a593Smuzhiyun 	int i, j, dir;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	switch (fmt->format) {
320*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
321*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB1555:
322*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB1555:
323*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB4444:
324*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB4444:
325*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
326*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB8888:
327*4882a593Smuzhiyun 	case DRM_FORMAT_RGBX8888:
328*4882a593Smuzhiyun 	case DRM_FORMAT_RGBA8888:
329*4882a593Smuzhiyun 		dir = 1;
330*4882a593Smuzhiyun 		break;
331*4882a593Smuzhiyun 	default:
332*4882a593Smuzhiyun 		dir = 0;
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	for (i = 0; i < 3; i++)
336*4882a593Smuzhiyun 		for (j = 0; j < 3; j++)
337*4882a593Smuzhiyun 			scaler_write(csc_mtx[dir][i][j], SCALER_CSC_COEF(j, i));
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
scaler_set_timer(struct scaler_context * scaler,unsigned int timer,unsigned int divider)340*4882a593Smuzhiyun static inline void scaler_set_timer(struct scaler_context *scaler,
341*4882a593Smuzhiyun 	unsigned int timer, unsigned int divider)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	u32 val;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	val = SCALER_TIMEOUT_CTRL_TIMER_ENABLE;
346*4882a593Smuzhiyun 	val |= SCALER_TIMEOUT_CTRL_SET_TIMER_VALUE(timer);
347*4882a593Smuzhiyun 	val |= SCALER_TIMEOUT_CTRL_SET_TIMER_DIV(divider);
348*4882a593Smuzhiyun 	scaler_write(val, SCALER_TIMEOUT_CTRL);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
scaler_start_hw(struct scaler_context * scaler)351*4882a593Smuzhiyun static inline void scaler_start_hw(struct scaler_context *scaler)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun 	scaler_write(SCALER_CFG_START_CMD, SCALER_CFG);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
scaler_commit(struct exynos_drm_ipp * ipp,struct exynos_drm_ipp_task * task)356*4882a593Smuzhiyun static int scaler_commit(struct exynos_drm_ipp *ipp,
357*4882a593Smuzhiyun 			  struct exynos_drm_ipp_task *task)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	struct scaler_context *scaler =
360*4882a593Smuzhiyun 			container_of(ipp, struct scaler_context, ipp);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	struct drm_exynos_ipp_task_rect *src_pos = &task->src.rect;
363*4882a593Smuzhiyun 	struct drm_exynos_ipp_task_rect *dst_pos = &task->dst.rect;
364*4882a593Smuzhiyun 	const struct scaler_format *src_fmt, *dst_fmt;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	src_fmt = scaler_get_format(task->src.buf.fourcc);
367*4882a593Smuzhiyun 	dst_fmt = scaler_get_format(task->dst.buf.fourcc);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	pm_runtime_get_sync(scaler->dev);
370*4882a593Smuzhiyun 	if (scaler_reset(scaler)) {
371*4882a593Smuzhiyun 		pm_runtime_put(scaler->dev);
372*4882a593Smuzhiyun 		return -EIO;
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	scaler->task = task;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	scaler_set_src_fmt(
378*4882a593Smuzhiyun 		scaler, src_fmt->internal_fmt, task->src.buf.modifier != 0);
379*4882a593Smuzhiyun 	scaler_set_src_base(scaler, &task->src);
380*4882a593Smuzhiyun 	scaler_set_src_span(scaler, &task->src);
381*4882a593Smuzhiyun 	scaler_set_src_luma_chroma_pos(scaler, src_pos, src_fmt);
382*4882a593Smuzhiyun 	scaler_set_src_wh(scaler, src_pos);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	scaler_set_dst_fmt(scaler, dst_fmt->internal_fmt);
385*4882a593Smuzhiyun 	scaler_set_dst_base(scaler, &task->dst);
386*4882a593Smuzhiyun 	scaler_set_dst_span(scaler, &task->dst);
387*4882a593Smuzhiyun 	scaler_set_dst_luma_pos(scaler, dst_pos);
388*4882a593Smuzhiyun 	scaler_set_dst_wh(scaler, dst_pos);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	scaler_set_hv_ratio(scaler, task->transform.rotation, src_pos, dst_pos);
391*4882a593Smuzhiyun 	scaler_set_rotation(scaler, task->transform.rotation);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	scaler_set_csc(scaler, task->src.format);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	scaler_set_timer(scaler, 0xffff, 0xf);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	scaler_enable_int(scaler);
398*4882a593Smuzhiyun 	scaler_start_hw(scaler);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	return 0;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun static struct exynos_drm_ipp_funcs ipp_funcs = {
404*4882a593Smuzhiyun 	.commit = scaler_commit,
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun 
scaler_disable_int(struct scaler_context * scaler)407*4882a593Smuzhiyun static inline void scaler_disable_int(struct scaler_context *scaler)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	scaler_write(0, SCALER_INT_EN);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
scaler_get_int_status(struct scaler_context * scaler)412*4882a593Smuzhiyun static inline u32 scaler_get_int_status(struct scaler_context *scaler)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	u32 val = scaler_read(SCALER_INT_STATUS);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	scaler_write(val, SCALER_INT_STATUS);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	return val;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
scaler_task_done(u32 val)421*4882a593Smuzhiyun static inline int scaler_task_done(u32 val)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	return val & SCALER_INT_STATUS_FRAME_END ? 0 : -EINVAL;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
scaler_irq_handler(int irq,void * arg)426*4882a593Smuzhiyun static irqreturn_t scaler_irq_handler(int irq, void *arg)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct scaler_context *scaler = arg;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	u32 val = scaler_get_int_status(scaler);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	scaler_disable_int(scaler);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	if (scaler->task) {
435*4882a593Smuzhiyun 		struct exynos_drm_ipp_task *task = scaler->task;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 		scaler->task = NULL;
438*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(scaler->dev);
439*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(scaler->dev);
440*4882a593Smuzhiyun 		exynos_drm_ipp_task_done(task, scaler_task_done(val));
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	return IRQ_HANDLED;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
scaler_bind(struct device * dev,struct device * master,void * data)446*4882a593Smuzhiyun static int scaler_bind(struct device *dev, struct device *master, void *data)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	struct scaler_context *scaler = dev_get_drvdata(dev);
449*4882a593Smuzhiyun 	struct drm_device *drm_dev = data;
450*4882a593Smuzhiyun 	struct exynos_drm_ipp *ipp = &scaler->ipp;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	scaler->drm_dev = drm_dev;
453*4882a593Smuzhiyun 	ipp->drm_dev = drm_dev;
454*4882a593Smuzhiyun 	exynos_drm_register_dma(drm_dev, dev, &scaler->dma_priv);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	exynos_drm_ipp_register(dev, ipp, &ipp_funcs,
457*4882a593Smuzhiyun 			DRM_EXYNOS_IPP_CAP_CROP | DRM_EXYNOS_IPP_CAP_ROTATE |
458*4882a593Smuzhiyun 			DRM_EXYNOS_IPP_CAP_SCALE | DRM_EXYNOS_IPP_CAP_CONVERT,
459*4882a593Smuzhiyun 			scaler->scaler_data->formats,
460*4882a593Smuzhiyun 			scaler->scaler_data->num_formats, "scaler");
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	dev_info(dev, "The exynos scaler has been probed successfully\n");
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	return 0;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
scaler_unbind(struct device * dev,struct device * master,void * data)467*4882a593Smuzhiyun static void scaler_unbind(struct device *dev, struct device *master,
468*4882a593Smuzhiyun 			void *data)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	struct scaler_context *scaler = dev_get_drvdata(dev);
471*4882a593Smuzhiyun 	struct exynos_drm_ipp *ipp = &scaler->ipp;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	exynos_drm_ipp_unregister(dev, ipp);
474*4882a593Smuzhiyun 	exynos_drm_unregister_dma(scaler->drm_dev, scaler->dev,
475*4882a593Smuzhiyun 				  &scaler->dma_priv);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun static const struct component_ops scaler_component_ops = {
479*4882a593Smuzhiyun 	.bind	= scaler_bind,
480*4882a593Smuzhiyun 	.unbind = scaler_unbind,
481*4882a593Smuzhiyun };
482*4882a593Smuzhiyun 
scaler_probe(struct platform_device * pdev)483*4882a593Smuzhiyun static int scaler_probe(struct platform_device *pdev)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
486*4882a593Smuzhiyun 	struct resource	*regs_res;
487*4882a593Smuzhiyun 	struct scaler_context *scaler;
488*4882a593Smuzhiyun 	int irq;
489*4882a593Smuzhiyun 	int ret, i;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	scaler = devm_kzalloc(dev, sizeof(*scaler), GFP_KERNEL);
492*4882a593Smuzhiyun 	if (!scaler)
493*4882a593Smuzhiyun 		return -ENOMEM;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	scaler->scaler_data =
496*4882a593Smuzhiyun 		(struct scaler_data *)of_device_get_match_data(dev);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	scaler->dev = dev;
499*4882a593Smuzhiyun 	regs_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
500*4882a593Smuzhiyun 	scaler->regs = devm_ioremap_resource(dev, regs_res);
501*4882a593Smuzhiyun 	if (IS_ERR(scaler->regs))
502*4882a593Smuzhiyun 		return PTR_ERR(scaler->regs);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
505*4882a593Smuzhiyun 	if (irq < 0)
506*4882a593Smuzhiyun 		return irq;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(dev, irq, NULL,	scaler_irq_handler,
509*4882a593Smuzhiyun 					IRQF_ONESHOT, "drm_scaler", scaler);
510*4882a593Smuzhiyun 	if (ret < 0) {
511*4882a593Smuzhiyun 		dev_err(dev, "failed to request irq\n");
512*4882a593Smuzhiyun 		return ret;
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	for (i = 0; i < scaler->scaler_data->num_clk; ++i) {
516*4882a593Smuzhiyun 		scaler->clock[i] = devm_clk_get(dev,
517*4882a593Smuzhiyun 					      scaler->scaler_data->clk_name[i]);
518*4882a593Smuzhiyun 		if (IS_ERR(scaler->clock[i])) {
519*4882a593Smuzhiyun 			dev_err(dev, "failed to get clock\n");
520*4882a593Smuzhiyun 			return PTR_ERR(scaler->clock[i]);
521*4882a593Smuzhiyun 		}
522*4882a593Smuzhiyun 	}
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(dev);
525*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(dev, SCALER_AUTOSUSPEND_DELAY);
526*4882a593Smuzhiyun 	pm_runtime_enable(dev);
527*4882a593Smuzhiyun 	platform_set_drvdata(pdev, scaler);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	ret = component_add(dev, &scaler_component_ops);
530*4882a593Smuzhiyun 	if (ret)
531*4882a593Smuzhiyun 		goto err_ippdrv_register;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	return 0;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun err_ippdrv_register:
536*4882a593Smuzhiyun 	pm_runtime_dont_use_autosuspend(dev);
537*4882a593Smuzhiyun 	pm_runtime_disable(dev);
538*4882a593Smuzhiyun 	return ret;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun 
scaler_remove(struct platform_device * pdev)541*4882a593Smuzhiyun static int scaler_remove(struct platform_device *pdev)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	component_del(dev, &scaler_component_ops);
546*4882a593Smuzhiyun 	pm_runtime_dont_use_autosuspend(dev);
547*4882a593Smuzhiyun 	pm_runtime_disable(dev);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	return 0;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun #ifdef CONFIG_PM
553*4882a593Smuzhiyun 
clk_disable_unprepare_wrapper(struct clk * clk)554*4882a593Smuzhiyun static int clk_disable_unprepare_wrapper(struct clk *clk)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	clk_disable_unprepare(clk);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	return 0;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun 
scaler_clk_ctrl(struct scaler_context * scaler,bool enable)561*4882a593Smuzhiyun static int scaler_clk_ctrl(struct scaler_context *scaler, bool enable)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun 	int (*clk_fun)(struct clk *clk), i;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	clk_fun = enable ? clk_prepare_enable : clk_disable_unprepare_wrapper;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	for (i = 0; i < scaler->scaler_data->num_clk; ++i)
568*4882a593Smuzhiyun 		clk_fun(scaler->clock[i]);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	return 0;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
scaler_runtime_suspend(struct device * dev)573*4882a593Smuzhiyun static int scaler_runtime_suspend(struct device *dev)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	struct scaler_context *scaler = dev_get_drvdata(dev);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	return  scaler_clk_ctrl(scaler, false);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
scaler_runtime_resume(struct device * dev)580*4882a593Smuzhiyun static int scaler_runtime_resume(struct device *dev)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	struct scaler_context *scaler = dev_get_drvdata(dev);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	return  scaler_clk_ctrl(scaler, true);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun #endif
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun static const struct dev_pm_ops scaler_pm_ops = {
589*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
590*4882a593Smuzhiyun 				pm_runtime_force_resume)
591*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(scaler_runtime_suspend, scaler_runtime_resume, NULL)
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun static const struct drm_exynos_ipp_limit scaler_5420_two_pixel_hv_limits[] = {
595*4882a593Smuzhiyun 	{ IPP_SIZE_LIMIT(BUFFER, .h = { 16, SZ_8K }, .v = { 16, SZ_8K }) },
596*4882a593Smuzhiyun 	{ IPP_SIZE_LIMIT(AREA, .h.align = 2, .v.align = 2) },
597*4882a593Smuzhiyun 	{ IPP_SCALE_LIMIT(.h = { 65536 * 1 / 4, 65536 * 16 },
598*4882a593Smuzhiyun 			  .v = { 65536 * 1 / 4, 65536 * 16 }) },
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun static const struct drm_exynos_ipp_limit scaler_5420_two_pixel_h_limits[] = {
602*4882a593Smuzhiyun 	{ IPP_SIZE_LIMIT(BUFFER, .h = { 16, SZ_8K }, .v = { 16, SZ_8K }) },
603*4882a593Smuzhiyun 	{ IPP_SIZE_LIMIT(AREA, .h.align = 2, .v.align = 1) },
604*4882a593Smuzhiyun 	{ IPP_SCALE_LIMIT(.h = { 65536 * 1 / 4, 65536 * 16 },
605*4882a593Smuzhiyun 			  .v = { 65536 * 1 / 4, 65536 * 16 }) },
606*4882a593Smuzhiyun };
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun static const struct drm_exynos_ipp_limit scaler_5420_one_pixel_limits[] = {
609*4882a593Smuzhiyun 	{ IPP_SIZE_LIMIT(BUFFER, .h = { 16, SZ_8K }, .v = { 16, SZ_8K }) },
610*4882a593Smuzhiyun 	{ IPP_SCALE_LIMIT(.h = { 65536 * 1 / 4, 65536 * 16 },
611*4882a593Smuzhiyun 			  .v = { 65536 * 1 / 4, 65536 * 16 }) },
612*4882a593Smuzhiyun };
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun static const struct drm_exynos_ipp_limit scaler_5420_tile_limits[] = {
615*4882a593Smuzhiyun 	{ IPP_SIZE_LIMIT(BUFFER, .h = { 16, SZ_8K }, .v = { 16, SZ_8K })},
616*4882a593Smuzhiyun 	{ IPP_SIZE_LIMIT(AREA, .h.align = 16, .v.align = 16) },
617*4882a593Smuzhiyun 	{ IPP_SCALE_LIMIT(.h = {1, 1}, .v = {1, 1})},
618*4882a593Smuzhiyun 	{ }
619*4882a593Smuzhiyun };
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun #define IPP_SRCDST_TILE_FORMAT(f, l)	\
622*4882a593Smuzhiyun 	IPP_SRCDST_MFORMAT(f, DRM_FORMAT_MOD_SAMSUNG_16_16_TILE, (l))
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun static const struct exynos_drm_ipp_formats exynos5420_formats[] = {
625*4882a593Smuzhiyun 	/* SCALER_YUV420_2P_UV */
626*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(NV21, scaler_5420_two_pixel_hv_limits) },
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	/* SCALER_YUV420_2P_VU */
629*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(NV12, scaler_5420_two_pixel_hv_limits) },
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	/* SCALER_YUV420_3P */
632*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(YUV420, scaler_5420_two_pixel_hv_limits) },
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	/* SCALER_YUV422_1P_YUYV */
635*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(YUYV, scaler_5420_two_pixel_h_limits) },
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	/* SCALER_YUV422_1P_UYVY */
638*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(UYVY, scaler_5420_two_pixel_h_limits) },
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	/* SCALER_YUV422_1P_YVYU */
641*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(YVYU, scaler_5420_two_pixel_h_limits) },
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	/* SCALER_YUV422_2P_UV */
644*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(NV61, scaler_5420_two_pixel_h_limits) },
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	/* SCALER_YUV422_2P_VU */
647*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(NV16, scaler_5420_two_pixel_h_limits) },
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	/* SCALER_YUV422_3P */
650*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(YUV422, scaler_5420_two_pixel_h_limits) },
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	/* SCALER_YUV444_2P_UV */
653*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(NV42, scaler_5420_one_pixel_limits) },
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	/* SCALER_YUV444_2P_VU */
656*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(NV24, scaler_5420_one_pixel_limits) },
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	/* SCALER_YUV444_3P */
659*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(YUV444, scaler_5420_one_pixel_limits) },
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	/* SCALER_RGB_565 */
662*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(RGB565, scaler_5420_one_pixel_limits) },
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/* SCALER_ARGB1555 */
665*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(XRGB1555, scaler_5420_one_pixel_limits) },
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	/* SCALER_ARGB1555 */
668*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(ARGB1555, scaler_5420_one_pixel_limits) },
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	/* SCALER_ARGB4444 */
671*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(XRGB4444, scaler_5420_one_pixel_limits) },
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	/* SCALER_ARGB4444 */
674*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(ARGB4444, scaler_5420_one_pixel_limits) },
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	/* SCALER_ARGB8888 */
677*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(XRGB8888, scaler_5420_one_pixel_limits) },
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	/* SCALER_ARGB8888 */
680*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(ARGB8888, scaler_5420_one_pixel_limits) },
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	/* SCALER_RGBA8888 */
683*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(RGBX8888, scaler_5420_one_pixel_limits) },
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	/* SCALER_RGBA8888 */
686*4882a593Smuzhiyun 	{ IPP_SRCDST_FORMAT(RGBA8888, scaler_5420_one_pixel_limits) },
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	/* SCALER_YUV420_2P_UV TILE */
689*4882a593Smuzhiyun 	{ IPP_SRCDST_TILE_FORMAT(NV21, scaler_5420_tile_limits) },
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	/* SCALER_YUV420_2P_VU TILE */
692*4882a593Smuzhiyun 	{ IPP_SRCDST_TILE_FORMAT(NV12, scaler_5420_tile_limits) },
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/* SCALER_YUV420_3P TILE */
695*4882a593Smuzhiyun 	{ IPP_SRCDST_TILE_FORMAT(YUV420, scaler_5420_tile_limits) },
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	/* SCALER_YUV422_1P_YUYV TILE */
698*4882a593Smuzhiyun 	{ IPP_SRCDST_TILE_FORMAT(YUYV, scaler_5420_tile_limits) },
699*4882a593Smuzhiyun };
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun static const struct scaler_data exynos5420_data = {
702*4882a593Smuzhiyun 	.clk_name	= {"mscl"},
703*4882a593Smuzhiyun 	.num_clk	= 1,
704*4882a593Smuzhiyun 	.formats	= exynos5420_formats,
705*4882a593Smuzhiyun 	.num_formats	= ARRAY_SIZE(exynos5420_formats),
706*4882a593Smuzhiyun };
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun static const struct scaler_data exynos5433_data = {
709*4882a593Smuzhiyun 	.clk_name	= {"pclk", "aclk", "aclk_xiu"},
710*4882a593Smuzhiyun 	.num_clk	= 3,
711*4882a593Smuzhiyun 	.formats	= exynos5420_formats, /* intentional */
712*4882a593Smuzhiyun 	.num_formats	= ARRAY_SIZE(exynos5420_formats),
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun static const struct of_device_id exynos_scaler_match[] = {
716*4882a593Smuzhiyun 	{
717*4882a593Smuzhiyun 		.compatible = "samsung,exynos5420-scaler",
718*4882a593Smuzhiyun 		.data = &exynos5420_data,
719*4882a593Smuzhiyun 	}, {
720*4882a593Smuzhiyun 		.compatible = "samsung,exynos5433-scaler",
721*4882a593Smuzhiyun 		.data = &exynos5433_data,
722*4882a593Smuzhiyun 	}, {
723*4882a593Smuzhiyun 	},
724*4882a593Smuzhiyun };
725*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, exynos_scaler_match);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun struct platform_driver scaler_driver = {
728*4882a593Smuzhiyun 	.probe		= scaler_probe,
729*4882a593Smuzhiyun 	.remove		= scaler_remove,
730*4882a593Smuzhiyun 	.driver		= {
731*4882a593Smuzhiyun 		.name	= "exynos-scaler",
732*4882a593Smuzhiyun 		.owner	= THIS_MODULE,
733*4882a593Smuzhiyun 		.pm	= &scaler_pm_ops,
734*4882a593Smuzhiyun 		.of_match_table = exynos_scaler_match,
735*4882a593Smuzhiyun 	},
736*4882a593Smuzhiyun };
737