xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/exynos/exynos_drm_mic.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2015 Samsung Electronics Co.Ltd
4*4882a593Smuzhiyun  * Authors:
5*4882a593Smuzhiyun  *	Hyungwon Hwang <human.hwang@samsung.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/component.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/mutex.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun #include <linux/of_graph.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/pm_runtime.h>
19*4882a593Smuzhiyun #include <linux/regmap.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <video/of_videomode.h>
22*4882a593Smuzhiyun #include <video/videomode.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <drm/drm_bridge.h>
25*4882a593Smuzhiyun #include <drm/drm_encoder.h>
26*4882a593Smuzhiyun #include <drm/drm_print.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "exynos_drm_drv.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* Sysreg registers for MIC */
31*4882a593Smuzhiyun #define DSD_CFG_MUX	0x1004
32*4882a593Smuzhiyun #define MIC0_RGB_MUX	(1 << 0)
33*4882a593Smuzhiyun #define MIC0_I80_MUX	(1 << 1)
34*4882a593Smuzhiyun #define MIC0_ON_MUX	(1 << 5)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* MIC registers */
37*4882a593Smuzhiyun #define MIC_OP				0x0
38*4882a593Smuzhiyun #define MIC_IP_VER			0x0004
39*4882a593Smuzhiyun #define MIC_V_TIMING_0			0x0008
40*4882a593Smuzhiyun #define MIC_V_TIMING_1			0x000C
41*4882a593Smuzhiyun #define MIC_IMG_SIZE			0x0010
42*4882a593Smuzhiyun #define MIC_INPUT_TIMING_0		0x0014
43*4882a593Smuzhiyun #define MIC_INPUT_TIMING_1		0x0018
44*4882a593Smuzhiyun #define MIC_2D_OUTPUT_TIMING_0		0x001C
45*4882a593Smuzhiyun #define MIC_2D_OUTPUT_TIMING_1		0x0020
46*4882a593Smuzhiyun #define MIC_2D_OUTPUT_TIMING_2		0x0024
47*4882a593Smuzhiyun #define MIC_3D_OUTPUT_TIMING_0		0x0028
48*4882a593Smuzhiyun #define MIC_3D_OUTPUT_TIMING_1		0x002C
49*4882a593Smuzhiyun #define MIC_3D_OUTPUT_TIMING_2		0x0030
50*4882a593Smuzhiyun #define MIC_CORE_PARA_0			0x0034
51*4882a593Smuzhiyun #define MIC_CORE_PARA_1			0x0038
52*4882a593Smuzhiyun #define MIC_CTC_CTRL			0x0040
53*4882a593Smuzhiyun #define MIC_RD_DATA			0x0044
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define MIC_UPD_REG			(1 << 31)
56*4882a593Smuzhiyun #define MIC_ON_REG			(1 << 30)
57*4882a593Smuzhiyun #define MIC_TD_ON_REG			(1 << 29)
58*4882a593Smuzhiyun #define MIC_BS_CHG_OUT			(1 << 16)
59*4882a593Smuzhiyun #define MIC_VIDEO_TYPE(x)		(((x) & 0xf) << 12)
60*4882a593Smuzhiyun #define MIC_PSR_EN			(1 << 5)
61*4882a593Smuzhiyun #define MIC_SW_RST			(1 << 4)
62*4882a593Smuzhiyun #define MIC_ALL_RST			(1 << 3)
63*4882a593Smuzhiyun #define MIC_CORE_VER_CONTROL		(1 << 2)
64*4882a593Smuzhiyun #define MIC_MODE_SEL_COMMAND_MODE	(1 << 1)
65*4882a593Smuzhiyun #define MIC_MODE_SEL_MASK		(1 << 1)
66*4882a593Smuzhiyun #define MIC_CORE_EN			(1 << 0)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define MIC_V_PULSE_WIDTH(x)		(((x) & 0x3fff) << 16)
69*4882a593Smuzhiyun #define MIC_V_PERIOD_LINE(x)		((x) & 0x3fff)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define MIC_VBP_SIZE(x)			(((x) & 0x3fff) << 16)
72*4882a593Smuzhiyun #define MIC_VFP_SIZE(x)			((x) & 0x3fff)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define MIC_IMG_V_SIZE(x)		(((x) & 0x3fff) << 16)
75*4882a593Smuzhiyun #define MIC_IMG_H_SIZE(x)		((x) & 0x3fff)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define MIC_H_PULSE_WIDTH_IN(x)		(((x) & 0x3fff) << 16)
78*4882a593Smuzhiyun #define MIC_H_PERIOD_PIXEL_IN(x)	((x) & 0x3fff)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define MIC_HBP_SIZE_IN(x)		(((x) & 0x3fff) << 16)
81*4882a593Smuzhiyun #define MIC_HFP_SIZE_IN(x)		((x) & 0x3fff)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define MIC_H_PULSE_WIDTH_2D(x)		(((x) & 0x3fff) << 16)
84*4882a593Smuzhiyun #define MIC_H_PERIOD_PIXEL_2D(x)	((x) & 0x3fff)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define MIC_HBP_SIZE_2D(x)		(((x) & 0x3fff) << 16)
87*4882a593Smuzhiyun #define MIC_HFP_SIZE_2D(x)		((x) & 0x3fff)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define MIC_BS_SIZE_2D(x)	((x) & 0x3fff)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun static const char *const clk_names[] = { "pclk_mic0", "sclk_rgb_vclk_to_mic0" };
92*4882a593Smuzhiyun #define NUM_CLKS		ARRAY_SIZE(clk_names)
93*4882a593Smuzhiyun static DEFINE_MUTEX(mic_mutex);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun struct exynos_mic {
96*4882a593Smuzhiyun 	struct device *dev;
97*4882a593Smuzhiyun 	void __iomem *reg;
98*4882a593Smuzhiyun 	struct regmap *sysreg;
99*4882a593Smuzhiyun 	struct clk *clks[NUM_CLKS];
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	bool i80_mode;
102*4882a593Smuzhiyun 	struct videomode vm;
103*4882a593Smuzhiyun 	struct drm_encoder *encoder;
104*4882a593Smuzhiyun 	struct drm_bridge bridge;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	bool enabled;
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
mic_set_path(struct exynos_mic * mic,bool enable)109*4882a593Smuzhiyun static void mic_set_path(struct exynos_mic *mic, bool enable)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	int ret;
112*4882a593Smuzhiyun 	unsigned int val;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	ret = regmap_read(mic->sysreg, DSD_CFG_MUX, &val);
115*4882a593Smuzhiyun 	if (ret) {
116*4882a593Smuzhiyun 		DRM_DEV_ERROR(mic->dev,
117*4882a593Smuzhiyun 			      "mic: Failed to read system register\n");
118*4882a593Smuzhiyun 		return;
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	if (enable) {
122*4882a593Smuzhiyun 		if (mic->i80_mode)
123*4882a593Smuzhiyun 			val |= MIC0_I80_MUX;
124*4882a593Smuzhiyun 		else
125*4882a593Smuzhiyun 			val |= MIC0_RGB_MUX;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 		val |=  MIC0_ON_MUX;
128*4882a593Smuzhiyun 	} else
129*4882a593Smuzhiyun 		val &= ~(MIC0_RGB_MUX | MIC0_I80_MUX | MIC0_ON_MUX);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	ret = regmap_write(mic->sysreg, DSD_CFG_MUX, val);
132*4882a593Smuzhiyun 	if (ret)
133*4882a593Smuzhiyun 		DRM_DEV_ERROR(mic->dev,
134*4882a593Smuzhiyun 			      "mic: Failed to read system register\n");
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
mic_sw_reset(struct exynos_mic * mic)137*4882a593Smuzhiyun static int mic_sw_reset(struct exynos_mic *mic)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	unsigned int retry = 100;
140*4882a593Smuzhiyun 	int ret;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	writel(MIC_SW_RST, mic->reg + MIC_OP);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	while (retry-- > 0) {
145*4882a593Smuzhiyun 		ret = readl(mic->reg + MIC_OP);
146*4882a593Smuzhiyun 		if (!(ret & MIC_SW_RST))
147*4882a593Smuzhiyun 			return 0;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 		udelay(10);
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return -ETIMEDOUT;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
mic_set_porch_timing(struct exynos_mic * mic)155*4882a593Smuzhiyun static void mic_set_porch_timing(struct exynos_mic *mic)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	struct videomode vm = mic->vm;
158*4882a593Smuzhiyun 	u32 reg;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	reg = MIC_V_PULSE_WIDTH(vm.vsync_len) +
161*4882a593Smuzhiyun 		MIC_V_PERIOD_LINE(vm.vsync_len + vm.vactive +
162*4882a593Smuzhiyun 				vm.vback_porch + vm.vfront_porch);
163*4882a593Smuzhiyun 	writel(reg, mic->reg + MIC_V_TIMING_0);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	reg = MIC_VBP_SIZE(vm.vback_porch) +
166*4882a593Smuzhiyun 		MIC_VFP_SIZE(vm.vfront_porch);
167*4882a593Smuzhiyun 	writel(reg, mic->reg + MIC_V_TIMING_1);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	reg = MIC_V_PULSE_WIDTH(vm.hsync_len) +
170*4882a593Smuzhiyun 		MIC_V_PERIOD_LINE(vm.hsync_len + vm.hactive +
171*4882a593Smuzhiyun 				vm.hback_porch + vm.hfront_porch);
172*4882a593Smuzhiyun 	writel(reg, mic->reg + MIC_INPUT_TIMING_0);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	reg = MIC_VBP_SIZE(vm.hback_porch) +
175*4882a593Smuzhiyun 		MIC_VFP_SIZE(vm.hfront_porch);
176*4882a593Smuzhiyun 	writel(reg, mic->reg + MIC_INPUT_TIMING_1);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
mic_set_img_size(struct exynos_mic * mic)179*4882a593Smuzhiyun static void mic_set_img_size(struct exynos_mic *mic)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	struct videomode *vm = &mic->vm;
182*4882a593Smuzhiyun 	u32 reg;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	reg = MIC_IMG_H_SIZE(vm->hactive) +
185*4882a593Smuzhiyun 		MIC_IMG_V_SIZE(vm->vactive);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	writel(reg, mic->reg + MIC_IMG_SIZE);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
mic_set_output_timing(struct exynos_mic * mic)190*4882a593Smuzhiyun static void mic_set_output_timing(struct exynos_mic *mic)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	struct videomode vm = mic->vm;
193*4882a593Smuzhiyun 	u32 reg, bs_size_2d;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	DRM_DEV_DEBUG(mic->dev, "w: %u, h: %u\n", vm.hactive, vm.vactive);
196*4882a593Smuzhiyun 	bs_size_2d = ((vm.hactive >> 2) << 1) + (vm.vactive % 4);
197*4882a593Smuzhiyun 	reg = MIC_BS_SIZE_2D(bs_size_2d);
198*4882a593Smuzhiyun 	writel(reg, mic->reg + MIC_2D_OUTPUT_TIMING_2);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	if (!mic->i80_mode) {
201*4882a593Smuzhiyun 		reg = MIC_H_PULSE_WIDTH_2D(vm.hsync_len) +
202*4882a593Smuzhiyun 			MIC_H_PERIOD_PIXEL_2D(vm.hsync_len + bs_size_2d +
203*4882a593Smuzhiyun 					vm.hback_porch + vm.hfront_porch);
204*4882a593Smuzhiyun 		writel(reg, mic->reg + MIC_2D_OUTPUT_TIMING_0);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 		reg = MIC_HBP_SIZE_2D(vm.hback_porch) +
207*4882a593Smuzhiyun 			MIC_H_PERIOD_PIXEL_2D(vm.hfront_porch);
208*4882a593Smuzhiyun 		writel(reg, mic->reg + MIC_2D_OUTPUT_TIMING_1);
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
mic_set_reg_on(struct exynos_mic * mic,bool enable)212*4882a593Smuzhiyun static void mic_set_reg_on(struct exynos_mic *mic, bool enable)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	u32 reg = readl(mic->reg + MIC_OP);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	if (enable) {
217*4882a593Smuzhiyun 		reg &= ~(MIC_MODE_SEL_MASK | MIC_CORE_VER_CONTROL | MIC_PSR_EN);
218*4882a593Smuzhiyun 		reg |= (MIC_CORE_EN | MIC_BS_CHG_OUT | MIC_ON_REG);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 		reg  &= ~MIC_MODE_SEL_COMMAND_MODE;
221*4882a593Smuzhiyun 		if (mic->i80_mode)
222*4882a593Smuzhiyun 			reg |= MIC_MODE_SEL_COMMAND_MODE;
223*4882a593Smuzhiyun 	} else {
224*4882a593Smuzhiyun 		reg &= ~MIC_CORE_EN;
225*4882a593Smuzhiyun 	}
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	reg |= MIC_UPD_REG;
228*4882a593Smuzhiyun 	writel(reg, mic->reg + MIC_OP);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
mic_disable(struct drm_bridge * bridge)231*4882a593Smuzhiyun static void mic_disable(struct drm_bridge *bridge) { }
232*4882a593Smuzhiyun 
mic_post_disable(struct drm_bridge * bridge)233*4882a593Smuzhiyun static void mic_post_disable(struct drm_bridge *bridge)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	struct exynos_mic *mic = bridge->driver_private;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	mutex_lock(&mic_mutex);
238*4882a593Smuzhiyun 	if (!mic->enabled)
239*4882a593Smuzhiyun 		goto already_disabled;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	mic_set_path(mic, 0);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	pm_runtime_put(mic->dev);
244*4882a593Smuzhiyun 	mic->enabled = 0;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun already_disabled:
247*4882a593Smuzhiyun 	mutex_unlock(&mic_mutex);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
mic_mode_set(struct drm_bridge * bridge,const struct drm_display_mode * mode,const struct drm_display_mode * adjusted_mode)250*4882a593Smuzhiyun static void mic_mode_set(struct drm_bridge *bridge,
251*4882a593Smuzhiyun 			 const struct drm_display_mode *mode,
252*4882a593Smuzhiyun 			 const struct drm_display_mode *adjusted_mode)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	struct exynos_mic *mic = bridge->driver_private;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	mutex_lock(&mic_mutex);
257*4882a593Smuzhiyun 	drm_display_mode_to_videomode(mode, &mic->vm);
258*4882a593Smuzhiyun 	mic->i80_mode = to_exynos_crtc(bridge->encoder->crtc)->i80_mode;
259*4882a593Smuzhiyun 	mutex_unlock(&mic_mutex);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
mic_pre_enable(struct drm_bridge * bridge)262*4882a593Smuzhiyun static void mic_pre_enable(struct drm_bridge *bridge)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	struct exynos_mic *mic = bridge->driver_private;
265*4882a593Smuzhiyun 	int ret;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	mutex_lock(&mic_mutex);
268*4882a593Smuzhiyun 	if (mic->enabled)
269*4882a593Smuzhiyun 		goto unlock;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(mic->dev);
272*4882a593Smuzhiyun 	if (ret < 0) {
273*4882a593Smuzhiyun 		pm_runtime_put_noidle(mic->dev);
274*4882a593Smuzhiyun 		goto unlock;
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	mic_set_path(mic, 1);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	ret = mic_sw_reset(mic);
280*4882a593Smuzhiyun 	if (ret) {
281*4882a593Smuzhiyun 		DRM_DEV_ERROR(mic->dev, "Failed to reset\n");
282*4882a593Smuzhiyun 		goto turn_off;
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	if (!mic->i80_mode)
286*4882a593Smuzhiyun 		mic_set_porch_timing(mic);
287*4882a593Smuzhiyun 	mic_set_img_size(mic);
288*4882a593Smuzhiyun 	mic_set_output_timing(mic);
289*4882a593Smuzhiyun 	mic_set_reg_on(mic, 1);
290*4882a593Smuzhiyun 	mic->enabled = 1;
291*4882a593Smuzhiyun 	mutex_unlock(&mic_mutex);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	return;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun turn_off:
296*4882a593Smuzhiyun 	pm_runtime_put(mic->dev);
297*4882a593Smuzhiyun unlock:
298*4882a593Smuzhiyun 	mutex_unlock(&mic_mutex);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
mic_enable(struct drm_bridge * bridge)301*4882a593Smuzhiyun static void mic_enable(struct drm_bridge *bridge) { }
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun static const struct drm_bridge_funcs mic_bridge_funcs = {
304*4882a593Smuzhiyun 	.disable = mic_disable,
305*4882a593Smuzhiyun 	.post_disable = mic_post_disable,
306*4882a593Smuzhiyun 	.mode_set = mic_mode_set,
307*4882a593Smuzhiyun 	.pre_enable = mic_pre_enable,
308*4882a593Smuzhiyun 	.enable = mic_enable,
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun 
exynos_mic_bind(struct device * dev,struct device * master,void * data)311*4882a593Smuzhiyun static int exynos_mic_bind(struct device *dev, struct device *master,
312*4882a593Smuzhiyun 			   void *data)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	struct exynos_mic *mic = dev_get_drvdata(dev);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	mic->bridge.driver_private = mic;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
exynos_mic_unbind(struct device * dev,struct device * master,void * data)321*4882a593Smuzhiyun static void exynos_mic_unbind(struct device *dev, struct device *master,
322*4882a593Smuzhiyun 			      void *data)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	struct exynos_mic *mic = dev_get_drvdata(dev);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	mutex_lock(&mic_mutex);
327*4882a593Smuzhiyun 	if (!mic->enabled)
328*4882a593Smuzhiyun 		goto already_disabled;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	pm_runtime_put(mic->dev);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun already_disabled:
333*4882a593Smuzhiyun 	mutex_unlock(&mic_mutex);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun static const struct component_ops exynos_mic_component_ops = {
337*4882a593Smuzhiyun 	.bind	= exynos_mic_bind,
338*4882a593Smuzhiyun 	.unbind	= exynos_mic_unbind,
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun #ifdef CONFIG_PM
exynos_mic_suspend(struct device * dev)342*4882a593Smuzhiyun static int exynos_mic_suspend(struct device *dev)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	struct exynos_mic *mic = dev_get_drvdata(dev);
345*4882a593Smuzhiyun 	int i;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	for (i = NUM_CLKS - 1; i > -1; i--)
348*4882a593Smuzhiyun 		clk_disable_unprepare(mic->clks[i]);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	return 0;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
exynos_mic_resume(struct device * dev)353*4882a593Smuzhiyun static int exynos_mic_resume(struct device *dev)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	struct exynos_mic *mic = dev_get_drvdata(dev);
356*4882a593Smuzhiyun 	int ret, i;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	for (i = 0; i < NUM_CLKS; i++) {
359*4882a593Smuzhiyun 		ret = clk_prepare_enable(mic->clks[i]);
360*4882a593Smuzhiyun 		if (ret < 0) {
361*4882a593Smuzhiyun 			DRM_DEV_ERROR(dev, "Failed to enable clock (%s)\n",
362*4882a593Smuzhiyun 				      clk_names[i]);
363*4882a593Smuzhiyun 			while (--i > -1)
364*4882a593Smuzhiyun 				clk_disable_unprepare(mic->clks[i]);
365*4882a593Smuzhiyun 			return ret;
366*4882a593Smuzhiyun 		}
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 	return 0;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun #endif
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun static const struct dev_pm_ops exynos_mic_pm_ops = {
373*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(exynos_mic_suspend, exynos_mic_resume, NULL)
374*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
375*4882a593Smuzhiyun 				pm_runtime_force_resume)
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun 
exynos_mic_probe(struct platform_device * pdev)378*4882a593Smuzhiyun static int exynos_mic_probe(struct platform_device *pdev)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
381*4882a593Smuzhiyun 	struct exynos_mic *mic;
382*4882a593Smuzhiyun 	struct resource res;
383*4882a593Smuzhiyun 	int ret, i;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	mic = devm_kzalloc(dev, sizeof(*mic), GFP_KERNEL);
386*4882a593Smuzhiyun 	if (!mic) {
387*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev,
388*4882a593Smuzhiyun 			      "mic: Failed to allocate memory for MIC object\n");
389*4882a593Smuzhiyun 		ret = -ENOMEM;
390*4882a593Smuzhiyun 		goto err;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	mic->dev = dev;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	ret = of_address_to_resource(dev->of_node, 0, &res);
396*4882a593Smuzhiyun 	if (ret) {
397*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "mic: Failed to get mem region for MIC\n");
398*4882a593Smuzhiyun 		goto err;
399*4882a593Smuzhiyun 	}
400*4882a593Smuzhiyun 	mic->reg = devm_ioremap(dev, res.start, resource_size(&res));
401*4882a593Smuzhiyun 	if (!mic->reg) {
402*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "mic: Failed to remap for MIC\n");
403*4882a593Smuzhiyun 		ret = -ENOMEM;
404*4882a593Smuzhiyun 		goto err;
405*4882a593Smuzhiyun 	}
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	mic->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
408*4882a593Smuzhiyun 							"samsung,disp-syscon");
409*4882a593Smuzhiyun 	if (IS_ERR(mic->sysreg)) {
410*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "mic: Failed to get system register.\n");
411*4882a593Smuzhiyun 		ret = PTR_ERR(mic->sysreg);
412*4882a593Smuzhiyun 		goto err;
413*4882a593Smuzhiyun 	}
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	for (i = 0; i < NUM_CLKS; i++) {
416*4882a593Smuzhiyun 		mic->clks[i] = devm_clk_get(dev, clk_names[i]);
417*4882a593Smuzhiyun 		if (IS_ERR(mic->clks[i])) {
418*4882a593Smuzhiyun 			DRM_DEV_ERROR(dev, "mic: Failed to get clock (%s)\n",
419*4882a593Smuzhiyun 				      clk_names[i]);
420*4882a593Smuzhiyun 			ret = PTR_ERR(mic->clks[i]);
421*4882a593Smuzhiyun 			goto err;
422*4882a593Smuzhiyun 		}
423*4882a593Smuzhiyun 	}
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mic);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	mic->bridge.funcs = &mic_bridge_funcs;
428*4882a593Smuzhiyun 	mic->bridge.of_node = dev->of_node;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	drm_bridge_add(&mic->bridge);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	pm_runtime_enable(dev);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	ret = component_add(dev, &exynos_mic_component_ops);
435*4882a593Smuzhiyun 	if (ret)
436*4882a593Smuzhiyun 		goto err_pm;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(dev, "MIC has been probed\n");
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	return 0;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun err_pm:
443*4882a593Smuzhiyun 	pm_runtime_disable(dev);
444*4882a593Smuzhiyun err:
445*4882a593Smuzhiyun 	return ret;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
exynos_mic_remove(struct platform_device * pdev)448*4882a593Smuzhiyun static int exynos_mic_remove(struct platform_device *pdev)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	struct exynos_mic *mic = platform_get_drvdata(pdev);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	component_del(&pdev->dev, &exynos_mic_component_ops);
453*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	drm_bridge_remove(&mic->bridge);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	return 0;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun static const struct of_device_id exynos_mic_of_match[] = {
461*4882a593Smuzhiyun 	{ .compatible = "samsung,exynos5433-mic" },
462*4882a593Smuzhiyun 	{ }
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, exynos_mic_of_match);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun struct platform_driver mic_driver = {
467*4882a593Smuzhiyun 	.probe		= exynos_mic_probe,
468*4882a593Smuzhiyun 	.remove		= exynos_mic_remove,
469*4882a593Smuzhiyun 	.driver		= {
470*4882a593Smuzhiyun 		.name	= "exynos-mic",
471*4882a593Smuzhiyun 		.pm	= &exynos_mic_pm_ops,
472*4882a593Smuzhiyun 		.owner	= THIS_MODULE,
473*4882a593Smuzhiyun 		.of_match_table = exynos_mic_of_match,
474*4882a593Smuzhiyun 	},
475*4882a593Smuzhiyun };
476