xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/exynos/exynos_drm_fimd.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /* exynos_drm_fimd.c
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2011 Samsung Electronics Co.Ltd
5*4882a593Smuzhiyun  * Authors:
6*4882a593Smuzhiyun  *	Joonyoung Shim <jy0922.shim@samsung.com>
7*4882a593Smuzhiyun  *	Inki Dae <inki.dae@samsung.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/component.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/pm_runtime.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <video/of_display_timing.h>
21*4882a593Smuzhiyun #include <video/of_videomode.h>
22*4882a593Smuzhiyun #include <video/samsung_fimd.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
25*4882a593Smuzhiyun #include <drm/drm_vblank.h>
26*4882a593Smuzhiyun #include <drm/exynos_drm.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "exynos_drm_crtc.h"
29*4882a593Smuzhiyun #include "exynos_drm_drv.h"
30*4882a593Smuzhiyun #include "exynos_drm_fb.h"
31*4882a593Smuzhiyun #include "exynos_drm_plane.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun  * FIMD stands for Fully Interactive Mobile Display and
35*4882a593Smuzhiyun  * as a display controller, it transfers contents drawn on memory
36*4882a593Smuzhiyun  * to a LCD Panel through Display Interfaces such as RGB or
37*4882a593Smuzhiyun  * CPU Interface.
38*4882a593Smuzhiyun  */
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* position control register for hardware window 0, 2 ~ 4.*/
43*4882a593Smuzhiyun #define VIDOSD_A(win)		(VIDOSD_BASE + 0x00 + (win) * 16)
44*4882a593Smuzhiyun #define VIDOSD_B(win)		(VIDOSD_BASE + 0x04 + (win) * 16)
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun  * size control register for hardware windows 0 and alpha control register
47*4882a593Smuzhiyun  * for hardware windows 1 ~ 4
48*4882a593Smuzhiyun  */
49*4882a593Smuzhiyun #define VIDOSD_C(win)		(VIDOSD_BASE + 0x08 + (win) * 16)
50*4882a593Smuzhiyun /* size control register for hardware windows 1 ~ 2. */
51*4882a593Smuzhiyun #define VIDOSD_D(win)		(VIDOSD_BASE + 0x0C + (win) * 16)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define VIDWnALPHA0(win)	(VIDW_ALPHA + 0x00 + (win) * 8)
54*4882a593Smuzhiyun #define VIDWnALPHA1(win)	(VIDW_ALPHA + 0x04 + (win) * 8)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define VIDWx_BUF_START(win, buf)	(VIDW_BUF_START(buf) + (win) * 8)
57*4882a593Smuzhiyun #define VIDWx_BUF_START_S(win, buf)	(VIDW_BUF_START_S(buf) + (win) * 8)
58*4882a593Smuzhiyun #define VIDWx_BUF_END(win, buf)		(VIDW_BUF_END(buf) + (win) * 8)
59*4882a593Smuzhiyun #define VIDWx_BUF_SIZE(win, buf)	(VIDW_BUF_SIZE(buf) + (win) * 4)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* color key control register for hardware window 1 ~ 4. */
62*4882a593Smuzhiyun #define WKEYCON0_BASE(x)		((WKEYCON0 + 0x140) + ((x - 1) * 8))
63*4882a593Smuzhiyun /* color key value register for hardware window 1 ~ 4. */
64*4882a593Smuzhiyun #define WKEYCON1_BASE(x)		((WKEYCON1 + 0x140) + ((x - 1) * 8))
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* I80 trigger control register */
67*4882a593Smuzhiyun #define TRIGCON				0x1A4
68*4882a593Smuzhiyun #define TRGMODE_ENABLE			(1 << 0)
69*4882a593Smuzhiyun #define SWTRGCMD_ENABLE			(1 << 1)
70*4882a593Smuzhiyun /* Exynos3250, 3472, 5260 5410, 5420 and 5422 only supported. */
71*4882a593Smuzhiyun #define HWTRGEN_ENABLE			(1 << 3)
72*4882a593Smuzhiyun #define HWTRGMASK_ENABLE		(1 << 4)
73*4882a593Smuzhiyun /* Exynos3250, 3472, 5260, 5420 and 5422 only supported. */
74*4882a593Smuzhiyun #define HWTRIGEN_PER_ENABLE		(1 << 31)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* display mode change control register except exynos4 */
77*4882a593Smuzhiyun #define VIDOUT_CON			0x000
78*4882a593Smuzhiyun #define VIDOUT_CON_F_I80_LDI0		(0x2 << 8)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* I80 interface control for main LDI register */
81*4882a593Smuzhiyun #define I80IFCONFAx(x)			(0x1B0 + (x) * 4)
82*4882a593Smuzhiyun #define I80IFCONFBx(x)			(0x1B8 + (x) * 4)
83*4882a593Smuzhiyun #define LCD_CS_SETUP(x)			((x) << 16)
84*4882a593Smuzhiyun #define LCD_WR_SETUP(x)			((x) << 12)
85*4882a593Smuzhiyun #define LCD_WR_ACTIVE(x)		((x) << 8)
86*4882a593Smuzhiyun #define LCD_WR_HOLD(x)			((x) << 4)
87*4882a593Smuzhiyun #define I80IFEN_ENABLE			(1 << 0)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* FIMD has totally five hardware windows. */
90*4882a593Smuzhiyun #define WINDOWS_NR	5
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* HW trigger flag on i80 panel. */
93*4882a593Smuzhiyun #define I80_HW_TRG     (1 << 1)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun struct fimd_driver_data {
96*4882a593Smuzhiyun 	unsigned int timing_base;
97*4882a593Smuzhiyun 	unsigned int lcdblk_offset;
98*4882a593Smuzhiyun 	unsigned int lcdblk_vt_shift;
99*4882a593Smuzhiyun 	unsigned int lcdblk_bypass_shift;
100*4882a593Smuzhiyun 	unsigned int lcdblk_mic_bypass_shift;
101*4882a593Smuzhiyun 	unsigned int trg_type;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	unsigned int has_shadowcon:1;
104*4882a593Smuzhiyun 	unsigned int has_clksel:1;
105*4882a593Smuzhiyun 	unsigned int has_limited_fmt:1;
106*4882a593Smuzhiyun 	unsigned int has_vidoutcon:1;
107*4882a593Smuzhiyun 	unsigned int has_vtsel:1;
108*4882a593Smuzhiyun 	unsigned int has_mic_bypass:1;
109*4882a593Smuzhiyun 	unsigned int has_dp_clk:1;
110*4882a593Smuzhiyun 	unsigned int has_hw_trigger:1;
111*4882a593Smuzhiyun 	unsigned int has_trigger_per_te:1;
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static struct fimd_driver_data s3c64xx_fimd_driver_data = {
115*4882a593Smuzhiyun 	.timing_base = 0x0,
116*4882a593Smuzhiyun 	.has_clksel = 1,
117*4882a593Smuzhiyun 	.has_limited_fmt = 1,
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static struct fimd_driver_data s5pv210_fimd_driver_data = {
121*4882a593Smuzhiyun 	.timing_base = 0x0,
122*4882a593Smuzhiyun 	.has_shadowcon = 1,
123*4882a593Smuzhiyun 	.has_clksel = 1,
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static struct fimd_driver_data exynos3_fimd_driver_data = {
127*4882a593Smuzhiyun 	.timing_base = 0x20000,
128*4882a593Smuzhiyun 	.lcdblk_offset = 0x210,
129*4882a593Smuzhiyun 	.lcdblk_bypass_shift = 1,
130*4882a593Smuzhiyun 	.has_shadowcon = 1,
131*4882a593Smuzhiyun 	.has_vidoutcon = 1,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static struct fimd_driver_data exynos4_fimd_driver_data = {
135*4882a593Smuzhiyun 	.timing_base = 0x0,
136*4882a593Smuzhiyun 	.lcdblk_offset = 0x210,
137*4882a593Smuzhiyun 	.lcdblk_vt_shift = 10,
138*4882a593Smuzhiyun 	.lcdblk_bypass_shift = 1,
139*4882a593Smuzhiyun 	.has_shadowcon = 1,
140*4882a593Smuzhiyun 	.has_vtsel = 1,
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static struct fimd_driver_data exynos5_fimd_driver_data = {
144*4882a593Smuzhiyun 	.timing_base = 0x20000,
145*4882a593Smuzhiyun 	.lcdblk_offset = 0x214,
146*4882a593Smuzhiyun 	.lcdblk_vt_shift = 24,
147*4882a593Smuzhiyun 	.lcdblk_bypass_shift = 15,
148*4882a593Smuzhiyun 	.has_shadowcon = 1,
149*4882a593Smuzhiyun 	.has_vidoutcon = 1,
150*4882a593Smuzhiyun 	.has_vtsel = 1,
151*4882a593Smuzhiyun 	.has_dp_clk = 1,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static struct fimd_driver_data exynos5420_fimd_driver_data = {
155*4882a593Smuzhiyun 	.timing_base = 0x20000,
156*4882a593Smuzhiyun 	.lcdblk_offset = 0x214,
157*4882a593Smuzhiyun 	.lcdblk_vt_shift = 24,
158*4882a593Smuzhiyun 	.lcdblk_bypass_shift = 15,
159*4882a593Smuzhiyun 	.lcdblk_mic_bypass_shift = 11,
160*4882a593Smuzhiyun 	.has_shadowcon = 1,
161*4882a593Smuzhiyun 	.has_vidoutcon = 1,
162*4882a593Smuzhiyun 	.has_vtsel = 1,
163*4882a593Smuzhiyun 	.has_mic_bypass = 1,
164*4882a593Smuzhiyun 	.has_dp_clk = 1,
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun struct fimd_context {
168*4882a593Smuzhiyun 	struct device			*dev;
169*4882a593Smuzhiyun 	struct drm_device		*drm_dev;
170*4882a593Smuzhiyun 	void				*dma_priv;
171*4882a593Smuzhiyun 	struct exynos_drm_crtc		*crtc;
172*4882a593Smuzhiyun 	struct exynos_drm_plane		planes[WINDOWS_NR];
173*4882a593Smuzhiyun 	struct exynos_drm_plane_config	configs[WINDOWS_NR];
174*4882a593Smuzhiyun 	struct clk			*bus_clk;
175*4882a593Smuzhiyun 	struct clk			*lcd_clk;
176*4882a593Smuzhiyun 	void __iomem			*regs;
177*4882a593Smuzhiyun 	struct regmap			*sysreg;
178*4882a593Smuzhiyun 	unsigned long			irq_flags;
179*4882a593Smuzhiyun 	u32				vidcon0;
180*4882a593Smuzhiyun 	u32				vidcon1;
181*4882a593Smuzhiyun 	u32				vidout_con;
182*4882a593Smuzhiyun 	u32				i80ifcon;
183*4882a593Smuzhiyun 	bool				i80_if;
184*4882a593Smuzhiyun 	bool				suspended;
185*4882a593Smuzhiyun 	wait_queue_head_t		wait_vsync_queue;
186*4882a593Smuzhiyun 	atomic_t			wait_vsync_event;
187*4882a593Smuzhiyun 	atomic_t			win_updated;
188*4882a593Smuzhiyun 	atomic_t			triggering;
189*4882a593Smuzhiyun 	u32				clkdiv;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	const struct fimd_driver_data *driver_data;
192*4882a593Smuzhiyun 	struct drm_encoder *encoder;
193*4882a593Smuzhiyun 	struct exynos_drm_clk		dp_clk;
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun static const struct of_device_id fimd_driver_dt_match[] = {
197*4882a593Smuzhiyun 	{ .compatible = "samsung,s3c6400-fimd",
198*4882a593Smuzhiyun 	  .data = &s3c64xx_fimd_driver_data },
199*4882a593Smuzhiyun 	{ .compatible = "samsung,s5pv210-fimd",
200*4882a593Smuzhiyun 	  .data = &s5pv210_fimd_driver_data },
201*4882a593Smuzhiyun 	{ .compatible = "samsung,exynos3250-fimd",
202*4882a593Smuzhiyun 	  .data = &exynos3_fimd_driver_data },
203*4882a593Smuzhiyun 	{ .compatible = "samsung,exynos4210-fimd",
204*4882a593Smuzhiyun 	  .data = &exynos4_fimd_driver_data },
205*4882a593Smuzhiyun 	{ .compatible = "samsung,exynos5250-fimd",
206*4882a593Smuzhiyun 	  .data = &exynos5_fimd_driver_data },
207*4882a593Smuzhiyun 	{ .compatible = "samsung,exynos5420-fimd",
208*4882a593Smuzhiyun 	  .data = &exynos5420_fimd_driver_data },
209*4882a593Smuzhiyun 	{},
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun static const enum drm_plane_type fimd_win_types[WINDOWS_NR] = {
214*4882a593Smuzhiyun 	DRM_PLANE_TYPE_PRIMARY,
215*4882a593Smuzhiyun 	DRM_PLANE_TYPE_OVERLAY,
216*4882a593Smuzhiyun 	DRM_PLANE_TYPE_OVERLAY,
217*4882a593Smuzhiyun 	DRM_PLANE_TYPE_OVERLAY,
218*4882a593Smuzhiyun 	DRM_PLANE_TYPE_CURSOR,
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun static const uint32_t fimd_formats[] = {
222*4882a593Smuzhiyun 	DRM_FORMAT_C8,
223*4882a593Smuzhiyun 	DRM_FORMAT_XRGB1555,
224*4882a593Smuzhiyun 	DRM_FORMAT_RGB565,
225*4882a593Smuzhiyun 	DRM_FORMAT_XRGB8888,
226*4882a593Smuzhiyun 	DRM_FORMAT_ARGB8888,
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun static const unsigned int capabilities[WINDOWS_NR] = {
230*4882a593Smuzhiyun 	0,
231*4882a593Smuzhiyun 	EXYNOS_DRM_PLANE_CAP_WIN_BLEND | EXYNOS_DRM_PLANE_CAP_PIX_BLEND,
232*4882a593Smuzhiyun 	EXYNOS_DRM_PLANE_CAP_WIN_BLEND | EXYNOS_DRM_PLANE_CAP_PIX_BLEND,
233*4882a593Smuzhiyun 	EXYNOS_DRM_PLANE_CAP_WIN_BLEND | EXYNOS_DRM_PLANE_CAP_PIX_BLEND,
234*4882a593Smuzhiyun 	EXYNOS_DRM_PLANE_CAP_WIN_BLEND | EXYNOS_DRM_PLANE_CAP_PIX_BLEND,
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
fimd_set_bits(struct fimd_context * ctx,u32 reg,u32 mask,u32 val)237*4882a593Smuzhiyun static inline void fimd_set_bits(struct fimd_context *ctx, u32 reg, u32 mask,
238*4882a593Smuzhiyun 				 u32 val)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	val = (val & mask) | (readl(ctx->regs + reg) & ~mask);
241*4882a593Smuzhiyun 	writel(val, ctx->regs + reg);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
fimd_enable_vblank(struct exynos_drm_crtc * crtc)244*4882a593Smuzhiyun static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	struct fimd_context *ctx = crtc->ctx;
247*4882a593Smuzhiyun 	u32 val;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	if (ctx->suspended)
250*4882a593Smuzhiyun 		return -EPERM;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	if (!test_and_set_bit(0, &ctx->irq_flags)) {
253*4882a593Smuzhiyun 		val = readl(ctx->regs + VIDINTCON0);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 		val |= VIDINTCON0_INT_ENABLE;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 		if (ctx->i80_if) {
258*4882a593Smuzhiyun 			val |= VIDINTCON0_INT_I80IFDONE;
259*4882a593Smuzhiyun 			val |= VIDINTCON0_INT_SYSMAINCON;
260*4882a593Smuzhiyun 			val &= ~VIDINTCON0_INT_SYSSUBCON;
261*4882a593Smuzhiyun 		} else {
262*4882a593Smuzhiyun 			val |= VIDINTCON0_INT_FRAME;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 			val &= ~VIDINTCON0_FRAMESEL0_MASK;
265*4882a593Smuzhiyun 			val |= VIDINTCON0_FRAMESEL0_FRONTPORCH;
266*4882a593Smuzhiyun 			val &= ~VIDINTCON0_FRAMESEL1_MASK;
267*4882a593Smuzhiyun 			val |= VIDINTCON0_FRAMESEL1_NONE;
268*4882a593Smuzhiyun 		}
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 		writel(val, ctx->regs + VIDINTCON0);
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
fimd_disable_vblank(struct exynos_drm_crtc * crtc)276*4882a593Smuzhiyun static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	struct fimd_context *ctx = crtc->ctx;
279*4882a593Smuzhiyun 	u32 val;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	if (ctx->suspended)
282*4882a593Smuzhiyun 		return;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	if (test_and_clear_bit(0, &ctx->irq_flags)) {
285*4882a593Smuzhiyun 		val = readl(ctx->regs + VIDINTCON0);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 		val &= ~VIDINTCON0_INT_ENABLE;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 		if (ctx->i80_if) {
290*4882a593Smuzhiyun 			val &= ~VIDINTCON0_INT_I80IFDONE;
291*4882a593Smuzhiyun 			val &= ~VIDINTCON0_INT_SYSMAINCON;
292*4882a593Smuzhiyun 			val &= ~VIDINTCON0_INT_SYSSUBCON;
293*4882a593Smuzhiyun 		} else
294*4882a593Smuzhiyun 			val &= ~VIDINTCON0_INT_FRAME;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 		writel(val, ctx->regs + VIDINTCON0);
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
fimd_wait_for_vblank(struct exynos_drm_crtc * crtc)300*4882a593Smuzhiyun static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	struct fimd_context *ctx = crtc->ctx;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	if (ctx->suspended)
305*4882a593Smuzhiyun 		return;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	atomic_set(&ctx->wait_vsync_event, 1);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	/*
310*4882a593Smuzhiyun 	 * wait for FIMD to signal VSYNC interrupt or return after
311*4882a593Smuzhiyun 	 * timeout which is set to 50ms (refresh rate of 20).
312*4882a593Smuzhiyun 	 */
313*4882a593Smuzhiyun 	if (!wait_event_timeout(ctx->wait_vsync_queue,
314*4882a593Smuzhiyun 				!atomic_read(&ctx->wait_vsync_event),
315*4882a593Smuzhiyun 				HZ/20))
316*4882a593Smuzhiyun 		DRM_DEV_DEBUG_KMS(ctx->dev, "vblank wait timed out.\n");
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
fimd_enable_video_output(struct fimd_context * ctx,unsigned int win,bool enable)319*4882a593Smuzhiyun static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
320*4882a593Smuzhiyun 					bool enable)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	u32 val = readl(ctx->regs + WINCON(win));
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	if (enable)
325*4882a593Smuzhiyun 		val |= WINCONx_ENWIN;
326*4882a593Smuzhiyun 	else
327*4882a593Smuzhiyun 		val &= ~WINCONx_ENWIN;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	writel(val, ctx->regs + WINCON(win));
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
fimd_enable_shadow_channel_path(struct fimd_context * ctx,unsigned int win,bool enable)332*4882a593Smuzhiyun static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
333*4882a593Smuzhiyun 						unsigned int win,
334*4882a593Smuzhiyun 						bool enable)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	u32 val = readl(ctx->regs + SHADOWCON);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	if (enable)
339*4882a593Smuzhiyun 		val |= SHADOWCON_CHx_ENABLE(win);
340*4882a593Smuzhiyun 	else
341*4882a593Smuzhiyun 		val &= ~SHADOWCON_CHx_ENABLE(win);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	writel(val, ctx->regs + SHADOWCON);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
fimd_clear_channels(struct exynos_drm_crtc * crtc)346*4882a593Smuzhiyun static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	struct fimd_context *ctx = crtc->ctx;
349*4882a593Smuzhiyun 	unsigned int win, ch_enabled = 0;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	/* Hardware is in unknown state, so ensure it gets enabled properly */
352*4882a593Smuzhiyun 	pm_runtime_get_sync(ctx->dev);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	clk_prepare_enable(ctx->bus_clk);
355*4882a593Smuzhiyun 	clk_prepare_enable(ctx->lcd_clk);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	/* Check if any channel is enabled. */
358*4882a593Smuzhiyun 	for (win = 0; win < WINDOWS_NR; win++) {
359*4882a593Smuzhiyun 		u32 val = readl(ctx->regs + WINCON(win));
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 		if (val & WINCONx_ENWIN) {
362*4882a593Smuzhiyun 			fimd_enable_video_output(ctx, win, false);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 			if (ctx->driver_data->has_shadowcon)
365*4882a593Smuzhiyun 				fimd_enable_shadow_channel_path(ctx, win,
366*4882a593Smuzhiyun 								false);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 			ch_enabled = 1;
369*4882a593Smuzhiyun 		}
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/* Wait for vsync, as disable channel takes effect at next vsync */
373*4882a593Smuzhiyun 	if (ch_enabled) {
374*4882a593Smuzhiyun 		ctx->suspended = false;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 		fimd_enable_vblank(ctx->crtc);
377*4882a593Smuzhiyun 		fimd_wait_for_vblank(ctx->crtc);
378*4882a593Smuzhiyun 		fimd_disable_vblank(ctx->crtc);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 		ctx->suspended = true;
381*4882a593Smuzhiyun 	}
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	clk_disable_unprepare(ctx->lcd_clk);
384*4882a593Smuzhiyun 	clk_disable_unprepare(ctx->bus_clk);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	pm_runtime_put(ctx->dev);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 
fimd_atomic_check(struct exynos_drm_crtc * crtc,struct drm_crtc_state * state)390*4882a593Smuzhiyun static int fimd_atomic_check(struct exynos_drm_crtc *crtc,
391*4882a593Smuzhiyun 		struct drm_crtc_state *state)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	struct drm_display_mode *mode = &state->adjusted_mode;
394*4882a593Smuzhiyun 	struct fimd_context *ctx = crtc->ctx;
395*4882a593Smuzhiyun 	unsigned long ideal_clk, lcd_rate;
396*4882a593Smuzhiyun 	u32 clkdiv;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	if (mode->clock == 0) {
399*4882a593Smuzhiyun 		DRM_DEV_ERROR(ctx->dev, "Mode has zero clock value.\n");
400*4882a593Smuzhiyun 		return -EINVAL;
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	ideal_clk = mode->clock * 1000;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	if (ctx->i80_if) {
406*4882a593Smuzhiyun 		/*
407*4882a593Smuzhiyun 		 * The frame done interrupt should be occurred prior to the
408*4882a593Smuzhiyun 		 * next TE signal.
409*4882a593Smuzhiyun 		 */
410*4882a593Smuzhiyun 		ideal_clk *= 2;
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	lcd_rate = clk_get_rate(ctx->lcd_clk);
414*4882a593Smuzhiyun 	if (2 * lcd_rate < ideal_clk) {
415*4882a593Smuzhiyun 		DRM_DEV_ERROR(ctx->dev,
416*4882a593Smuzhiyun 			      "sclk_fimd clock too low(%lu) for requested pixel clock(%lu)\n",
417*4882a593Smuzhiyun 			      lcd_rate, ideal_clk);
418*4882a593Smuzhiyun 		return -EINVAL;
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	/* Find the clock divider value that gets us closest to ideal_clk */
422*4882a593Smuzhiyun 	clkdiv = DIV_ROUND_CLOSEST(lcd_rate, ideal_clk);
423*4882a593Smuzhiyun 	if (clkdiv >= 0x200) {
424*4882a593Smuzhiyun 		DRM_DEV_ERROR(ctx->dev, "requested pixel clock(%lu) too low\n",
425*4882a593Smuzhiyun 			      ideal_clk);
426*4882a593Smuzhiyun 		return -EINVAL;
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	ctx->clkdiv = (clkdiv < 0x100) ? clkdiv : 0xff;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
fimd_setup_trigger(struct fimd_context * ctx)434*4882a593Smuzhiyun static void fimd_setup_trigger(struct fimd_context *ctx)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	void __iomem *timing_base = ctx->regs + ctx->driver_data->timing_base;
437*4882a593Smuzhiyun 	u32 trg_type = ctx->driver_data->trg_type;
438*4882a593Smuzhiyun 	u32 val = readl(timing_base + TRIGCON);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	val &= ~(TRGMODE_ENABLE);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	if (trg_type == I80_HW_TRG) {
443*4882a593Smuzhiyun 		if (ctx->driver_data->has_hw_trigger)
444*4882a593Smuzhiyun 			val |= HWTRGEN_ENABLE | HWTRGMASK_ENABLE;
445*4882a593Smuzhiyun 		if (ctx->driver_data->has_trigger_per_te)
446*4882a593Smuzhiyun 			val |= HWTRIGEN_PER_ENABLE;
447*4882a593Smuzhiyun 	} else {
448*4882a593Smuzhiyun 		val |= TRGMODE_ENABLE;
449*4882a593Smuzhiyun 	}
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	writel(val, timing_base + TRIGCON);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun 
fimd_commit(struct exynos_drm_crtc * crtc)454*4882a593Smuzhiyun static void fimd_commit(struct exynos_drm_crtc *crtc)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	struct fimd_context *ctx = crtc->ctx;
457*4882a593Smuzhiyun 	struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
458*4882a593Smuzhiyun 	const struct fimd_driver_data *driver_data = ctx->driver_data;
459*4882a593Smuzhiyun 	void *timing_base = ctx->regs + driver_data->timing_base;
460*4882a593Smuzhiyun 	u32 val;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	if (ctx->suspended)
463*4882a593Smuzhiyun 		return;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	/* nothing to do if we haven't set the mode yet */
466*4882a593Smuzhiyun 	if (mode->htotal == 0 || mode->vtotal == 0)
467*4882a593Smuzhiyun 		return;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	if (ctx->i80_if) {
470*4882a593Smuzhiyun 		val = ctx->i80ifcon | I80IFEN_ENABLE;
471*4882a593Smuzhiyun 		writel(val, timing_base + I80IFCONFAx(0));
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 		/* disable auto frame rate */
474*4882a593Smuzhiyun 		writel(0, timing_base + I80IFCONFBx(0));
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 		/* set video type selection to I80 interface */
477*4882a593Smuzhiyun 		if (driver_data->has_vtsel && ctx->sysreg &&
478*4882a593Smuzhiyun 				regmap_update_bits(ctx->sysreg,
479*4882a593Smuzhiyun 					driver_data->lcdblk_offset,
480*4882a593Smuzhiyun 					0x3 << driver_data->lcdblk_vt_shift,
481*4882a593Smuzhiyun 					0x1 << driver_data->lcdblk_vt_shift)) {
482*4882a593Smuzhiyun 			DRM_DEV_ERROR(ctx->dev,
483*4882a593Smuzhiyun 				      "Failed to update sysreg for I80 i/f.\n");
484*4882a593Smuzhiyun 			return;
485*4882a593Smuzhiyun 		}
486*4882a593Smuzhiyun 	} else {
487*4882a593Smuzhiyun 		int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
488*4882a593Smuzhiyun 		u32 vidcon1;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 		/* setup polarity values */
491*4882a593Smuzhiyun 		vidcon1 = ctx->vidcon1;
492*4882a593Smuzhiyun 		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
493*4882a593Smuzhiyun 			vidcon1 |= VIDCON1_INV_VSYNC;
494*4882a593Smuzhiyun 		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
495*4882a593Smuzhiyun 			vidcon1 |= VIDCON1_INV_HSYNC;
496*4882a593Smuzhiyun 		writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 		/* setup vertical timing values. */
499*4882a593Smuzhiyun 		vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
500*4882a593Smuzhiyun 		vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
501*4882a593Smuzhiyun 		vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 		val = VIDTCON0_VBPD(vbpd - 1) |
504*4882a593Smuzhiyun 			VIDTCON0_VFPD(vfpd - 1) |
505*4882a593Smuzhiyun 			VIDTCON0_VSPW(vsync_len - 1);
506*4882a593Smuzhiyun 		writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 		/* setup horizontal timing values.  */
509*4882a593Smuzhiyun 		hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
510*4882a593Smuzhiyun 		hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
511*4882a593Smuzhiyun 		hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 		val = VIDTCON1_HBPD(hbpd - 1) |
514*4882a593Smuzhiyun 			VIDTCON1_HFPD(hfpd - 1) |
515*4882a593Smuzhiyun 			VIDTCON1_HSPW(hsync_len - 1);
516*4882a593Smuzhiyun 		writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
517*4882a593Smuzhiyun 	}
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	if (driver_data->has_vidoutcon)
520*4882a593Smuzhiyun 		writel(ctx->vidout_con, timing_base + VIDOUT_CON);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* set bypass selection */
523*4882a593Smuzhiyun 	if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
524*4882a593Smuzhiyun 				driver_data->lcdblk_offset,
525*4882a593Smuzhiyun 				0x1 << driver_data->lcdblk_bypass_shift,
526*4882a593Smuzhiyun 				0x1 << driver_data->lcdblk_bypass_shift)) {
527*4882a593Smuzhiyun 		DRM_DEV_ERROR(ctx->dev,
528*4882a593Smuzhiyun 			      "Failed to update sysreg for bypass setting.\n");
529*4882a593Smuzhiyun 		return;
530*4882a593Smuzhiyun 	}
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	/* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
533*4882a593Smuzhiyun 	 * bit should be cleared.
534*4882a593Smuzhiyun 	 */
535*4882a593Smuzhiyun 	if (driver_data->has_mic_bypass && ctx->sysreg &&
536*4882a593Smuzhiyun 	    regmap_update_bits(ctx->sysreg,
537*4882a593Smuzhiyun 				driver_data->lcdblk_offset,
538*4882a593Smuzhiyun 				0x1 << driver_data->lcdblk_mic_bypass_shift,
539*4882a593Smuzhiyun 				0x1 << driver_data->lcdblk_mic_bypass_shift)) {
540*4882a593Smuzhiyun 		DRM_DEV_ERROR(ctx->dev,
541*4882a593Smuzhiyun 			      "Failed to update sysreg for bypass mic.\n");
542*4882a593Smuzhiyun 		return;
543*4882a593Smuzhiyun 	}
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	/* setup horizontal and vertical display size. */
546*4882a593Smuzhiyun 	val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
547*4882a593Smuzhiyun 	       VIDTCON2_HOZVAL(mode->hdisplay - 1) |
548*4882a593Smuzhiyun 	       VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
549*4882a593Smuzhiyun 	       VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
550*4882a593Smuzhiyun 	writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	fimd_setup_trigger(ctx);
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	/*
555*4882a593Smuzhiyun 	 * fields of register with prefix '_F' would be updated
556*4882a593Smuzhiyun 	 * at vsync(same as dma start)
557*4882a593Smuzhiyun 	 */
558*4882a593Smuzhiyun 	val = ctx->vidcon0;
559*4882a593Smuzhiyun 	val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	if (ctx->driver_data->has_clksel)
562*4882a593Smuzhiyun 		val |= VIDCON0_CLKSEL_LCD;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	if (ctx->clkdiv > 1)
565*4882a593Smuzhiyun 		val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	writel(val, ctx->regs + VIDCON0);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun 
fimd_win_set_bldeq(struct fimd_context * ctx,unsigned int win,unsigned int alpha,unsigned int pixel_alpha)570*4882a593Smuzhiyun static void fimd_win_set_bldeq(struct fimd_context *ctx, unsigned int win,
571*4882a593Smuzhiyun 			       unsigned int alpha, unsigned int pixel_alpha)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun 	u32 mask = BLENDEQ_A_FUNC_F(0xf) | BLENDEQ_B_FUNC_F(0xf);
574*4882a593Smuzhiyun 	u32 val = 0;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	switch (pixel_alpha) {
577*4882a593Smuzhiyun 	case DRM_MODE_BLEND_PIXEL_NONE:
578*4882a593Smuzhiyun 	case DRM_MODE_BLEND_COVERAGE:
579*4882a593Smuzhiyun 		val |= BLENDEQ_A_FUNC_F(BLENDEQ_ALPHA_A);
580*4882a593Smuzhiyun 		val |= BLENDEQ_B_FUNC_F(BLENDEQ_ONE_MINUS_ALPHA_A);
581*4882a593Smuzhiyun 		break;
582*4882a593Smuzhiyun 	case DRM_MODE_BLEND_PREMULTI:
583*4882a593Smuzhiyun 	default:
584*4882a593Smuzhiyun 		if (alpha != DRM_BLEND_ALPHA_OPAQUE) {
585*4882a593Smuzhiyun 			val |= BLENDEQ_A_FUNC_F(BLENDEQ_ALPHA0);
586*4882a593Smuzhiyun 			val |= BLENDEQ_B_FUNC_F(BLENDEQ_ONE_MINUS_ALPHA_A);
587*4882a593Smuzhiyun 		} else {
588*4882a593Smuzhiyun 			val |= BLENDEQ_A_FUNC_F(BLENDEQ_ONE);
589*4882a593Smuzhiyun 			val |= BLENDEQ_B_FUNC_F(BLENDEQ_ONE_MINUS_ALPHA_A);
590*4882a593Smuzhiyun 		}
591*4882a593Smuzhiyun 		break;
592*4882a593Smuzhiyun 	}
593*4882a593Smuzhiyun 	fimd_set_bits(ctx, BLENDEQx(win), mask, val);
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun 
fimd_win_set_bldmod(struct fimd_context * ctx,unsigned int win,unsigned int alpha,unsigned int pixel_alpha)596*4882a593Smuzhiyun static void fimd_win_set_bldmod(struct fimd_context *ctx, unsigned int win,
597*4882a593Smuzhiyun 				unsigned int alpha, unsigned int pixel_alpha)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun 	u32 win_alpha_l = (alpha >> 8) & 0xf;
600*4882a593Smuzhiyun 	u32 win_alpha_h = alpha >> 12;
601*4882a593Smuzhiyun 	u32 val = 0;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	switch (pixel_alpha) {
604*4882a593Smuzhiyun 	case DRM_MODE_BLEND_PIXEL_NONE:
605*4882a593Smuzhiyun 		break;
606*4882a593Smuzhiyun 	case DRM_MODE_BLEND_COVERAGE:
607*4882a593Smuzhiyun 	case DRM_MODE_BLEND_PREMULTI:
608*4882a593Smuzhiyun 	default:
609*4882a593Smuzhiyun 		val |= WINCON1_ALPHA_SEL;
610*4882a593Smuzhiyun 		val |= WINCON1_BLD_PIX;
611*4882a593Smuzhiyun 		val |= WINCON1_ALPHA_MUL;
612*4882a593Smuzhiyun 		break;
613*4882a593Smuzhiyun 	}
614*4882a593Smuzhiyun 	fimd_set_bits(ctx, WINCON(win), WINCONx_BLEND_MODE_MASK, val);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	/* OSD alpha */
617*4882a593Smuzhiyun 	val = VIDISD14C_ALPHA0_R(win_alpha_h) |
618*4882a593Smuzhiyun 		VIDISD14C_ALPHA0_G(win_alpha_h) |
619*4882a593Smuzhiyun 		VIDISD14C_ALPHA0_B(win_alpha_h) |
620*4882a593Smuzhiyun 		VIDISD14C_ALPHA1_R(0x0) |
621*4882a593Smuzhiyun 		VIDISD14C_ALPHA1_G(0x0) |
622*4882a593Smuzhiyun 		VIDISD14C_ALPHA1_B(0x0);
623*4882a593Smuzhiyun 	writel(val, ctx->regs + VIDOSD_C(win));
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	val = VIDW_ALPHA_R(win_alpha_l) | VIDW_ALPHA_G(win_alpha_l) |
626*4882a593Smuzhiyun 		VIDW_ALPHA_B(win_alpha_l);
627*4882a593Smuzhiyun 	writel(val, ctx->regs + VIDWnALPHA0(win));
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	val = VIDW_ALPHA_R(0x0) | VIDW_ALPHA_G(0x0) |
630*4882a593Smuzhiyun 		VIDW_ALPHA_B(0x0);
631*4882a593Smuzhiyun 	writel(val, ctx->regs + VIDWnALPHA1(win));
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	fimd_set_bits(ctx, BLENDCON, BLENDCON_NEW_MASK,
634*4882a593Smuzhiyun 			BLENDCON_NEW_8BIT_ALPHA_VALUE);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
fimd_win_set_pixfmt(struct fimd_context * ctx,unsigned int win,struct drm_framebuffer * fb,int width)637*4882a593Smuzhiyun static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
638*4882a593Smuzhiyun 				struct drm_framebuffer *fb, int width)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun 	struct exynos_drm_plane plane = ctx->planes[win];
641*4882a593Smuzhiyun 	struct exynos_drm_plane_state *state =
642*4882a593Smuzhiyun 		to_exynos_plane_state(plane.base.state);
643*4882a593Smuzhiyun 	uint32_t pixel_format = fb->format->format;
644*4882a593Smuzhiyun 	unsigned int alpha = state->base.alpha;
645*4882a593Smuzhiyun 	u32 val = WINCONx_ENWIN;
646*4882a593Smuzhiyun 	unsigned int pixel_alpha;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	if (fb->format->has_alpha)
649*4882a593Smuzhiyun 		pixel_alpha = state->base.pixel_blend_mode;
650*4882a593Smuzhiyun 	else
651*4882a593Smuzhiyun 		pixel_alpha = DRM_MODE_BLEND_PIXEL_NONE;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	/*
654*4882a593Smuzhiyun 	 * In case of s3c64xx, window 0 doesn't support alpha channel.
655*4882a593Smuzhiyun 	 * So the request format is ARGB8888 then change it to XRGB8888.
656*4882a593Smuzhiyun 	 */
657*4882a593Smuzhiyun 	if (ctx->driver_data->has_limited_fmt && !win) {
658*4882a593Smuzhiyun 		if (pixel_format == DRM_FORMAT_ARGB8888)
659*4882a593Smuzhiyun 			pixel_format = DRM_FORMAT_XRGB8888;
660*4882a593Smuzhiyun 	}
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	switch (pixel_format) {
663*4882a593Smuzhiyun 	case DRM_FORMAT_C8:
664*4882a593Smuzhiyun 		val |= WINCON0_BPPMODE_8BPP_PALETTE;
665*4882a593Smuzhiyun 		val |= WINCONx_BURSTLEN_8WORD;
666*4882a593Smuzhiyun 		val |= WINCONx_BYTSWP;
667*4882a593Smuzhiyun 		break;
668*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB1555:
669*4882a593Smuzhiyun 		val |= WINCON0_BPPMODE_16BPP_1555;
670*4882a593Smuzhiyun 		val |= WINCONx_HAWSWP;
671*4882a593Smuzhiyun 		val |= WINCONx_BURSTLEN_16WORD;
672*4882a593Smuzhiyun 		break;
673*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
674*4882a593Smuzhiyun 		val |= WINCON0_BPPMODE_16BPP_565;
675*4882a593Smuzhiyun 		val |= WINCONx_HAWSWP;
676*4882a593Smuzhiyun 		val |= WINCONx_BURSTLEN_16WORD;
677*4882a593Smuzhiyun 		break;
678*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
679*4882a593Smuzhiyun 		val |= WINCON0_BPPMODE_24BPP_888;
680*4882a593Smuzhiyun 		val |= WINCONx_WSWP;
681*4882a593Smuzhiyun 		val |= WINCONx_BURSTLEN_16WORD;
682*4882a593Smuzhiyun 		break;
683*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB8888:
684*4882a593Smuzhiyun 	default:
685*4882a593Smuzhiyun 		val |= WINCON1_BPPMODE_25BPP_A1888;
686*4882a593Smuzhiyun 		val |= WINCONx_WSWP;
687*4882a593Smuzhiyun 		val |= WINCONx_BURSTLEN_16WORD;
688*4882a593Smuzhiyun 		break;
689*4882a593Smuzhiyun 	}
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	/*
692*4882a593Smuzhiyun 	 * Setting dma-burst to 16Word causes permanent tearing for very small
693*4882a593Smuzhiyun 	 * buffers, e.g. cursor buffer. Burst Mode switching which based on
694*4882a593Smuzhiyun 	 * plane size is not recommended as plane size varies alot towards the
695*4882a593Smuzhiyun 	 * end of the screen and rapid movement causes unstable DMA, but it is
696*4882a593Smuzhiyun 	 * still better to change dma-burst than displaying garbage.
697*4882a593Smuzhiyun 	 */
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	if (width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
700*4882a593Smuzhiyun 		val &= ~WINCONx_BURSTLEN_MASK;
701*4882a593Smuzhiyun 		val |= WINCONx_BURSTLEN_4WORD;
702*4882a593Smuzhiyun 	}
703*4882a593Smuzhiyun 	fimd_set_bits(ctx, WINCON(win), ~WINCONx_BLEND_MODE_MASK, val);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	/* hardware window 0 doesn't support alpha channel. */
706*4882a593Smuzhiyun 	if (win != 0) {
707*4882a593Smuzhiyun 		fimd_win_set_bldmod(ctx, win, alpha, pixel_alpha);
708*4882a593Smuzhiyun 		fimd_win_set_bldeq(ctx, win, alpha, pixel_alpha);
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun 
fimd_win_set_colkey(struct fimd_context * ctx,unsigned int win)712*4882a593Smuzhiyun static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun 	unsigned int keycon0 = 0, keycon1 = 0;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
717*4882a593Smuzhiyun 			WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	keycon1 = WxKEYCON1_COLVAL(0xffffffff);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
722*4882a593Smuzhiyun 	writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun /**
726*4882a593Smuzhiyun  * shadow_protect_win() - disable updating values from shadow registers at vsync
727*4882a593Smuzhiyun  *
728*4882a593Smuzhiyun  * @win: window to protect registers for
729*4882a593Smuzhiyun  * @protect: 1 to protect (disable updates)
730*4882a593Smuzhiyun  */
fimd_shadow_protect_win(struct fimd_context * ctx,unsigned int win,bool protect)731*4882a593Smuzhiyun static void fimd_shadow_protect_win(struct fimd_context *ctx,
732*4882a593Smuzhiyun 				    unsigned int win, bool protect)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	u32 reg, bits, val;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	/*
737*4882a593Smuzhiyun 	 * SHADOWCON/PRTCON register is used for enabling timing.
738*4882a593Smuzhiyun 	 *
739*4882a593Smuzhiyun 	 * for example, once only width value of a register is set,
740*4882a593Smuzhiyun 	 * if the dma is started then fimd hardware could malfunction so
741*4882a593Smuzhiyun 	 * with protect window setting, the register fields with prefix '_F'
742*4882a593Smuzhiyun 	 * wouldn't be updated at vsync also but updated once unprotect window
743*4882a593Smuzhiyun 	 * is set.
744*4882a593Smuzhiyun 	 */
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	if (ctx->driver_data->has_shadowcon) {
747*4882a593Smuzhiyun 		reg = SHADOWCON;
748*4882a593Smuzhiyun 		bits = SHADOWCON_WINx_PROTECT(win);
749*4882a593Smuzhiyun 	} else {
750*4882a593Smuzhiyun 		reg = PRTCON;
751*4882a593Smuzhiyun 		bits = PRTCON_PROTECT;
752*4882a593Smuzhiyun 	}
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	val = readl(ctx->regs + reg);
755*4882a593Smuzhiyun 	if (protect)
756*4882a593Smuzhiyun 		val |= bits;
757*4882a593Smuzhiyun 	else
758*4882a593Smuzhiyun 		val &= ~bits;
759*4882a593Smuzhiyun 	writel(val, ctx->regs + reg);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun 
fimd_atomic_begin(struct exynos_drm_crtc * crtc)762*4882a593Smuzhiyun static void fimd_atomic_begin(struct exynos_drm_crtc *crtc)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun 	struct fimd_context *ctx = crtc->ctx;
765*4882a593Smuzhiyun 	int i;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	if (ctx->suspended)
768*4882a593Smuzhiyun 		return;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	for (i = 0; i < WINDOWS_NR; i++)
771*4882a593Smuzhiyun 		fimd_shadow_protect_win(ctx, i, true);
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun 
fimd_atomic_flush(struct exynos_drm_crtc * crtc)774*4882a593Smuzhiyun static void fimd_atomic_flush(struct exynos_drm_crtc *crtc)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun 	struct fimd_context *ctx = crtc->ctx;
777*4882a593Smuzhiyun 	int i;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	if (ctx->suspended)
780*4882a593Smuzhiyun 		return;
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	for (i = 0; i < WINDOWS_NR; i++)
783*4882a593Smuzhiyun 		fimd_shadow_protect_win(ctx, i, false);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	exynos_crtc_handle_event(crtc);
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun 
fimd_update_plane(struct exynos_drm_crtc * crtc,struct exynos_drm_plane * plane)788*4882a593Smuzhiyun static void fimd_update_plane(struct exynos_drm_crtc *crtc,
789*4882a593Smuzhiyun 			      struct exynos_drm_plane *plane)
790*4882a593Smuzhiyun {
791*4882a593Smuzhiyun 	struct exynos_drm_plane_state *state =
792*4882a593Smuzhiyun 				to_exynos_plane_state(plane->base.state);
793*4882a593Smuzhiyun 	struct fimd_context *ctx = crtc->ctx;
794*4882a593Smuzhiyun 	struct drm_framebuffer *fb = state->base.fb;
795*4882a593Smuzhiyun 	dma_addr_t dma_addr;
796*4882a593Smuzhiyun 	unsigned long val, size, offset;
797*4882a593Smuzhiyun 	unsigned int last_x, last_y, buf_offsize, line_size;
798*4882a593Smuzhiyun 	unsigned int win = plane->index;
799*4882a593Smuzhiyun 	unsigned int cpp = fb->format->cpp[0];
800*4882a593Smuzhiyun 	unsigned int pitch = fb->pitches[0];
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	if (ctx->suspended)
803*4882a593Smuzhiyun 		return;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	offset = state->src.x * cpp;
806*4882a593Smuzhiyun 	offset += state->src.y * pitch;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	/* buffer start address */
809*4882a593Smuzhiyun 	dma_addr = exynos_drm_fb_dma_addr(fb, 0) + offset;
810*4882a593Smuzhiyun 	val = (unsigned long)dma_addr;
811*4882a593Smuzhiyun 	writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	/* buffer end address */
814*4882a593Smuzhiyun 	size = pitch * state->crtc.h;
815*4882a593Smuzhiyun 	val = (unsigned long)(dma_addr + size);
816*4882a593Smuzhiyun 	writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev,
819*4882a593Smuzhiyun 			  "start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
820*4882a593Smuzhiyun 			  (unsigned long)dma_addr, val, size);
821*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "ovl_width = %d, ovl_height = %d\n",
822*4882a593Smuzhiyun 			  state->crtc.w, state->crtc.h);
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	/* buffer size */
825*4882a593Smuzhiyun 	buf_offsize = pitch - (state->crtc.w * cpp);
826*4882a593Smuzhiyun 	line_size = state->crtc.w * cpp;
827*4882a593Smuzhiyun 	val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
828*4882a593Smuzhiyun 		VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
829*4882a593Smuzhiyun 		VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
830*4882a593Smuzhiyun 		VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
831*4882a593Smuzhiyun 	writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	/* OSD position */
834*4882a593Smuzhiyun 	val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
835*4882a593Smuzhiyun 		VIDOSDxA_TOPLEFT_Y(state->crtc.y) |
836*4882a593Smuzhiyun 		VIDOSDxA_TOPLEFT_X_E(state->crtc.x) |
837*4882a593Smuzhiyun 		VIDOSDxA_TOPLEFT_Y_E(state->crtc.y);
838*4882a593Smuzhiyun 	writel(val, ctx->regs + VIDOSD_A(win));
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	last_x = state->crtc.x + state->crtc.w;
841*4882a593Smuzhiyun 	if (last_x)
842*4882a593Smuzhiyun 		last_x--;
843*4882a593Smuzhiyun 	last_y = state->crtc.y + state->crtc.h;
844*4882a593Smuzhiyun 	if (last_y)
845*4882a593Smuzhiyun 		last_y--;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
848*4882a593Smuzhiyun 		VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	writel(val, ctx->regs + VIDOSD_B(win));
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev,
853*4882a593Smuzhiyun 			  "osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
854*4882a593Smuzhiyun 			  state->crtc.x, state->crtc.y, last_x, last_y);
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	/* OSD size */
857*4882a593Smuzhiyun 	if (win != 3 && win != 4) {
858*4882a593Smuzhiyun 		u32 offset = VIDOSD_D(win);
859*4882a593Smuzhiyun 		if (win == 0)
860*4882a593Smuzhiyun 			offset = VIDOSD_C(win);
861*4882a593Smuzhiyun 		val = state->crtc.w * state->crtc.h;
862*4882a593Smuzhiyun 		writel(val, ctx->regs + offset);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 		DRM_DEV_DEBUG_KMS(ctx->dev, "osd size = 0x%x\n",
865*4882a593Smuzhiyun 				  (unsigned int)val);
866*4882a593Smuzhiyun 	}
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	fimd_win_set_pixfmt(ctx, win, fb, state->src.w);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	/* hardware window 0 doesn't support color key. */
871*4882a593Smuzhiyun 	if (win != 0)
872*4882a593Smuzhiyun 		fimd_win_set_colkey(ctx, win);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	fimd_enable_video_output(ctx, win, true);
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	if (ctx->driver_data->has_shadowcon)
877*4882a593Smuzhiyun 		fimd_enable_shadow_channel_path(ctx, win, true);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	if (ctx->i80_if)
880*4882a593Smuzhiyun 		atomic_set(&ctx->win_updated, 1);
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun 
fimd_disable_plane(struct exynos_drm_crtc * crtc,struct exynos_drm_plane * plane)883*4882a593Smuzhiyun static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
884*4882a593Smuzhiyun 			       struct exynos_drm_plane *plane)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	struct fimd_context *ctx = crtc->ctx;
887*4882a593Smuzhiyun 	unsigned int win = plane->index;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	if (ctx->suspended)
890*4882a593Smuzhiyun 		return;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	fimd_enable_video_output(ctx, win, false);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	if (ctx->driver_data->has_shadowcon)
895*4882a593Smuzhiyun 		fimd_enable_shadow_channel_path(ctx, win, false);
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
fimd_atomic_enable(struct exynos_drm_crtc * crtc)898*4882a593Smuzhiyun static void fimd_atomic_enable(struct exynos_drm_crtc *crtc)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun 	struct fimd_context *ctx = crtc->ctx;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	if (!ctx->suspended)
903*4882a593Smuzhiyun 		return;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	ctx->suspended = false;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	pm_runtime_get_sync(ctx->dev);
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	/* if vblank was enabled status, enable it again. */
910*4882a593Smuzhiyun 	if (test_and_clear_bit(0, &ctx->irq_flags))
911*4882a593Smuzhiyun 		fimd_enable_vblank(ctx->crtc);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	fimd_commit(ctx->crtc);
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun 
fimd_atomic_disable(struct exynos_drm_crtc * crtc)916*4882a593Smuzhiyun static void fimd_atomic_disable(struct exynos_drm_crtc *crtc)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun 	struct fimd_context *ctx = crtc->ctx;
919*4882a593Smuzhiyun 	int i;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	if (ctx->suspended)
922*4882a593Smuzhiyun 		return;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	/*
925*4882a593Smuzhiyun 	 * We need to make sure that all windows are disabled before we
926*4882a593Smuzhiyun 	 * suspend that connector. Otherwise we might try to scan from
927*4882a593Smuzhiyun 	 * a destroyed buffer later.
928*4882a593Smuzhiyun 	 */
929*4882a593Smuzhiyun 	for (i = 0; i < WINDOWS_NR; i++)
930*4882a593Smuzhiyun 		fimd_disable_plane(crtc, &ctx->planes[i]);
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	fimd_enable_vblank(crtc);
933*4882a593Smuzhiyun 	fimd_wait_for_vblank(crtc);
934*4882a593Smuzhiyun 	fimd_disable_vblank(crtc);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	writel(0, ctx->regs + VIDCON0);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	pm_runtime_put_sync(ctx->dev);
939*4882a593Smuzhiyun 	ctx->suspended = true;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun 
fimd_trigger(struct device * dev)942*4882a593Smuzhiyun static void fimd_trigger(struct device *dev)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun 	struct fimd_context *ctx = dev_get_drvdata(dev);
945*4882a593Smuzhiyun 	const struct fimd_driver_data *driver_data = ctx->driver_data;
946*4882a593Smuzhiyun 	void *timing_base = ctx->regs + driver_data->timing_base;
947*4882a593Smuzhiyun 	u32 reg;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	 /*
950*4882a593Smuzhiyun 	  * Skips triggering if in triggering state, because multiple triggering
951*4882a593Smuzhiyun 	  * requests can cause panel reset.
952*4882a593Smuzhiyun 	  */
953*4882a593Smuzhiyun 	if (atomic_read(&ctx->triggering))
954*4882a593Smuzhiyun 		return;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	/* Enters triggering mode */
957*4882a593Smuzhiyun 	atomic_set(&ctx->triggering, 1);
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	reg = readl(timing_base + TRIGCON);
960*4882a593Smuzhiyun 	reg |= (TRGMODE_ENABLE | SWTRGCMD_ENABLE);
961*4882a593Smuzhiyun 	writel(reg, timing_base + TRIGCON);
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	/*
964*4882a593Smuzhiyun 	 * Exits triggering mode if vblank is not enabled yet, because when the
965*4882a593Smuzhiyun 	 * VIDINTCON0 register is not set, it can not exit from triggering mode.
966*4882a593Smuzhiyun 	 */
967*4882a593Smuzhiyun 	if (!test_bit(0, &ctx->irq_flags))
968*4882a593Smuzhiyun 		atomic_set(&ctx->triggering, 0);
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun 
fimd_te_handler(struct exynos_drm_crtc * crtc)971*4882a593Smuzhiyun static void fimd_te_handler(struct exynos_drm_crtc *crtc)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun 	struct fimd_context *ctx = crtc->ctx;
974*4882a593Smuzhiyun 	u32 trg_type = ctx->driver_data->trg_type;
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	/* Checks the crtc is detached already from encoder */
977*4882a593Smuzhiyun 	if (!ctx->drm_dev)
978*4882a593Smuzhiyun 		return;
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	if (trg_type == I80_HW_TRG)
981*4882a593Smuzhiyun 		goto out;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	/*
984*4882a593Smuzhiyun 	 * If there is a page flip request, triggers and handles the page flip
985*4882a593Smuzhiyun 	 * event so that current fb can be updated into panel GRAM.
986*4882a593Smuzhiyun 	 */
987*4882a593Smuzhiyun 	if (atomic_add_unless(&ctx->win_updated, -1, 0))
988*4882a593Smuzhiyun 		fimd_trigger(ctx->dev);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun out:
991*4882a593Smuzhiyun 	/* Wakes up vsync event queue */
992*4882a593Smuzhiyun 	if (atomic_read(&ctx->wait_vsync_event)) {
993*4882a593Smuzhiyun 		atomic_set(&ctx->wait_vsync_event, 0);
994*4882a593Smuzhiyun 		wake_up(&ctx->wait_vsync_queue);
995*4882a593Smuzhiyun 	}
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	if (test_bit(0, &ctx->irq_flags))
998*4882a593Smuzhiyun 		drm_crtc_handle_vblank(&ctx->crtc->base);
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun 
fimd_dp_clock_enable(struct exynos_drm_clk * clk,bool enable)1001*4882a593Smuzhiyun static void fimd_dp_clock_enable(struct exynos_drm_clk *clk, bool enable)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun 	struct fimd_context *ctx = container_of(clk, struct fimd_context,
1004*4882a593Smuzhiyun 						dp_clk);
1005*4882a593Smuzhiyun 	u32 val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
1006*4882a593Smuzhiyun 	writel(val, ctx->regs + DP_MIE_CLKCON);
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
1010*4882a593Smuzhiyun 	.atomic_enable = fimd_atomic_enable,
1011*4882a593Smuzhiyun 	.atomic_disable = fimd_atomic_disable,
1012*4882a593Smuzhiyun 	.enable_vblank = fimd_enable_vblank,
1013*4882a593Smuzhiyun 	.disable_vblank = fimd_disable_vblank,
1014*4882a593Smuzhiyun 	.atomic_begin = fimd_atomic_begin,
1015*4882a593Smuzhiyun 	.update_plane = fimd_update_plane,
1016*4882a593Smuzhiyun 	.disable_plane = fimd_disable_plane,
1017*4882a593Smuzhiyun 	.atomic_flush = fimd_atomic_flush,
1018*4882a593Smuzhiyun 	.atomic_check = fimd_atomic_check,
1019*4882a593Smuzhiyun 	.te_handler = fimd_te_handler,
1020*4882a593Smuzhiyun };
1021*4882a593Smuzhiyun 
fimd_irq_handler(int irq,void * dev_id)1022*4882a593Smuzhiyun static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun 	struct fimd_context *ctx = (struct fimd_context *)dev_id;
1025*4882a593Smuzhiyun 	u32 val, clear_bit;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	val = readl(ctx->regs + VIDINTCON1);
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
1030*4882a593Smuzhiyun 	if (val & clear_bit)
1031*4882a593Smuzhiyun 		writel(clear_bit, ctx->regs + VIDINTCON1);
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	/* check the crtc is detached already from encoder */
1034*4882a593Smuzhiyun 	if (!ctx->drm_dev)
1035*4882a593Smuzhiyun 		goto out;
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	if (!ctx->i80_if)
1038*4882a593Smuzhiyun 		drm_crtc_handle_vblank(&ctx->crtc->base);
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	if (ctx->i80_if) {
1041*4882a593Smuzhiyun 		/* Exits triggering mode */
1042*4882a593Smuzhiyun 		atomic_set(&ctx->triggering, 0);
1043*4882a593Smuzhiyun 	} else {
1044*4882a593Smuzhiyun 		/* set wait vsync event to zero and wake up queue. */
1045*4882a593Smuzhiyun 		if (atomic_read(&ctx->wait_vsync_event)) {
1046*4882a593Smuzhiyun 			atomic_set(&ctx->wait_vsync_event, 0);
1047*4882a593Smuzhiyun 			wake_up(&ctx->wait_vsync_queue);
1048*4882a593Smuzhiyun 		}
1049*4882a593Smuzhiyun 	}
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun out:
1052*4882a593Smuzhiyun 	return IRQ_HANDLED;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun 
fimd_bind(struct device * dev,struct device * master,void * data)1055*4882a593Smuzhiyun static int fimd_bind(struct device *dev, struct device *master, void *data)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun 	struct fimd_context *ctx = dev_get_drvdata(dev);
1058*4882a593Smuzhiyun 	struct drm_device *drm_dev = data;
1059*4882a593Smuzhiyun 	struct exynos_drm_plane *exynos_plane;
1060*4882a593Smuzhiyun 	unsigned int i;
1061*4882a593Smuzhiyun 	int ret;
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	ctx->drm_dev = drm_dev;
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	for (i = 0; i < WINDOWS_NR; i++) {
1066*4882a593Smuzhiyun 		ctx->configs[i].pixel_formats = fimd_formats;
1067*4882a593Smuzhiyun 		ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_formats);
1068*4882a593Smuzhiyun 		ctx->configs[i].zpos = i;
1069*4882a593Smuzhiyun 		ctx->configs[i].type = fimd_win_types[i];
1070*4882a593Smuzhiyun 		ctx->configs[i].capabilities = capabilities[i];
1071*4882a593Smuzhiyun 		ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
1072*4882a593Smuzhiyun 					&ctx->configs[i]);
1073*4882a593Smuzhiyun 		if (ret)
1074*4882a593Smuzhiyun 			return ret;
1075*4882a593Smuzhiyun 	}
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	exynos_plane = &ctx->planes[DEFAULT_WIN];
1078*4882a593Smuzhiyun 	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
1079*4882a593Smuzhiyun 			EXYNOS_DISPLAY_TYPE_LCD, &fimd_crtc_ops, ctx);
1080*4882a593Smuzhiyun 	if (IS_ERR(ctx->crtc))
1081*4882a593Smuzhiyun 		return PTR_ERR(ctx->crtc);
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	if (ctx->driver_data->has_dp_clk) {
1084*4882a593Smuzhiyun 		ctx->dp_clk.enable = fimd_dp_clock_enable;
1085*4882a593Smuzhiyun 		ctx->crtc->pipe_clk = &ctx->dp_clk;
1086*4882a593Smuzhiyun 	}
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	if (ctx->encoder)
1089*4882a593Smuzhiyun 		exynos_dpi_bind(drm_dev, ctx->encoder);
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	if (is_drm_iommu_supported(drm_dev))
1092*4882a593Smuzhiyun 		fimd_clear_channels(ctx->crtc);
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	return exynos_drm_register_dma(drm_dev, dev, &ctx->dma_priv);
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun 
fimd_unbind(struct device * dev,struct device * master,void * data)1097*4882a593Smuzhiyun static void fimd_unbind(struct device *dev, struct device *master,
1098*4882a593Smuzhiyun 			void *data)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun 	struct fimd_context *ctx = dev_get_drvdata(dev);
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	fimd_atomic_disable(ctx->crtc);
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	exynos_drm_unregister_dma(ctx->drm_dev, ctx->dev, &ctx->dma_priv);
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	if (ctx->encoder)
1107*4882a593Smuzhiyun 		exynos_dpi_remove(ctx->encoder);
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun static const struct component_ops fimd_component_ops = {
1111*4882a593Smuzhiyun 	.bind	= fimd_bind,
1112*4882a593Smuzhiyun 	.unbind = fimd_unbind,
1113*4882a593Smuzhiyun };
1114*4882a593Smuzhiyun 
fimd_probe(struct platform_device * pdev)1115*4882a593Smuzhiyun static int fimd_probe(struct platform_device *pdev)
1116*4882a593Smuzhiyun {
1117*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1118*4882a593Smuzhiyun 	struct fimd_context *ctx;
1119*4882a593Smuzhiyun 	struct device_node *i80_if_timings;
1120*4882a593Smuzhiyun 	struct resource *res;
1121*4882a593Smuzhiyun 	int ret;
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	if (!dev->of_node)
1124*4882a593Smuzhiyun 		return -ENODEV;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
1127*4882a593Smuzhiyun 	if (!ctx)
1128*4882a593Smuzhiyun 		return -ENOMEM;
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	ctx->dev = dev;
1131*4882a593Smuzhiyun 	ctx->suspended = true;
1132*4882a593Smuzhiyun 	ctx->driver_data = of_device_get_match_data(dev);
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
1135*4882a593Smuzhiyun 		ctx->vidcon1 |= VIDCON1_INV_VDEN;
1136*4882a593Smuzhiyun 	if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
1137*4882a593Smuzhiyun 		ctx->vidcon1 |= VIDCON1_INV_VCLK;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
1140*4882a593Smuzhiyun 	if (i80_if_timings) {
1141*4882a593Smuzhiyun 		u32 val;
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 		ctx->i80_if = true;
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 		if (ctx->driver_data->has_vidoutcon)
1146*4882a593Smuzhiyun 			ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
1147*4882a593Smuzhiyun 		else
1148*4882a593Smuzhiyun 			ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
1149*4882a593Smuzhiyun 		/*
1150*4882a593Smuzhiyun 		 * The user manual describes that this "DSI_EN" bit is required
1151*4882a593Smuzhiyun 		 * to enable I80 24-bit data interface.
1152*4882a593Smuzhiyun 		 */
1153*4882a593Smuzhiyun 		ctx->vidcon0 |= VIDCON0_DSI_EN;
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 		if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
1156*4882a593Smuzhiyun 			val = 0;
1157*4882a593Smuzhiyun 		ctx->i80ifcon = LCD_CS_SETUP(val);
1158*4882a593Smuzhiyun 		if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
1159*4882a593Smuzhiyun 			val = 0;
1160*4882a593Smuzhiyun 		ctx->i80ifcon |= LCD_WR_SETUP(val);
1161*4882a593Smuzhiyun 		if (of_property_read_u32(i80_if_timings, "wr-active", &val))
1162*4882a593Smuzhiyun 			val = 1;
1163*4882a593Smuzhiyun 		ctx->i80ifcon |= LCD_WR_ACTIVE(val);
1164*4882a593Smuzhiyun 		if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
1165*4882a593Smuzhiyun 			val = 0;
1166*4882a593Smuzhiyun 		ctx->i80ifcon |= LCD_WR_HOLD(val);
1167*4882a593Smuzhiyun 	}
1168*4882a593Smuzhiyun 	of_node_put(i80_if_timings);
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
1171*4882a593Smuzhiyun 							"samsung,sysreg");
1172*4882a593Smuzhiyun 	if (IS_ERR(ctx->sysreg)) {
1173*4882a593Smuzhiyun 		dev_warn(dev, "failed to get system register.\n");
1174*4882a593Smuzhiyun 		ctx->sysreg = NULL;
1175*4882a593Smuzhiyun 	}
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	ctx->bus_clk = devm_clk_get(dev, "fimd");
1178*4882a593Smuzhiyun 	if (IS_ERR(ctx->bus_clk)) {
1179*4882a593Smuzhiyun 		dev_err(dev, "failed to get bus clock\n");
1180*4882a593Smuzhiyun 		return PTR_ERR(ctx->bus_clk);
1181*4882a593Smuzhiyun 	}
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
1184*4882a593Smuzhiyun 	if (IS_ERR(ctx->lcd_clk)) {
1185*4882a593Smuzhiyun 		dev_err(dev, "failed to get lcd clock\n");
1186*4882a593Smuzhiyun 		return PTR_ERR(ctx->lcd_clk);
1187*4882a593Smuzhiyun 	}
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	ctx->regs = devm_ioremap_resource(dev, res);
1192*4882a593Smuzhiyun 	if (IS_ERR(ctx->regs))
1193*4882a593Smuzhiyun 		return PTR_ERR(ctx->regs);
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
1196*4882a593Smuzhiyun 					   ctx->i80_if ? "lcd_sys" : "vsync");
1197*4882a593Smuzhiyun 	if (!res) {
1198*4882a593Smuzhiyun 		dev_err(dev, "irq request failed.\n");
1199*4882a593Smuzhiyun 		return -ENXIO;
1200*4882a593Smuzhiyun 	}
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	ret = devm_request_irq(dev, res->start, fimd_irq_handler,
1203*4882a593Smuzhiyun 							0, "drm_fimd", ctx);
1204*4882a593Smuzhiyun 	if (ret) {
1205*4882a593Smuzhiyun 		dev_err(dev, "irq request failed.\n");
1206*4882a593Smuzhiyun 		return ret;
1207*4882a593Smuzhiyun 	}
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	init_waitqueue_head(&ctx->wait_vsync_queue);
1210*4882a593Smuzhiyun 	atomic_set(&ctx->wait_vsync_event, 0);
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	platform_set_drvdata(pdev, ctx);
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	ctx->encoder = exynos_dpi_probe(dev);
1215*4882a593Smuzhiyun 	if (IS_ERR(ctx->encoder))
1216*4882a593Smuzhiyun 		return PTR_ERR(ctx->encoder);
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	pm_runtime_enable(dev);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	ret = component_add(dev, &fimd_component_ops);
1221*4882a593Smuzhiyun 	if (ret)
1222*4882a593Smuzhiyun 		goto err_disable_pm_runtime;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	return ret;
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun err_disable_pm_runtime:
1227*4882a593Smuzhiyun 	pm_runtime_disable(dev);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	return ret;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun 
fimd_remove(struct platform_device * pdev)1232*4882a593Smuzhiyun static int fimd_remove(struct platform_device *pdev)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	component_del(&pdev->dev, &fimd_component_ops);
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	return 0;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun #ifdef CONFIG_PM
exynos_fimd_suspend(struct device * dev)1242*4882a593Smuzhiyun static int exynos_fimd_suspend(struct device *dev)
1243*4882a593Smuzhiyun {
1244*4882a593Smuzhiyun 	struct fimd_context *ctx = dev_get_drvdata(dev);
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	clk_disable_unprepare(ctx->lcd_clk);
1247*4882a593Smuzhiyun 	clk_disable_unprepare(ctx->bus_clk);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	return 0;
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun 
exynos_fimd_resume(struct device * dev)1252*4882a593Smuzhiyun static int exynos_fimd_resume(struct device *dev)
1253*4882a593Smuzhiyun {
1254*4882a593Smuzhiyun 	struct fimd_context *ctx = dev_get_drvdata(dev);
1255*4882a593Smuzhiyun 	int ret;
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	ret = clk_prepare_enable(ctx->bus_clk);
1258*4882a593Smuzhiyun 	if (ret < 0) {
1259*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev,
1260*4882a593Smuzhiyun 			      "Failed to prepare_enable the bus clk [%d]\n",
1261*4882a593Smuzhiyun 			      ret);
1262*4882a593Smuzhiyun 		return ret;
1263*4882a593Smuzhiyun 	}
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	ret = clk_prepare_enable(ctx->lcd_clk);
1266*4882a593Smuzhiyun 	if  (ret < 0) {
1267*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev,
1268*4882a593Smuzhiyun 			      "Failed to prepare_enable the lcd clk [%d]\n",
1269*4882a593Smuzhiyun 			      ret);
1270*4882a593Smuzhiyun 		return ret;
1271*4882a593Smuzhiyun 	}
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	return 0;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun #endif
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun static const struct dev_pm_ops exynos_fimd_pm_ops = {
1278*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(exynos_fimd_suspend, exynos_fimd_resume, NULL)
1279*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1280*4882a593Smuzhiyun 				pm_runtime_force_resume)
1281*4882a593Smuzhiyun };
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun struct platform_driver fimd_driver = {
1284*4882a593Smuzhiyun 	.probe		= fimd_probe,
1285*4882a593Smuzhiyun 	.remove		= fimd_remove,
1286*4882a593Smuzhiyun 	.driver		= {
1287*4882a593Smuzhiyun 		.name	= "exynos4-fb",
1288*4882a593Smuzhiyun 		.owner	= THIS_MODULE,
1289*4882a593Smuzhiyun 		.pm	= &exynos_fimd_pm_ops,
1290*4882a593Smuzhiyun 		.of_match_table = fimd_driver_dt_match,
1291*4882a593Smuzhiyun 	},
1292*4882a593Smuzhiyun };
1293