xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/exynos/exynos_drm_fimc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2012 Samsung Electronics Co.Ltd
4*4882a593Smuzhiyun  * Authors:
5*4882a593Smuzhiyun  *	Eunchul Kim <chulspro.kim@samsung.com>
6*4882a593Smuzhiyun  *	Jinyoung Jeon <jy0.jeon@samsung.com>
7*4882a593Smuzhiyun  *	Sangmin Lee <lsmin.lee@samsung.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/component.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/spinlock.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
21*4882a593Smuzhiyun #include <drm/drm_print.h>
22*4882a593Smuzhiyun #include <drm/exynos_drm.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "exynos_drm_drv.h"
25*4882a593Smuzhiyun #include "exynos_drm_ipp.h"
26*4882a593Smuzhiyun #include "regs-fimc.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun  * FIMC stands for Fully Interactive Mobile Camera and
30*4882a593Smuzhiyun  * supports image scaler/rotator and input/output DMA operations.
31*4882a593Smuzhiyun  * input DMA reads image data from the memory.
32*4882a593Smuzhiyun  * output DMA writes image data to memory.
33*4882a593Smuzhiyun  * FIMC supports image rotation and image effect functions.
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define FIMC_MAX_DEVS	4
37*4882a593Smuzhiyun #define FIMC_MAX_SRC	2
38*4882a593Smuzhiyun #define FIMC_MAX_DST	32
39*4882a593Smuzhiyun #define FIMC_SHFACTOR	10
40*4882a593Smuzhiyun #define FIMC_BUF_STOP	1
41*4882a593Smuzhiyun #define FIMC_BUF_START	2
42*4882a593Smuzhiyun #define FIMC_WIDTH_ITU_709	1280
43*4882a593Smuzhiyun #define FIMC_AUTOSUSPEND_DELAY	2000
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun static unsigned int fimc_mask = 0xc;
46*4882a593Smuzhiyun module_param_named(fimc_devs, fimc_mask, uint, 0644);
47*4882a593Smuzhiyun MODULE_PARM_DESC(fimc_devs, "Alias mask for assigning FIMC devices to Exynos DRM");
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define get_fimc_context(dev)	dev_get_drvdata(dev)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun enum {
52*4882a593Smuzhiyun 	FIMC_CLK_LCLK,
53*4882a593Smuzhiyun 	FIMC_CLK_GATE,
54*4882a593Smuzhiyun 	FIMC_CLK_WB_A,
55*4882a593Smuzhiyun 	FIMC_CLK_WB_B,
56*4882a593Smuzhiyun 	FIMC_CLKS_MAX
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static const char * const fimc_clock_names[] = {
60*4882a593Smuzhiyun 	[FIMC_CLK_LCLK]   = "sclk_fimc",
61*4882a593Smuzhiyun 	[FIMC_CLK_GATE]   = "fimc",
62*4882a593Smuzhiyun 	[FIMC_CLK_WB_A]   = "pxl_async0",
63*4882a593Smuzhiyun 	[FIMC_CLK_WB_B]   = "pxl_async1",
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun  * A structure of scaler.
68*4882a593Smuzhiyun  *
69*4882a593Smuzhiyun  * @range: narrow, wide.
70*4882a593Smuzhiyun  * @bypass: unused scaler path.
71*4882a593Smuzhiyun  * @up_h: horizontal scale up.
72*4882a593Smuzhiyun  * @up_v: vertical scale up.
73*4882a593Smuzhiyun  * @hratio: horizontal ratio.
74*4882a593Smuzhiyun  * @vratio: vertical ratio.
75*4882a593Smuzhiyun  */
76*4882a593Smuzhiyun struct fimc_scaler {
77*4882a593Smuzhiyun 	bool range;
78*4882a593Smuzhiyun 	bool bypass;
79*4882a593Smuzhiyun 	bool up_h;
80*4882a593Smuzhiyun 	bool up_v;
81*4882a593Smuzhiyun 	u32 hratio;
82*4882a593Smuzhiyun 	u32 vratio;
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun  * A structure of fimc context.
87*4882a593Smuzhiyun  *
88*4882a593Smuzhiyun  * @regs_res: register resources.
89*4882a593Smuzhiyun  * @regs: memory mapped io registers.
90*4882a593Smuzhiyun  * @lock: locking of operations.
91*4882a593Smuzhiyun  * @clocks: fimc clocks.
92*4882a593Smuzhiyun  * @sc: scaler infomations.
93*4882a593Smuzhiyun  * @pol: porarity of writeback.
94*4882a593Smuzhiyun  * @id: fimc id.
95*4882a593Smuzhiyun  * @irq: irq number.
96*4882a593Smuzhiyun  */
97*4882a593Smuzhiyun struct fimc_context {
98*4882a593Smuzhiyun 	struct exynos_drm_ipp ipp;
99*4882a593Smuzhiyun 	struct drm_device *drm_dev;
100*4882a593Smuzhiyun 	void		*dma_priv;
101*4882a593Smuzhiyun 	struct device	*dev;
102*4882a593Smuzhiyun 	struct exynos_drm_ipp_task	*task;
103*4882a593Smuzhiyun 	struct exynos_drm_ipp_formats	*formats;
104*4882a593Smuzhiyun 	unsigned int			num_formats;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	struct resource	*regs_res;
107*4882a593Smuzhiyun 	void __iomem	*regs;
108*4882a593Smuzhiyun 	spinlock_t	lock;
109*4882a593Smuzhiyun 	struct clk	*clocks[FIMC_CLKS_MAX];
110*4882a593Smuzhiyun 	struct fimc_scaler	sc;
111*4882a593Smuzhiyun 	int	id;
112*4882a593Smuzhiyun 	int	irq;
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
fimc_read(struct fimc_context * ctx,u32 reg)115*4882a593Smuzhiyun static u32 fimc_read(struct fimc_context *ctx, u32 reg)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	return readl(ctx->regs + reg);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
fimc_write(struct fimc_context * ctx,u32 val,u32 reg)120*4882a593Smuzhiyun static void fimc_write(struct fimc_context *ctx, u32 val, u32 reg)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	writel(val, ctx->regs + reg);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
fimc_set_bits(struct fimc_context * ctx,u32 reg,u32 bits)125*4882a593Smuzhiyun static void fimc_set_bits(struct fimc_context *ctx, u32 reg, u32 bits)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	void __iomem *r = ctx->regs + reg;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	writel(readl(r) | bits, r);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
fimc_clear_bits(struct fimc_context * ctx,u32 reg,u32 bits)132*4882a593Smuzhiyun static void fimc_clear_bits(struct fimc_context *ctx, u32 reg, u32 bits)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	void __iomem *r = ctx->regs + reg;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	writel(readl(r) & ~bits, r);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
fimc_sw_reset(struct fimc_context * ctx)139*4882a593Smuzhiyun static void fimc_sw_reset(struct fimc_context *ctx)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	u32 cfg;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/* stop dma operation */
144*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CISTATUS);
145*4882a593Smuzhiyun 	if (EXYNOS_CISTATUS_GET_ENVID_STATUS(cfg))
146*4882a593Smuzhiyun 		fimc_clear_bits(ctx, EXYNOS_MSCTRL, EXYNOS_MSCTRL_ENVID);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	fimc_set_bits(ctx, EXYNOS_CISRCFMT, EXYNOS_CISRCFMT_ITU601_8BIT);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* disable image capture */
151*4882a593Smuzhiyun 	fimc_clear_bits(ctx, EXYNOS_CIIMGCPT,
152*4882a593Smuzhiyun 		EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* s/w reset */
155*4882a593Smuzhiyun 	fimc_set_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_SWRST);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* s/w reset complete */
158*4882a593Smuzhiyun 	fimc_clear_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_SWRST);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	/* reset sequence */
161*4882a593Smuzhiyun 	fimc_write(ctx, 0x0, EXYNOS_CIFCNTSEQ);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
fimc_set_type_ctrl(struct fimc_context * ctx)164*4882a593Smuzhiyun static void fimc_set_type_ctrl(struct fimc_context *ctx)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	u32 cfg;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
169*4882a593Smuzhiyun 	cfg &= ~(EXYNOS_CIGCTRL_TESTPATTERN_MASK |
170*4882a593Smuzhiyun 		EXYNOS_CIGCTRL_SELCAM_ITU_MASK |
171*4882a593Smuzhiyun 		EXYNOS_CIGCTRL_SELCAM_MIPI_MASK |
172*4882a593Smuzhiyun 		EXYNOS_CIGCTRL_SELCAM_FIMC_MASK |
173*4882a593Smuzhiyun 		EXYNOS_CIGCTRL_SELWB_CAMIF_MASK |
174*4882a593Smuzhiyun 		EXYNOS_CIGCTRL_SELWRITEBACK_MASK);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	cfg |= (EXYNOS_CIGCTRL_SELCAM_ITU_A |
177*4882a593Smuzhiyun 		EXYNOS_CIGCTRL_SELWRITEBACK_A |
178*4882a593Smuzhiyun 		EXYNOS_CIGCTRL_SELCAM_MIPI_A |
179*4882a593Smuzhiyun 		EXYNOS_CIGCTRL_SELCAM_FIMC_ITU);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
fimc_handle_jpeg(struct fimc_context * ctx,bool enable)184*4882a593Smuzhiyun static void fimc_handle_jpeg(struct fimc_context *ctx, bool enable)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	u32 cfg;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "enable[%d]\n", enable);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
191*4882a593Smuzhiyun 	if (enable)
192*4882a593Smuzhiyun 		cfg |= EXYNOS_CIGCTRL_CAM_JPEG;
193*4882a593Smuzhiyun 	else
194*4882a593Smuzhiyun 		cfg &= ~EXYNOS_CIGCTRL_CAM_JPEG;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
fimc_mask_irq(struct fimc_context * ctx,bool enable)199*4882a593Smuzhiyun static void fimc_mask_irq(struct fimc_context *ctx, bool enable)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	u32 cfg;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "enable[%d]\n", enable);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
206*4882a593Smuzhiyun 	if (enable) {
207*4882a593Smuzhiyun 		cfg &= ~EXYNOS_CIGCTRL_IRQ_OVFEN;
208*4882a593Smuzhiyun 		cfg |= EXYNOS_CIGCTRL_IRQ_ENABLE | EXYNOS_CIGCTRL_IRQ_LEVEL;
209*4882a593Smuzhiyun 	} else
210*4882a593Smuzhiyun 		cfg &= ~EXYNOS_CIGCTRL_IRQ_ENABLE;
211*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
fimc_clear_irq(struct fimc_context * ctx)214*4882a593Smuzhiyun static void fimc_clear_irq(struct fimc_context *ctx)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	fimc_set_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_IRQ_CLR);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
fimc_check_ovf(struct fimc_context * ctx)219*4882a593Smuzhiyun static bool fimc_check_ovf(struct fimc_context *ctx)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	u32 status, flag;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	status = fimc_read(ctx, EXYNOS_CISTATUS);
224*4882a593Smuzhiyun 	flag = EXYNOS_CISTATUS_OVFIY | EXYNOS_CISTATUS_OVFICB |
225*4882a593Smuzhiyun 		EXYNOS_CISTATUS_OVFICR;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "flag[0x%x]\n", flag);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (status & flag) {
230*4882a593Smuzhiyun 		fimc_set_bits(ctx, EXYNOS_CIWDOFST,
231*4882a593Smuzhiyun 			EXYNOS_CIWDOFST_CLROVFIY | EXYNOS_CIWDOFST_CLROVFICB |
232*4882a593Smuzhiyun 			EXYNOS_CIWDOFST_CLROVFICR);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 		DRM_DEV_ERROR(ctx->dev,
235*4882a593Smuzhiyun 			      "occurred overflow at %d, status 0x%x.\n",
236*4882a593Smuzhiyun 			      ctx->id, status);
237*4882a593Smuzhiyun 		return true;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	return false;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
fimc_check_frame_end(struct fimc_context * ctx)243*4882a593Smuzhiyun static bool fimc_check_frame_end(struct fimc_context *ctx)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	u32 cfg;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CISTATUS);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "cfg[0x%x]\n", cfg);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	if (!(cfg & EXYNOS_CISTATUS_FRAMEEND))
252*4882a593Smuzhiyun 		return false;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	cfg &= ~(EXYNOS_CISTATUS_FRAMEEND);
255*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CISTATUS);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	return true;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
fimc_get_buf_id(struct fimc_context * ctx)260*4882a593Smuzhiyun static int fimc_get_buf_id(struct fimc_context *ctx)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	u32 cfg;
263*4882a593Smuzhiyun 	int frame_cnt, buf_id;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CISTATUS2);
266*4882a593Smuzhiyun 	frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	if (frame_cnt == 0)
269*4882a593Smuzhiyun 		frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "present[%d]before[%d]\n",
272*4882a593Smuzhiyun 			  EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg),
273*4882a593Smuzhiyun 			  EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg));
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (frame_cnt == 0) {
276*4882a593Smuzhiyun 		DRM_DEV_ERROR(ctx->dev, "failed to get frame count.\n");
277*4882a593Smuzhiyun 		return -EIO;
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	buf_id = frame_cnt - 1;
281*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "buf_id[%d]\n", buf_id);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return buf_id;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
fimc_handle_lastend(struct fimc_context * ctx,bool enable)286*4882a593Smuzhiyun static void fimc_handle_lastend(struct fimc_context *ctx, bool enable)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	u32 cfg;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "enable[%d]\n", enable);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CIOCTRL);
293*4882a593Smuzhiyun 	if (enable)
294*4882a593Smuzhiyun 		cfg |= EXYNOS_CIOCTRL_LASTENDEN;
295*4882a593Smuzhiyun 	else
296*4882a593Smuzhiyun 		cfg &= ~EXYNOS_CIOCTRL_LASTENDEN;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CIOCTRL);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
fimc_src_set_fmt_order(struct fimc_context * ctx,u32 fmt)301*4882a593Smuzhiyun static void fimc_src_set_fmt_order(struct fimc_context *ctx, u32 fmt)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	u32 cfg;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "fmt[0x%x]\n", fmt);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	/* RGB */
308*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CISCCTRL);
309*4882a593Smuzhiyun 	cfg &= ~EXYNOS_CISCCTRL_INRGB_FMT_RGB_MASK;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	switch (fmt) {
312*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
313*4882a593Smuzhiyun 		cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB565;
314*4882a593Smuzhiyun 		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
315*4882a593Smuzhiyun 		return;
316*4882a593Smuzhiyun 	case DRM_FORMAT_RGB888:
317*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
318*4882a593Smuzhiyun 		cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB888;
319*4882a593Smuzhiyun 		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
320*4882a593Smuzhiyun 		return;
321*4882a593Smuzhiyun 	default:
322*4882a593Smuzhiyun 		/* bypass */
323*4882a593Smuzhiyun 		break;
324*4882a593Smuzhiyun 	}
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/* YUV */
327*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_MSCTRL);
328*4882a593Smuzhiyun 	cfg &= ~(EXYNOS_MSCTRL_ORDER2P_SHIFT_MASK |
329*4882a593Smuzhiyun 		EXYNOS_MSCTRL_C_INT_IN_2PLANE |
330*4882a593Smuzhiyun 		EXYNOS_MSCTRL_ORDER422_YCBYCR);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	switch (fmt) {
333*4882a593Smuzhiyun 	case DRM_FORMAT_YUYV:
334*4882a593Smuzhiyun 		cfg |= EXYNOS_MSCTRL_ORDER422_YCBYCR;
335*4882a593Smuzhiyun 		break;
336*4882a593Smuzhiyun 	case DRM_FORMAT_YVYU:
337*4882a593Smuzhiyun 		cfg |= EXYNOS_MSCTRL_ORDER422_YCRYCB;
338*4882a593Smuzhiyun 		break;
339*4882a593Smuzhiyun 	case DRM_FORMAT_UYVY:
340*4882a593Smuzhiyun 		cfg |= EXYNOS_MSCTRL_ORDER422_CBYCRY;
341*4882a593Smuzhiyun 		break;
342*4882a593Smuzhiyun 	case DRM_FORMAT_VYUY:
343*4882a593Smuzhiyun 	case DRM_FORMAT_YUV444:
344*4882a593Smuzhiyun 		cfg |= EXYNOS_MSCTRL_ORDER422_CRYCBY;
345*4882a593Smuzhiyun 		break;
346*4882a593Smuzhiyun 	case DRM_FORMAT_NV21:
347*4882a593Smuzhiyun 	case DRM_FORMAT_NV61:
348*4882a593Smuzhiyun 		cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CRCB |
349*4882a593Smuzhiyun 			EXYNOS_MSCTRL_C_INT_IN_2PLANE);
350*4882a593Smuzhiyun 		break;
351*4882a593Smuzhiyun 	case DRM_FORMAT_YUV422:
352*4882a593Smuzhiyun 	case DRM_FORMAT_YUV420:
353*4882a593Smuzhiyun 	case DRM_FORMAT_YVU420:
354*4882a593Smuzhiyun 		cfg |= EXYNOS_MSCTRL_C_INT_IN_3PLANE;
355*4882a593Smuzhiyun 		break;
356*4882a593Smuzhiyun 	case DRM_FORMAT_NV12:
357*4882a593Smuzhiyun 	case DRM_FORMAT_NV16:
358*4882a593Smuzhiyun 		cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CBCR |
359*4882a593Smuzhiyun 			EXYNOS_MSCTRL_C_INT_IN_2PLANE);
360*4882a593Smuzhiyun 		break;
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_MSCTRL);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
fimc_src_set_fmt(struct fimc_context * ctx,u32 fmt,bool tiled)366*4882a593Smuzhiyun static void fimc_src_set_fmt(struct fimc_context *ctx, u32 fmt, bool tiled)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	u32 cfg;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "fmt[0x%x]\n", fmt);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_MSCTRL);
373*4882a593Smuzhiyun 	cfg &= ~EXYNOS_MSCTRL_INFORMAT_RGB;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	switch (fmt) {
376*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
377*4882a593Smuzhiyun 	case DRM_FORMAT_RGB888:
378*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
379*4882a593Smuzhiyun 		cfg |= EXYNOS_MSCTRL_INFORMAT_RGB;
380*4882a593Smuzhiyun 		break;
381*4882a593Smuzhiyun 	case DRM_FORMAT_YUV444:
382*4882a593Smuzhiyun 		cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
383*4882a593Smuzhiyun 		break;
384*4882a593Smuzhiyun 	case DRM_FORMAT_YUYV:
385*4882a593Smuzhiyun 	case DRM_FORMAT_YVYU:
386*4882a593Smuzhiyun 	case DRM_FORMAT_UYVY:
387*4882a593Smuzhiyun 	case DRM_FORMAT_VYUY:
388*4882a593Smuzhiyun 		cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422_1PLANE;
389*4882a593Smuzhiyun 		break;
390*4882a593Smuzhiyun 	case DRM_FORMAT_NV16:
391*4882a593Smuzhiyun 	case DRM_FORMAT_NV61:
392*4882a593Smuzhiyun 	case DRM_FORMAT_YUV422:
393*4882a593Smuzhiyun 		cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422;
394*4882a593Smuzhiyun 		break;
395*4882a593Smuzhiyun 	case DRM_FORMAT_YUV420:
396*4882a593Smuzhiyun 	case DRM_FORMAT_YVU420:
397*4882a593Smuzhiyun 	case DRM_FORMAT_NV12:
398*4882a593Smuzhiyun 	case DRM_FORMAT_NV21:
399*4882a593Smuzhiyun 		cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
400*4882a593Smuzhiyun 		break;
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_MSCTRL);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CIDMAPARAM);
406*4882a593Smuzhiyun 	cfg &= ~EXYNOS_CIDMAPARAM_R_MODE_MASK;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if (tiled)
409*4882a593Smuzhiyun 		cfg |= EXYNOS_CIDMAPARAM_R_MODE_64X32;
410*4882a593Smuzhiyun 	else
411*4882a593Smuzhiyun 		cfg |= EXYNOS_CIDMAPARAM_R_MODE_LINEAR;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CIDMAPARAM);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	fimc_src_set_fmt_order(ctx, fmt);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
fimc_src_set_transf(struct fimc_context * ctx,unsigned int rotation)418*4882a593Smuzhiyun static void fimc_src_set_transf(struct fimc_context *ctx, unsigned int rotation)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun 	unsigned int degree = rotation & DRM_MODE_ROTATE_MASK;
421*4882a593Smuzhiyun 	u32 cfg1, cfg2;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "rotation[%x]\n", rotation);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	cfg1 = fimc_read(ctx, EXYNOS_MSCTRL);
426*4882a593Smuzhiyun 	cfg1 &= ~(EXYNOS_MSCTRL_FLIP_X_MIRROR |
427*4882a593Smuzhiyun 		EXYNOS_MSCTRL_FLIP_Y_MIRROR);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	cfg2 = fimc_read(ctx, EXYNOS_CITRGFMT);
430*4882a593Smuzhiyun 	cfg2 &= ~EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	switch (degree) {
433*4882a593Smuzhiyun 	case DRM_MODE_ROTATE_0:
434*4882a593Smuzhiyun 		if (rotation & DRM_MODE_REFLECT_X)
435*4882a593Smuzhiyun 			cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
436*4882a593Smuzhiyun 		if (rotation & DRM_MODE_REFLECT_Y)
437*4882a593Smuzhiyun 			cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
438*4882a593Smuzhiyun 		break;
439*4882a593Smuzhiyun 	case DRM_MODE_ROTATE_90:
440*4882a593Smuzhiyun 		cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
441*4882a593Smuzhiyun 		if (rotation & DRM_MODE_REFLECT_X)
442*4882a593Smuzhiyun 			cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
443*4882a593Smuzhiyun 		if (rotation & DRM_MODE_REFLECT_Y)
444*4882a593Smuzhiyun 			cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
445*4882a593Smuzhiyun 		break;
446*4882a593Smuzhiyun 	case DRM_MODE_ROTATE_180:
447*4882a593Smuzhiyun 		cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
448*4882a593Smuzhiyun 			EXYNOS_MSCTRL_FLIP_Y_MIRROR);
449*4882a593Smuzhiyun 		if (rotation & DRM_MODE_REFLECT_X)
450*4882a593Smuzhiyun 			cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
451*4882a593Smuzhiyun 		if (rotation & DRM_MODE_REFLECT_Y)
452*4882a593Smuzhiyun 			cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
453*4882a593Smuzhiyun 		break;
454*4882a593Smuzhiyun 	case DRM_MODE_ROTATE_270:
455*4882a593Smuzhiyun 		cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
456*4882a593Smuzhiyun 			EXYNOS_MSCTRL_FLIP_Y_MIRROR);
457*4882a593Smuzhiyun 		cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
458*4882a593Smuzhiyun 		if (rotation & DRM_MODE_REFLECT_X)
459*4882a593Smuzhiyun 			cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
460*4882a593Smuzhiyun 		if (rotation & DRM_MODE_REFLECT_Y)
461*4882a593Smuzhiyun 			cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
462*4882a593Smuzhiyun 		break;
463*4882a593Smuzhiyun 	}
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	fimc_write(ctx, cfg1, EXYNOS_MSCTRL);
466*4882a593Smuzhiyun 	fimc_write(ctx, cfg2, EXYNOS_CITRGFMT);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
fimc_set_window(struct fimc_context * ctx,struct exynos_drm_ipp_buffer * buf)469*4882a593Smuzhiyun static void fimc_set_window(struct fimc_context *ctx,
470*4882a593Smuzhiyun 			    struct exynos_drm_ipp_buffer *buf)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	unsigned int real_width = buf->buf.pitch[0] / buf->format->cpp[0];
473*4882a593Smuzhiyun 	u32 cfg, h1, h2, v1, v2;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/* cropped image */
476*4882a593Smuzhiyun 	h1 = buf->rect.x;
477*4882a593Smuzhiyun 	h2 = real_width - buf->rect.w - buf->rect.x;
478*4882a593Smuzhiyun 	v1 = buf->rect.y;
479*4882a593Smuzhiyun 	v2 = buf->buf.height - buf->rect.h - buf->rect.y;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "x[%d]y[%d]w[%d]h[%d]hsize[%d]vsize[%d]\n",
482*4882a593Smuzhiyun 			  buf->rect.x, buf->rect.y, buf->rect.w, buf->rect.h,
483*4882a593Smuzhiyun 			  real_width, buf->buf.height);
484*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "h1[%d]h2[%d]v1[%d]v2[%d]\n", h1, h2, v1,
485*4882a593Smuzhiyun 			  v2);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	/*
488*4882a593Smuzhiyun 	 * set window offset 1, 2 size
489*4882a593Smuzhiyun 	 * check figure 43-21 in user manual
490*4882a593Smuzhiyun 	 */
491*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CIWDOFST);
492*4882a593Smuzhiyun 	cfg &= ~(EXYNOS_CIWDOFST_WINHOROFST_MASK |
493*4882a593Smuzhiyun 		EXYNOS_CIWDOFST_WINVEROFST_MASK);
494*4882a593Smuzhiyun 	cfg |= (EXYNOS_CIWDOFST_WINHOROFST(h1) |
495*4882a593Smuzhiyun 		EXYNOS_CIWDOFST_WINVEROFST(v1));
496*4882a593Smuzhiyun 	cfg |= EXYNOS_CIWDOFST_WINOFSEN;
497*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CIWDOFST);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	cfg = (EXYNOS_CIWDOFST2_WINHOROFST2(h2) |
500*4882a593Smuzhiyun 		EXYNOS_CIWDOFST2_WINVEROFST2(v2));
501*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CIWDOFST2);
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun 
fimc_src_set_size(struct fimc_context * ctx,struct exynos_drm_ipp_buffer * buf)504*4882a593Smuzhiyun static void fimc_src_set_size(struct fimc_context *ctx,
505*4882a593Smuzhiyun 			      struct exynos_drm_ipp_buffer *buf)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	unsigned int real_width = buf->buf.pitch[0] / buf->format->cpp[0];
508*4882a593Smuzhiyun 	u32 cfg;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "hsize[%d]vsize[%d]\n", real_width,
511*4882a593Smuzhiyun 			  buf->buf.height);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	/* original size */
514*4882a593Smuzhiyun 	cfg = (EXYNOS_ORGISIZE_HORIZONTAL(real_width) |
515*4882a593Smuzhiyun 		EXYNOS_ORGISIZE_VERTICAL(buf->buf.height));
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_ORGISIZE);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "x[%d]y[%d]w[%d]h[%d]\n", buf->rect.x,
520*4882a593Smuzhiyun 			  buf->rect.y, buf->rect.w, buf->rect.h);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* set input DMA image size */
523*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CIREAL_ISIZE);
524*4882a593Smuzhiyun 	cfg &= ~(EXYNOS_CIREAL_ISIZE_HEIGHT_MASK |
525*4882a593Smuzhiyun 		EXYNOS_CIREAL_ISIZE_WIDTH_MASK);
526*4882a593Smuzhiyun 	cfg |= (EXYNOS_CIREAL_ISIZE_WIDTH(buf->rect.w) |
527*4882a593Smuzhiyun 		EXYNOS_CIREAL_ISIZE_HEIGHT(buf->rect.h));
528*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CIREAL_ISIZE);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	/*
531*4882a593Smuzhiyun 	 * set input FIFO image size
532*4882a593Smuzhiyun 	 * for now, we support only ITU601 8 bit mode
533*4882a593Smuzhiyun 	 */
534*4882a593Smuzhiyun 	cfg = (EXYNOS_CISRCFMT_ITU601_8BIT |
535*4882a593Smuzhiyun 		EXYNOS_CISRCFMT_SOURCEHSIZE(real_width) |
536*4882a593Smuzhiyun 		EXYNOS_CISRCFMT_SOURCEVSIZE(buf->buf.height));
537*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CISRCFMT);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/* offset Y(RGB), Cb, Cr */
540*4882a593Smuzhiyun 	cfg = (EXYNOS_CIIYOFF_HORIZONTAL(buf->rect.x) |
541*4882a593Smuzhiyun 		EXYNOS_CIIYOFF_VERTICAL(buf->rect.y));
542*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CIIYOFF);
543*4882a593Smuzhiyun 	cfg = (EXYNOS_CIICBOFF_HORIZONTAL(buf->rect.x) |
544*4882a593Smuzhiyun 		EXYNOS_CIICBOFF_VERTICAL(buf->rect.y));
545*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CIICBOFF);
546*4882a593Smuzhiyun 	cfg = (EXYNOS_CIICROFF_HORIZONTAL(buf->rect.x) |
547*4882a593Smuzhiyun 		EXYNOS_CIICROFF_VERTICAL(buf->rect.y));
548*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CIICROFF);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	fimc_set_window(ctx, buf);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
fimc_src_set_addr(struct fimc_context * ctx,struct exynos_drm_ipp_buffer * buf)553*4882a593Smuzhiyun static void fimc_src_set_addr(struct fimc_context *ctx,
554*4882a593Smuzhiyun 			      struct exynos_drm_ipp_buffer *buf)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	fimc_write(ctx, buf->dma_addr[0], EXYNOS_CIIYSA(0));
557*4882a593Smuzhiyun 	fimc_write(ctx, buf->dma_addr[1], EXYNOS_CIICBSA(0));
558*4882a593Smuzhiyun 	fimc_write(ctx, buf->dma_addr[2], EXYNOS_CIICRSA(0));
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun 
fimc_dst_set_fmt_order(struct fimc_context * ctx,u32 fmt)561*4882a593Smuzhiyun static void fimc_dst_set_fmt_order(struct fimc_context *ctx, u32 fmt)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun 	u32 cfg;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "fmt[0x%x]\n", fmt);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	/* RGB */
568*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CISCCTRL);
569*4882a593Smuzhiyun 	cfg &= ~EXYNOS_CISCCTRL_OUTRGB_FMT_RGB_MASK;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	switch (fmt) {
572*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
573*4882a593Smuzhiyun 		cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB565;
574*4882a593Smuzhiyun 		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
575*4882a593Smuzhiyun 		return;
576*4882a593Smuzhiyun 	case DRM_FORMAT_RGB888:
577*4882a593Smuzhiyun 		cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888;
578*4882a593Smuzhiyun 		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
579*4882a593Smuzhiyun 		return;
580*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
581*4882a593Smuzhiyun 		cfg |= (EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888 |
582*4882a593Smuzhiyun 			EXYNOS_CISCCTRL_EXTRGB_EXTENSION);
583*4882a593Smuzhiyun 		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
584*4882a593Smuzhiyun 		break;
585*4882a593Smuzhiyun 	default:
586*4882a593Smuzhiyun 		/* bypass */
587*4882a593Smuzhiyun 		break;
588*4882a593Smuzhiyun 	}
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	/* YUV */
591*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CIOCTRL);
592*4882a593Smuzhiyun 	cfg &= ~(EXYNOS_CIOCTRL_ORDER2P_MASK |
593*4882a593Smuzhiyun 		EXYNOS_CIOCTRL_ORDER422_MASK |
594*4882a593Smuzhiyun 		EXYNOS_CIOCTRL_YCBCR_PLANE_MASK);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	switch (fmt) {
597*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
598*4882a593Smuzhiyun 		cfg |= EXYNOS_CIOCTRL_ALPHA_OUT;
599*4882a593Smuzhiyun 		break;
600*4882a593Smuzhiyun 	case DRM_FORMAT_YUYV:
601*4882a593Smuzhiyun 		cfg |= EXYNOS_CIOCTRL_ORDER422_YCBYCR;
602*4882a593Smuzhiyun 		break;
603*4882a593Smuzhiyun 	case DRM_FORMAT_YVYU:
604*4882a593Smuzhiyun 		cfg |= EXYNOS_CIOCTRL_ORDER422_YCRYCB;
605*4882a593Smuzhiyun 		break;
606*4882a593Smuzhiyun 	case DRM_FORMAT_UYVY:
607*4882a593Smuzhiyun 		cfg |= EXYNOS_CIOCTRL_ORDER422_CBYCRY;
608*4882a593Smuzhiyun 		break;
609*4882a593Smuzhiyun 	case DRM_FORMAT_VYUY:
610*4882a593Smuzhiyun 		cfg |= EXYNOS_CIOCTRL_ORDER422_CRYCBY;
611*4882a593Smuzhiyun 		break;
612*4882a593Smuzhiyun 	case DRM_FORMAT_NV21:
613*4882a593Smuzhiyun 	case DRM_FORMAT_NV61:
614*4882a593Smuzhiyun 		cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CRCB;
615*4882a593Smuzhiyun 		cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
616*4882a593Smuzhiyun 		break;
617*4882a593Smuzhiyun 	case DRM_FORMAT_YUV422:
618*4882a593Smuzhiyun 	case DRM_FORMAT_YUV420:
619*4882a593Smuzhiyun 	case DRM_FORMAT_YVU420:
620*4882a593Smuzhiyun 		cfg |= EXYNOS_CIOCTRL_YCBCR_3PLANE;
621*4882a593Smuzhiyun 		break;
622*4882a593Smuzhiyun 	case DRM_FORMAT_NV12:
623*4882a593Smuzhiyun 	case DRM_FORMAT_NV16:
624*4882a593Smuzhiyun 		cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CBCR;
625*4882a593Smuzhiyun 		cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
626*4882a593Smuzhiyun 		break;
627*4882a593Smuzhiyun 	}
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CIOCTRL);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun 
fimc_dst_set_fmt(struct fimc_context * ctx,u32 fmt,bool tiled)632*4882a593Smuzhiyun static void fimc_dst_set_fmt(struct fimc_context *ctx, u32 fmt, bool tiled)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun 	u32 cfg;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "fmt[0x%x]\n", fmt);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CIEXTEN);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	if (fmt == DRM_FORMAT_AYUV) {
641*4882a593Smuzhiyun 		cfg |= EXYNOS_CIEXTEN_YUV444_OUT;
642*4882a593Smuzhiyun 		fimc_write(ctx, cfg, EXYNOS_CIEXTEN);
643*4882a593Smuzhiyun 	} else {
644*4882a593Smuzhiyun 		cfg &= ~EXYNOS_CIEXTEN_YUV444_OUT;
645*4882a593Smuzhiyun 		fimc_write(ctx, cfg, EXYNOS_CIEXTEN);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 		cfg = fimc_read(ctx, EXYNOS_CITRGFMT);
648*4882a593Smuzhiyun 		cfg &= ~EXYNOS_CITRGFMT_OUTFORMAT_MASK;
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 		switch (fmt) {
651*4882a593Smuzhiyun 		case DRM_FORMAT_RGB565:
652*4882a593Smuzhiyun 		case DRM_FORMAT_RGB888:
653*4882a593Smuzhiyun 		case DRM_FORMAT_XRGB8888:
654*4882a593Smuzhiyun 			cfg |= EXYNOS_CITRGFMT_OUTFORMAT_RGB;
655*4882a593Smuzhiyun 			break;
656*4882a593Smuzhiyun 		case DRM_FORMAT_YUYV:
657*4882a593Smuzhiyun 		case DRM_FORMAT_YVYU:
658*4882a593Smuzhiyun 		case DRM_FORMAT_UYVY:
659*4882a593Smuzhiyun 		case DRM_FORMAT_VYUY:
660*4882a593Smuzhiyun 			cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422_1PLANE;
661*4882a593Smuzhiyun 			break;
662*4882a593Smuzhiyun 		case DRM_FORMAT_NV16:
663*4882a593Smuzhiyun 		case DRM_FORMAT_NV61:
664*4882a593Smuzhiyun 		case DRM_FORMAT_YUV422:
665*4882a593Smuzhiyun 			cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422;
666*4882a593Smuzhiyun 			break;
667*4882a593Smuzhiyun 		case DRM_FORMAT_YUV420:
668*4882a593Smuzhiyun 		case DRM_FORMAT_YVU420:
669*4882a593Smuzhiyun 		case DRM_FORMAT_NV12:
670*4882a593Smuzhiyun 		case DRM_FORMAT_NV21:
671*4882a593Smuzhiyun 			cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR420;
672*4882a593Smuzhiyun 			break;
673*4882a593Smuzhiyun 		}
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 		fimc_write(ctx, cfg, EXYNOS_CITRGFMT);
676*4882a593Smuzhiyun 	}
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CIDMAPARAM);
679*4882a593Smuzhiyun 	cfg &= ~EXYNOS_CIDMAPARAM_W_MODE_MASK;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	if (tiled)
682*4882a593Smuzhiyun 		cfg |= EXYNOS_CIDMAPARAM_W_MODE_64X32;
683*4882a593Smuzhiyun 	else
684*4882a593Smuzhiyun 		cfg |= EXYNOS_CIDMAPARAM_W_MODE_LINEAR;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CIDMAPARAM);
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	fimc_dst_set_fmt_order(ctx, fmt);
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun 
fimc_dst_set_transf(struct fimc_context * ctx,unsigned int rotation)691*4882a593Smuzhiyun static void fimc_dst_set_transf(struct fimc_context *ctx, unsigned int rotation)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	unsigned int degree = rotation & DRM_MODE_ROTATE_MASK;
694*4882a593Smuzhiyun 	u32 cfg;
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "rotation[0x%x]\n", rotation);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CITRGFMT);
699*4882a593Smuzhiyun 	cfg &= ~EXYNOS_CITRGFMT_FLIP_MASK;
700*4882a593Smuzhiyun 	cfg &= ~EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	switch (degree) {
703*4882a593Smuzhiyun 	case DRM_MODE_ROTATE_0:
704*4882a593Smuzhiyun 		if (rotation & DRM_MODE_REFLECT_X)
705*4882a593Smuzhiyun 			cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
706*4882a593Smuzhiyun 		if (rotation & DRM_MODE_REFLECT_Y)
707*4882a593Smuzhiyun 			cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
708*4882a593Smuzhiyun 		break;
709*4882a593Smuzhiyun 	case DRM_MODE_ROTATE_90:
710*4882a593Smuzhiyun 		cfg |= EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
711*4882a593Smuzhiyun 		if (rotation & DRM_MODE_REFLECT_X)
712*4882a593Smuzhiyun 			cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
713*4882a593Smuzhiyun 		if (rotation & DRM_MODE_REFLECT_Y)
714*4882a593Smuzhiyun 			cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
715*4882a593Smuzhiyun 		break;
716*4882a593Smuzhiyun 	case DRM_MODE_ROTATE_180:
717*4882a593Smuzhiyun 		cfg |= (EXYNOS_CITRGFMT_FLIP_X_MIRROR |
718*4882a593Smuzhiyun 			EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
719*4882a593Smuzhiyun 		if (rotation & DRM_MODE_REFLECT_X)
720*4882a593Smuzhiyun 			cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
721*4882a593Smuzhiyun 		if (rotation & DRM_MODE_REFLECT_Y)
722*4882a593Smuzhiyun 			cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
723*4882a593Smuzhiyun 		break;
724*4882a593Smuzhiyun 	case DRM_MODE_ROTATE_270:
725*4882a593Smuzhiyun 		cfg |= (EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE |
726*4882a593Smuzhiyun 			EXYNOS_CITRGFMT_FLIP_X_MIRROR |
727*4882a593Smuzhiyun 			EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
728*4882a593Smuzhiyun 		if (rotation & DRM_MODE_REFLECT_X)
729*4882a593Smuzhiyun 			cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
730*4882a593Smuzhiyun 		if (rotation & DRM_MODE_REFLECT_Y)
731*4882a593Smuzhiyun 			cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
732*4882a593Smuzhiyun 		break;
733*4882a593Smuzhiyun 	}
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CITRGFMT);
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun 
fimc_set_prescaler(struct fimc_context * ctx,struct fimc_scaler * sc,struct drm_exynos_ipp_task_rect * src,struct drm_exynos_ipp_task_rect * dst)738*4882a593Smuzhiyun static int fimc_set_prescaler(struct fimc_context *ctx, struct fimc_scaler *sc,
739*4882a593Smuzhiyun 			      struct drm_exynos_ipp_task_rect *src,
740*4882a593Smuzhiyun 			      struct drm_exynos_ipp_task_rect *dst)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun 	u32 cfg, cfg_ext, shfactor;
743*4882a593Smuzhiyun 	u32 pre_dst_width, pre_dst_height;
744*4882a593Smuzhiyun 	u32 hfactor, vfactor;
745*4882a593Smuzhiyun 	int ret = 0;
746*4882a593Smuzhiyun 	u32 src_w, src_h, dst_w, dst_h;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	cfg_ext = fimc_read(ctx, EXYNOS_CITRGFMT);
749*4882a593Smuzhiyun 	if (cfg_ext & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) {
750*4882a593Smuzhiyun 		src_w = src->h;
751*4882a593Smuzhiyun 		src_h = src->w;
752*4882a593Smuzhiyun 	} else {
753*4882a593Smuzhiyun 		src_w = src->w;
754*4882a593Smuzhiyun 		src_h = src->h;
755*4882a593Smuzhiyun 	}
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	if (cfg_ext & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) {
758*4882a593Smuzhiyun 		dst_w = dst->h;
759*4882a593Smuzhiyun 		dst_h = dst->w;
760*4882a593Smuzhiyun 	} else {
761*4882a593Smuzhiyun 		dst_w = dst->w;
762*4882a593Smuzhiyun 		dst_h = dst->h;
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	/* fimc_ippdrv_check_property assures that dividers are not null */
766*4882a593Smuzhiyun 	hfactor = fls(src_w / dst_w / 2);
767*4882a593Smuzhiyun 	if (hfactor > FIMC_SHFACTOR / 2) {
768*4882a593Smuzhiyun 		dev_err(ctx->dev, "failed to get ratio horizontal.\n");
769*4882a593Smuzhiyun 		return -EINVAL;
770*4882a593Smuzhiyun 	}
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	vfactor = fls(src_h / dst_h / 2);
773*4882a593Smuzhiyun 	if (vfactor > FIMC_SHFACTOR / 2) {
774*4882a593Smuzhiyun 		dev_err(ctx->dev, "failed to get ratio vertical.\n");
775*4882a593Smuzhiyun 		return -EINVAL;
776*4882a593Smuzhiyun 	}
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	pre_dst_width = src_w >> hfactor;
779*4882a593Smuzhiyun 	pre_dst_height = src_h >> vfactor;
780*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "pre_dst_width[%d]pre_dst_height[%d]\n",
781*4882a593Smuzhiyun 			  pre_dst_width, pre_dst_height);
782*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "hfactor[%d]vfactor[%d]\n", hfactor,
783*4882a593Smuzhiyun 			  vfactor);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	sc->hratio = (src_w << 14) / (dst_w << hfactor);
786*4882a593Smuzhiyun 	sc->vratio = (src_h << 14) / (dst_h << vfactor);
787*4882a593Smuzhiyun 	sc->up_h = (dst_w >= src_w) ? true : false;
788*4882a593Smuzhiyun 	sc->up_v = (dst_h >= src_h) ? true : false;
789*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "hratio[%d]vratio[%d]up_h[%d]up_v[%d]\n",
790*4882a593Smuzhiyun 			  sc->hratio, sc->vratio, sc->up_h, sc->up_v);
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	shfactor = FIMC_SHFACTOR - (hfactor + vfactor);
793*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "shfactor[%d]\n", shfactor);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	cfg = (EXYNOS_CISCPRERATIO_SHFACTOR(shfactor) |
796*4882a593Smuzhiyun 		EXYNOS_CISCPRERATIO_PREHORRATIO(1 << hfactor) |
797*4882a593Smuzhiyun 		EXYNOS_CISCPRERATIO_PREVERRATIO(1 << vfactor));
798*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CISCPRERATIO);
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	cfg = (EXYNOS_CISCPREDST_PREDSTWIDTH(pre_dst_width) |
801*4882a593Smuzhiyun 		EXYNOS_CISCPREDST_PREDSTHEIGHT(pre_dst_height));
802*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CISCPREDST);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	return ret;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
fimc_set_scaler(struct fimc_context * ctx,struct fimc_scaler * sc)807*4882a593Smuzhiyun static void fimc_set_scaler(struct fimc_context *ctx, struct fimc_scaler *sc)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	u32 cfg, cfg_ext;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "range[%d]bypass[%d]up_h[%d]up_v[%d]\n",
812*4882a593Smuzhiyun 			  sc->range, sc->bypass, sc->up_h, sc->up_v);
813*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "hratio[%d]vratio[%d]\n",
814*4882a593Smuzhiyun 			  sc->hratio, sc->vratio);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CISCCTRL);
817*4882a593Smuzhiyun 	cfg &= ~(EXYNOS_CISCCTRL_SCALERBYPASS |
818*4882a593Smuzhiyun 		EXYNOS_CISCCTRL_SCALEUP_H | EXYNOS_CISCCTRL_SCALEUP_V |
819*4882a593Smuzhiyun 		EXYNOS_CISCCTRL_MAIN_V_RATIO_MASK |
820*4882a593Smuzhiyun 		EXYNOS_CISCCTRL_MAIN_H_RATIO_MASK |
821*4882a593Smuzhiyun 		EXYNOS_CISCCTRL_CSCR2Y_WIDE |
822*4882a593Smuzhiyun 		EXYNOS_CISCCTRL_CSCY2R_WIDE);
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	if (sc->range)
825*4882a593Smuzhiyun 		cfg |= (EXYNOS_CISCCTRL_CSCR2Y_WIDE |
826*4882a593Smuzhiyun 			EXYNOS_CISCCTRL_CSCY2R_WIDE);
827*4882a593Smuzhiyun 	if (sc->bypass)
828*4882a593Smuzhiyun 		cfg |= EXYNOS_CISCCTRL_SCALERBYPASS;
829*4882a593Smuzhiyun 	if (sc->up_h)
830*4882a593Smuzhiyun 		cfg |= EXYNOS_CISCCTRL_SCALEUP_H;
831*4882a593Smuzhiyun 	if (sc->up_v)
832*4882a593Smuzhiyun 		cfg |= EXYNOS_CISCCTRL_SCALEUP_V;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	cfg |= (EXYNOS_CISCCTRL_MAINHORRATIO((sc->hratio >> 6)) |
835*4882a593Smuzhiyun 		EXYNOS_CISCCTRL_MAINVERRATIO((sc->vratio >> 6)));
836*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	cfg_ext = fimc_read(ctx, EXYNOS_CIEXTEN);
839*4882a593Smuzhiyun 	cfg_ext &= ~EXYNOS_CIEXTEN_MAINHORRATIO_EXT_MASK;
840*4882a593Smuzhiyun 	cfg_ext &= ~EXYNOS_CIEXTEN_MAINVERRATIO_EXT_MASK;
841*4882a593Smuzhiyun 	cfg_ext |= (EXYNOS_CIEXTEN_MAINHORRATIO_EXT(sc->hratio) |
842*4882a593Smuzhiyun 		EXYNOS_CIEXTEN_MAINVERRATIO_EXT(sc->vratio));
843*4882a593Smuzhiyun 	fimc_write(ctx, cfg_ext, EXYNOS_CIEXTEN);
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun 
fimc_dst_set_size(struct fimc_context * ctx,struct exynos_drm_ipp_buffer * buf)846*4882a593Smuzhiyun static void fimc_dst_set_size(struct fimc_context *ctx,
847*4882a593Smuzhiyun 			     struct exynos_drm_ipp_buffer *buf)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun 	unsigned int real_width = buf->buf.pitch[0] / buf->format->cpp[0];
850*4882a593Smuzhiyun 	u32 cfg, cfg_ext;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "hsize[%d]vsize[%d]\n", real_width,
853*4882a593Smuzhiyun 			  buf->buf.height);
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	/* original size */
856*4882a593Smuzhiyun 	cfg = (EXYNOS_ORGOSIZE_HORIZONTAL(real_width) |
857*4882a593Smuzhiyun 		EXYNOS_ORGOSIZE_VERTICAL(buf->buf.height));
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_ORGOSIZE);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "x[%d]y[%d]w[%d]h[%d]\n", buf->rect.x,
862*4882a593Smuzhiyun 			  buf->rect.y,
863*4882a593Smuzhiyun 			  buf->rect.w, buf->rect.h);
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	/* CSC ITU */
866*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
867*4882a593Smuzhiyun 	cfg &= ~EXYNOS_CIGCTRL_CSC_MASK;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	if (buf->buf.width >= FIMC_WIDTH_ITU_709)
870*4882a593Smuzhiyun 		cfg |= EXYNOS_CIGCTRL_CSC_ITU709;
871*4882a593Smuzhiyun 	else
872*4882a593Smuzhiyun 		cfg |= EXYNOS_CIGCTRL_CSC_ITU601;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	cfg_ext = fimc_read(ctx, EXYNOS_CITRGFMT);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	/* target image size */
879*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CITRGFMT);
880*4882a593Smuzhiyun 	cfg &= ~(EXYNOS_CITRGFMT_TARGETH_MASK |
881*4882a593Smuzhiyun 		EXYNOS_CITRGFMT_TARGETV_MASK);
882*4882a593Smuzhiyun 	if (cfg_ext & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE)
883*4882a593Smuzhiyun 		cfg |= (EXYNOS_CITRGFMT_TARGETHSIZE(buf->rect.h) |
884*4882a593Smuzhiyun 			EXYNOS_CITRGFMT_TARGETVSIZE(buf->rect.w));
885*4882a593Smuzhiyun 	else
886*4882a593Smuzhiyun 		cfg |= (EXYNOS_CITRGFMT_TARGETHSIZE(buf->rect.w) |
887*4882a593Smuzhiyun 			EXYNOS_CITRGFMT_TARGETVSIZE(buf->rect.h));
888*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CITRGFMT);
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	/* target area */
891*4882a593Smuzhiyun 	cfg = EXYNOS_CITAREA_TARGET_AREA(buf->rect.w * buf->rect.h);
892*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CITAREA);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	/* offset Y(RGB), Cb, Cr */
895*4882a593Smuzhiyun 	cfg = (EXYNOS_CIOYOFF_HORIZONTAL(buf->rect.x) |
896*4882a593Smuzhiyun 		EXYNOS_CIOYOFF_VERTICAL(buf->rect.y));
897*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CIOYOFF);
898*4882a593Smuzhiyun 	cfg = (EXYNOS_CIOCBOFF_HORIZONTAL(buf->rect.x) |
899*4882a593Smuzhiyun 		EXYNOS_CIOCBOFF_VERTICAL(buf->rect.y));
900*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CIOCBOFF);
901*4882a593Smuzhiyun 	cfg = (EXYNOS_CIOCROFF_HORIZONTAL(buf->rect.x) |
902*4882a593Smuzhiyun 		EXYNOS_CIOCROFF_VERTICAL(buf->rect.y));
903*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CIOCROFF);
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun 
fimc_dst_set_buf_seq(struct fimc_context * ctx,u32 buf_id,bool enqueue)906*4882a593Smuzhiyun static void fimc_dst_set_buf_seq(struct fimc_context *ctx, u32 buf_id,
907*4882a593Smuzhiyun 		bool enqueue)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun 	unsigned long flags;
910*4882a593Smuzhiyun 	u32 buf_num;
911*4882a593Smuzhiyun 	u32 cfg;
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "buf_id[%d]enqueu[%d]\n", buf_id, enqueue);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	spin_lock_irqsave(&ctx->lock, flags);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_CIFCNTSEQ);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	if (enqueue)
920*4882a593Smuzhiyun 		cfg |= (1 << buf_id);
921*4882a593Smuzhiyun 	else
922*4882a593Smuzhiyun 		cfg &= ~(1 << buf_id);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_CIFCNTSEQ);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	buf_num = hweight32(cfg);
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	if (enqueue && buf_num >= FIMC_BUF_START)
929*4882a593Smuzhiyun 		fimc_mask_irq(ctx, true);
930*4882a593Smuzhiyun 	else if (!enqueue && buf_num <= FIMC_BUF_STOP)
931*4882a593Smuzhiyun 		fimc_mask_irq(ctx, false);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ctx->lock, flags);
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun 
fimc_dst_set_addr(struct fimc_context * ctx,struct exynos_drm_ipp_buffer * buf)936*4882a593Smuzhiyun static void fimc_dst_set_addr(struct fimc_context *ctx,
937*4882a593Smuzhiyun 			     struct exynos_drm_ipp_buffer *buf)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun 	fimc_write(ctx, buf->dma_addr[0], EXYNOS_CIOYSA(0));
940*4882a593Smuzhiyun 	fimc_write(ctx, buf->dma_addr[1], EXYNOS_CIOCBSA(0));
941*4882a593Smuzhiyun 	fimc_write(ctx, buf->dma_addr[2], EXYNOS_CIOCRSA(0));
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	fimc_dst_set_buf_seq(ctx, 0, true);
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun static void fimc_stop(struct fimc_context *ctx);
947*4882a593Smuzhiyun 
fimc_irq_handler(int irq,void * dev_id)948*4882a593Smuzhiyun static irqreturn_t fimc_irq_handler(int irq, void *dev_id)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun 	struct fimc_context *ctx = dev_id;
951*4882a593Smuzhiyun 	int buf_id;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "fimc id[%d]\n", ctx->id);
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	fimc_clear_irq(ctx);
956*4882a593Smuzhiyun 	if (fimc_check_ovf(ctx))
957*4882a593Smuzhiyun 		return IRQ_NONE;
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	if (!fimc_check_frame_end(ctx))
960*4882a593Smuzhiyun 		return IRQ_NONE;
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	buf_id = fimc_get_buf_id(ctx);
963*4882a593Smuzhiyun 	if (buf_id < 0)
964*4882a593Smuzhiyun 		return IRQ_HANDLED;
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(ctx->dev, "buf_id[%d]\n", buf_id);
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	if (ctx->task) {
969*4882a593Smuzhiyun 		struct exynos_drm_ipp_task *task = ctx->task;
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 		ctx->task = NULL;
972*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(ctx->dev);
973*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ctx->dev);
974*4882a593Smuzhiyun 		exynos_drm_ipp_task_done(task, 0);
975*4882a593Smuzhiyun 	}
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	fimc_dst_set_buf_seq(ctx, buf_id, false);
978*4882a593Smuzhiyun 	fimc_stop(ctx);
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	return IRQ_HANDLED;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun 
fimc_clear_addr(struct fimc_context * ctx)983*4882a593Smuzhiyun static void fimc_clear_addr(struct fimc_context *ctx)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun 	int i;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	for (i = 0; i < FIMC_MAX_SRC; i++) {
988*4882a593Smuzhiyun 		fimc_write(ctx, 0, EXYNOS_CIIYSA(i));
989*4882a593Smuzhiyun 		fimc_write(ctx, 0, EXYNOS_CIICBSA(i));
990*4882a593Smuzhiyun 		fimc_write(ctx, 0, EXYNOS_CIICRSA(i));
991*4882a593Smuzhiyun 	}
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	for (i = 0; i < FIMC_MAX_DST; i++) {
994*4882a593Smuzhiyun 		fimc_write(ctx, 0, EXYNOS_CIOYSA(i));
995*4882a593Smuzhiyun 		fimc_write(ctx, 0, EXYNOS_CIOCBSA(i));
996*4882a593Smuzhiyun 		fimc_write(ctx, 0, EXYNOS_CIOCRSA(i));
997*4882a593Smuzhiyun 	}
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun 
fimc_reset(struct fimc_context * ctx)1000*4882a593Smuzhiyun static void fimc_reset(struct fimc_context *ctx)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun 	/* reset h/w block */
1003*4882a593Smuzhiyun 	fimc_sw_reset(ctx);
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	/* reset scaler capability */
1006*4882a593Smuzhiyun 	memset(&ctx->sc, 0x0, sizeof(ctx->sc));
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	fimc_clear_addr(ctx);
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun 
fimc_start(struct fimc_context * ctx)1011*4882a593Smuzhiyun static void fimc_start(struct fimc_context *ctx)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun 	u32 cfg0, cfg1;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	fimc_mask_irq(ctx, true);
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	/* If set true, we can save jpeg about screen */
1018*4882a593Smuzhiyun 	fimc_handle_jpeg(ctx, false);
1019*4882a593Smuzhiyun 	fimc_set_scaler(ctx, &ctx->sc);
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	fimc_set_type_ctrl(ctx);
1022*4882a593Smuzhiyun 	fimc_handle_lastend(ctx, false);
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	/* setup dma */
1025*4882a593Smuzhiyun 	cfg0 = fimc_read(ctx, EXYNOS_MSCTRL);
1026*4882a593Smuzhiyun 	cfg0 &= ~EXYNOS_MSCTRL_INPUT_MASK;
1027*4882a593Smuzhiyun 	cfg0 |= EXYNOS_MSCTRL_INPUT_MEMORY;
1028*4882a593Smuzhiyun 	fimc_write(ctx, cfg0, EXYNOS_MSCTRL);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	/* Reset status */
1031*4882a593Smuzhiyun 	fimc_write(ctx, 0x0, EXYNOS_CISTATUS);
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	cfg0 = fimc_read(ctx, EXYNOS_CIIMGCPT);
1034*4882a593Smuzhiyun 	cfg0 &= ~EXYNOS_CIIMGCPT_IMGCPTEN_SC;
1035*4882a593Smuzhiyun 	cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN_SC;
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	/* Scaler */
1038*4882a593Smuzhiyun 	cfg1 = fimc_read(ctx, EXYNOS_CISCCTRL);
1039*4882a593Smuzhiyun 	cfg1 &= ~EXYNOS_CISCCTRL_SCAN_MASK;
1040*4882a593Smuzhiyun 	cfg1 |= (EXYNOS_CISCCTRL_PROGRESSIVE |
1041*4882a593Smuzhiyun 		EXYNOS_CISCCTRL_SCALERSTART);
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	fimc_write(ctx, cfg1, EXYNOS_CISCCTRL);
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	/* Enable image capture*/
1046*4882a593Smuzhiyun 	cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN;
1047*4882a593Smuzhiyun 	fimc_write(ctx, cfg0, EXYNOS_CIIMGCPT);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	/* Disable frame end irq */
1050*4882a593Smuzhiyun 	fimc_clear_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_IRQ_END_DISABLE);
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	fimc_clear_bits(ctx, EXYNOS_CIOCTRL, EXYNOS_CIOCTRL_WEAVE_MASK);
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	fimc_set_bits(ctx, EXYNOS_MSCTRL, EXYNOS_MSCTRL_ENVID);
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun 
fimc_stop(struct fimc_context * ctx)1057*4882a593Smuzhiyun static void fimc_stop(struct fimc_context *ctx)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun 	u32 cfg;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	/* Source clear */
1062*4882a593Smuzhiyun 	cfg = fimc_read(ctx, EXYNOS_MSCTRL);
1063*4882a593Smuzhiyun 	cfg &= ~EXYNOS_MSCTRL_INPUT_MASK;
1064*4882a593Smuzhiyun 	cfg &= ~EXYNOS_MSCTRL_ENVID;
1065*4882a593Smuzhiyun 	fimc_write(ctx, cfg, EXYNOS_MSCTRL);
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	fimc_mask_irq(ctx, false);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	/* reset sequence */
1070*4882a593Smuzhiyun 	fimc_write(ctx, 0x0, EXYNOS_CIFCNTSEQ);
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	/* Scaler disable */
1073*4882a593Smuzhiyun 	fimc_clear_bits(ctx, EXYNOS_CISCCTRL, EXYNOS_CISCCTRL_SCALERSTART);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	/* Disable image capture */
1076*4882a593Smuzhiyun 	fimc_clear_bits(ctx, EXYNOS_CIIMGCPT,
1077*4882a593Smuzhiyun 		EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	/* Enable frame end irq */
1080*4882a593Smuzhiyun 	fimc_set_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_IRQ_END_DISABLE);
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun 
fimc_commit(struct exynos_drm_ipp * ipp,struct exynos_drm_ipp_task * task)1083*4882a593Smuzhiyun static int fimc_commit(struct exynos_drm_ipp *ipp,
1084*4882a593Smuzhiyun 			  struct exynos_drm_ipp_task *task)
1085*4882a593Smuzhiyun {
1086*4882a593Smuzhiyun 	struct fimc_context *ctx =
1087*4882a593Smuzhiyun 			container_of(ipp, struct fimc_context, ipp);
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	pm_runtime_get_sync(ctx->dev);
1090*4882a593Smuzhiyun 	ctx->task = task;
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	fimc_src_set_fmt(ctx, task->src.buf.fourcc, task->src.buf.modifier);
1093*4882a593Smuzhiyun 	fimc_src_set_size(ctx, &task->src);
1094*4882a593Smuzhiyun 	fimc_src_set_transf(ctx, DRM_MODE_ROTATE_0);
1095*4882a593Smuzhiyun 	fimc_src_set_addr(ctx, &task->src);
1096*4882a593Smuzhiyun 	fimc_dst_set_fmt(ctx, task->dst.buf.fourcc, task->dst.buf.modifier);
1097*4882a593Smuzhiyun 	fimc_dst_set_transf(ctx, task->transform.rotation);
1098*4882a593Smuzhiyun 	fimc_dst_set_size(ctx, &task->dst);
1099*4882a593Smuzhiyun 	fimc_dst_set_addr(ctx, &task->dst);
1100*4882a593Smuzhiyun 	fimc_set_prescaler(ctx, &ctx->sc, &task->src.rect, &task->dst.rect);
1101*4882a593Smuzhiyun 	fimc_start(ctx);
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	return 0;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun 
fimc_abort(struct exynos_drm_ipp * ipp,struct exynos_drm_ipp_task * task)1106*4882a593Smuzhiyun static void fimc_abort(struct exynos_drm_ipp *ipp,
1107*4882a593Smuzhiyun 			  struct exynos_drm_ipp_task *task)
1108*4882a593Smuzhiyun {
1109*4882a593Smuzhiyun 	struct fimc_context *ctx =
1110*4882a593Smuzhiyun 			container_of(ipp, struct fimc_context, ipp);
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	fimc_reset(ctx);
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	if (ctx->task) {
1115*4882a593Smuzhiyun 		struct exynos_drm_ipp_task *task = ctx->task;
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 		ctx->task = NULL;
1118*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(ctx->dev);
1119*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ctx->dev);
1120*4882a593Smuzhiyun 		exynos_drm_ipp_task_done(task, -EIO);
1121*4882a593Smuzhiyun 	}
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun static struct exynos_drm_ipp_funcs ipp_funcs = {
1125*4882a593Smuzhiyun 	.commit = fimc_commit,
1126*4882a593Smuzhiyun 	.abort = fimc_abort,
1127*4882a593Smuzhiyun };
1128*4882a593Smuzhiyun 
fimc_bind(struct device * dev,struct device * master,void * data)1129*4882a593Smuzhiyun static int fimc_bind(struct device *dev, struct device *master, void *data)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun 	struct fimc_context *ctx = dev_get_drvdata(dev);
1132*4882a593Smuzhiyun 	struct drm_device *drm_dev = data;
1133*4882a593Smuzhiyun 	struct exynos_drm_ipp *ipp = &ctx->ipp;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	ctx->drm_dev = drm_dev;
1136*4882a593Smuzhiyun 	ipp->drm_dev = drm_dev;
1137*4882a593Smuzhiyun 	exynos_drm_register_dma(drm_dev, dev, &ctx->dma_priv);
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	exynos_drm_ipp_register(dev, ipp, &ipp_funcs,
1140*4882a593Smuzhiyun 			DRM_EXYNOS_IPP_CAP_CROP | DRM_EXYNOS_IPP_CAP_ROTATE |
1141*4882a593Smuzhiyun 			DRM_EXYNOS_IPP_CAP_SCALE | DRM_EXYNOS_IPP_CAP_CONVERT,
1142*4882a593Smuzhiyun 			ctx->formats, ctx->num_formats, "fimc");
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	dev_info(dev, "The exynos fimc has been probed successfully\n");
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	return 0;
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun 
fimc_unbind(struct device * dev,struct device * master,void * data)1149*4882a593Smuzhiyun static void fimc_unbind(struct device *dev, struct device *master,
1150*4882a593Smuzhiyun 			void *data)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun 	struct fimc_context *ctx = dev_get_drvdata(dev);
1153*4882a593Smuzhiyun 	struct drm_device *drm_dev = data;
1154*4882a593Smuzhiyun 	struct exynos_drm_ipp *ipp = &ctx->ipp;
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	exynos_drm_ipp_unregister(dev, ipp);
1157*4882a593Smuzhiyun 	exynos_drm_unregister_dma(drm_dev, dev, &ctx->dma_priv);
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun static const struct component_ops fimc_component_ops = {
1161*4882a593Smuzhiyun 	.bind	= fimc_bind,
1162*4882a593Smuzhiyun 	.unbind = fimc_unbind,
1163*4882a593Smuzhiyun };
1164*4882a593Smuzhiyun 
fimc_put_clocks(struct fimc_context * ctx)1165*4882a593Smuzhiyun static void fimc_put_clocks(struct fimc_context *ctx)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun 	int i;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	for (i = 0; i < FIMC_CLKS_MAX; i++) {
1170*4882a593Smuzhiyun 		if (IS_ERR(ctx->clocks[i]))
1171*4882a593Smuzhiyun 			continue;
1172*4882a593Smuzhiyun 		clk_put(ctx->clocks[i]);
1173*4882a593Smuzhiyun 		ctx->clocks[i] = ERR_PTR(-EINVAL);
1174*4882a593Smuzhiyun 	}
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun 
fimc_setup_clocks(struct fimc_context * ctx)1177*4882a593Smuzhiyun static int fimc_setup_clocks(struct fimc_context *ctx)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun 	struct device *fimc_dev = ctx->dev;
1180*4882a593Smuzhiyun 	struct device *dev;
1181*4882a593Smuzhiyun 	int ret, i;
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	for (i = 0; i < FIMC_CLKS_MAX; i++)
1184*4882a593Smuzhiyun 		ctx->clocks[i] = ERR_PTR(-EINVAL);
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	for (i = 0; i < FIMC_CLKS_MAX; i++) {
1187*4882a593Smuzhiyun 		if (i == FIMC_CLK_WB_A || i == FIMC_CLK_WB_B)
1188*4882a593Smuzhiyun 			dev = fimc_dev->parent;
1189*4882a593Smuzhiyun 		else
1190*4882a593Smuzhiyun 			dev = fimc_dev;
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 		ctx->clocks[i] = clk_get(dev, fimc_clock_names[i]);
1193*4882a593Smuzhiyun 		if (IS_ERR(ctx->clocks[i])) {
1194*4882a593Smuzhiyun 			ret = PTR_ERR(ctx->clocks[i]);
1195*4882a593Smuzhiyun 			dev_err(fimc_dev, "failed to get clock: %s\n",
1196*4882a593Smuzhiyun 						fimc_clock_names[i]);
1197*4882a593Smuzhiyun 			goto e_clk_free;
1198*4882a593Smuzhiyun 		}
1199*4882a593Smuzhiyun 	}
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	ret = clk_prepare_enable(ctx->clocks[FIMC_CLK_LCLK]);
1202*4882a593Smuzhiyun 	if (!ret)
1203*4882a593Smuzhiyun 		return ret;
1204*4882a593Smuzhiyun e_clk_free:
1205*4882a593Smuzhiyun 	fimc_put_clocks(ctx);
1206*4882a593Smuzhiyun 	return ret;
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun 
exynos_drm_check_fimc_device(struct device * dev)1209*4882a593Smuzhiyun int exynos_drm_check_fimc_device(struct device *dev)
1210*4882a593Smuzhiyun {
1211*4882a593Smuzhiyun 	int id = of_alias_get_id(dev->of_node, "fimc");
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	if (id >= 0 && (BIT(id) & fimc_mask))
1214*4882a593Smuzhiyun 		return 0;
1215*4882a593Smuzhiyun 	return -ENODEV;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun static const unsigned int fimc_formats[] = {
1219*4882a593Smuzhiyun 	DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB565,
1220*4882a593Smuzhiyun 	DRM_FORMAT_NV12, DRM_FORMAT_NV16, DRM_FORMAT_NV21, DRM_FORMAT_NV61,
1221*4882a593Smuzhiyun 	DRM_FORMAT_UYVY, DRM_FORMAT_VYUY, DRM_FORMAT_YUYV, DRM_FORMAT_YVYU,
1222*4882a593Smuzhiyun 	DRM_FORMAT_YUV420, DRM_FORMAT_YVU420, DRM_FORMAT_YUV422,
1223*4882a593Smuzhiyun 	DRM_FORMAT_YUV444,
1224*4882a593Smuzhiyun };
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun static const unsigned int fimc_tiled_formats[] = {
1227*4882a593Smuzhiyun 	DRM_FORMAT_NV12, DRM_FORMAT_NV21,
1228*4882a593Smuzhiyun };
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun static const struct drm_exynos_ipp_limit fimc_4210_limits_v1[] = {
1231*4882a593Smuzhiyun 	{ IPP_SIZE_LIMIT(BUFFER, .h = { 16, 8192, 8 }, .v = { 16, 8192, 2 }) },
1232*4882a593Smuzhiyun 	{ IPP_SIZE_LIMIT(AREA, .h = { 16, 4224, 2 }, .v = { 16, 0, 2 }) },
1233*4882a593Smuzhiyun 	{ IPP_SIZE_LIMIT(ROTATED, .h = { 128, 1920 }, .v = { 128, 0 }) },
1234*4882a593Smuzhiyun 	{ IPP_SCALE_LIMIT(.h = { (1 << 16) / 64, (1 << 16) * 64 },
1235*4882a593Smuzhiyun 			  .v = { (1 << 16) / 64, (1 << 16) * 64 }) },
1236*4882a593Smuzhiyun };
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun static const struct drm_exynos_ipp_limit fimc_4210_limits_v2[] = {
1239*4882a593Smuzhiyun 	{ IPP_SIZE_LIMIT(BUFFER, .h = { 16, 8192, 8 }, .v = { 16, 8192, 2 }) },
1240*4882a593Smuzhiyun 	{ IPP_SIZE_LIMIT(AREA, .h = { 16, 1920, 2 }, .v = { 16, 0, 2 }) },
1241*4882a593Smuzhiyun 	{ IPP_SIZE_LIMIT(ROTATED, .h = { 128, 1366 }, .v = { 128, 0 }) },
1242*4882a593Smuzhiyun 	{ IPP_SCALE_LIMIT(.h = { (1 << 16) / 64, (1 << 16) * 64 },
1243*4882a593Smuzhiyun 			  .v = { (1 << 16) / 64, (1 << 16) * 64 }) },
1244*4882a593Smuzhiyun };
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun static const struct drm_exynos_ipp_limit fimc_4210_limits_tiled_v1[] = {
1247*4882a593Smuzhiyun 	{ IPP_SIZE_LIMIT(BUFFER, .h = { 128, 1920, 128 }, .v = { 32, 1920, 32 }) },
1248*4882a593Smuzhiyun 	{ IPP_SIZE_LIMIT(AREA, .h = { 128, 1920, 2 }, .v = { 128, 0, 2 }) },
1249*4882a593Smuzhiyun 	{ IPP_SCALE_LIMIT(.h = { (1 << 16) / 64, (1 << 16) * 64 },
1250*4882a593Smuzhiyun 			  .v = { (1 << 16) / 64, (1 << 16) * 64 }) },
1251*4882a593Smuzhiyun };
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun static const struct drm_exynos_ipp_limit fimc_4210_limits_tiled_v2[] = {
1254*4882a593Smuzhiyun 	{ IPP_SIZE_LIMIT(BUFFER, .h = { 128, 1920, 128 }, .v = { 32, 1920, 32 }) },
1255*4882a593Smuzhiyun 	{ IPP_SIZE_LIMIT(AREA, .h = { 128, 1366, 2 }, .v = { 128, 0, 2 }) },
1256*4882a593Smuzhiyun 	{ IPP_SCALE_LIMIT(.h = { (1 << 16) / 64, (1 << 16) * 64 },
1257*4882a593Smuzhiyun 			  .v = { (1 << 16) / 64, (1 << 16) * 64 }) },
1258*4882a593Smuzhiyun };
1259*4882a593Smuzhiyun 
fimc_probe(struct platform_device * pdev)1260*4882a593Smuzhiyun static int fimc_probe(struct platform_device *pdev)
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun 	const struct drm_exynos_ipp_limit *limits;
1263*4882a593Smuzhiyun 	struct exynos_drm_ipp_formats *formats;
1264*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1265*4882a593Smuzhiyun 	struct fimc_context *ctx;
1266*4882a593Smuzhiyun 	struct resource *res;
1267*4882a593Smuzhiyun 	int ret;
1268*4882a593Smuzhiyun 	int i, j, num_limits, num_formats;
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	if (exynos_drm_check_fimc_device(dev) != 0)
1271*4882a593Smuzhiyun 		return -ENODEV;
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
1274*4882a593Smuzhiyun 	if (!ctx)
1275*4882a593Smuzhiyun 		return -ENOMEM;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	ctx->dev = dev;
1278*4882a593Smuzhiyun 	ctx->id = of_alias_get_id(dev->of_node, "fimc");
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	/* construct formats/limits array */
1281*4882a593Smuzhiyun 	num_formats = ARRAY_SIZE(fimc_formats) + ARRAY_SIZE(fimc_tiled_formats);
1282*4882a593Smuzhiyun 	formats = devm_kcalloc(dev, num_formats, sizeof(*formats),
1283*4882a593Smuzhiyun 			       GFP_KERNEL);
1284*4882a593Smuzhiyun 	if (!formats)
1285*4882a593Smuzhiyun 		return -ENOMEM;
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	/* linear formats */
1288*4882a593Smuzhiyun 	if (ctx->id < 3) {
1289*4882a593Smuzhiyun 		limits = fimc_4210_limits_v1;
1290*4882a593Smuzhiyun 		num_limits = ARRAY_SIZE(fimc_4210_limits_v1);
1291*4882a593Smuzhiyun 	} else {
1292*4882a593Smuzhiyun 		limits = fimc_4210_limits_v2;
1293*4882a593Smuzhiyun 		num_limits = ARRAY_SIZE(fimc_4210_limits_v2);
1294*4882a593Smuzhiyun 	}
1295*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(fimc_formats); i++) {
1296*4882a593Smuzhiyun 		formats[i].fourcc = fimc_formats[i];
1297*4882a593Smuzhiyun 		formats[i].type = DRM_EXYNOS_IPP_FORMAT_SOURCE |
1298*4882a593Smuzhiyun 				  DRM_EXYNOS_IPP_FORMAT_DESTINATION;
1299*4882a593Smuzhiyun 		formats[i].limits = limits;
1300*4882a593Smuzhiyun 		formats[i].num_limits = num_limits;
1301*4882a593Smuzhiyun 	}
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	/* tiled formats */
1304*4882a593Smuzhiyun 	if (ctx->id < 3) {
1305*4882a593Smuzhiyun 		limits = fimc_4210_limits_tiled_v1;
1306*4882a593Smuzhiyun 		num_limits = ARRAY_SIZE(fimc_4210_limits_tiled_v1);
1307*4882a593Smuzhiyun 	} else {
1308*4882a593Smuzhiyun 		limits = fimc_4210_limits_tiled_v2;
1309*4882a593Smuzhiyun 		num_limits = ARRAY_SIZE(fimc_4210_limits_tiled_v2);
1310*4882a593Smuzhiyun 	}
1311*4882a593Smuzhiyun 	for (j = i, i = 0; i < ARRAY_SIZE(fimc_tiled_formats); j++, i++) {
1312*4882a593Smuzhiyun 		formats[j].fourcc = fimc_tiled_formats[i];
1313*4882a593Smuzhiyun 		formats[j].modifier = DRM_FORMAT_MOD_SAMSUNG_64_32_TILE;
1314*4882a593Smuzhiyun 		formats[j].type = DRM_EXYNOS_IPP_FORMAT_SOURCE |
1315*4882a593Smuzhiyun 				  DRM_EXYNOS_IPP_FORMAT_DESTINATION;
1316*4882a593Smuzhiyun 		formats[j].limits = limits;
1317*4882a593Smuzhiyun 		formats[j].num_limits = num_limits;
1318*4882a593Smuzhiyun 	}
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	ctx->formats = formats;
1321*4882a593Smuzhiyun 	ctx->num_formats = num_formats;
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	/* resource memory */
1324*4882a593Smuzhiyun 	ctx->regs_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1325*4882a593Smuzhiyun 	ctx->regs = devm_ioremap_resource(dev, ctx->regs_res);
1326*4882a593Smuzhiyun 	if (IS_ERR(ctx->regs))
1327*4882a593Smuzhiyun 		return PTR_ERR(ctx->regs);
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	/* resource irq */
1330*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1331*4882a593Smuzhiyun 	if (!res) {
1332*4882a593Smuzhiyun 		dev_err(dev, "failed to request irq resource.\n");
1333*4882a593Smuzhiyun 		return -ENOENT;
1334*4882a593Smuzhiyun 	}
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	ret = devm_request_irq(dev, res->start, fimc_irq_handler,
1337*4882a593Smuzhiyun 		0, dev_name(dev), ctx);
1338*4882a593Smuzhiyun 	if (ret < 0) {
1339*4882a593Smuzhiyun 		dev_err(dev, "failed to request irq.\n");
1340*4882a593Smuzhiyun 		return ret;
1341*4882a593Smuzhiyun 	}
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	ret = fimc_setup_clocks(ctx);
1344*4882a593Smuzhiyun 	if (ret < 0)
1345*4882a593Smuzhiyun 		return ret;
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	spin_lock_init(&ctx->lock);
1348*4882a593Smuzhiyun 	platform_set_drvdata(pdev, ctx);
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(dev);
1351*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(dev, FIMC_AUTOSUSPEND_DELAY);
1352*4882a593Smuzhiyun 	pm_runtime_enable(dev);
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	ret = component_add(dev, &fimc_component_ops);
1355*4882a593Smuzhiyun 	if (ret)
1356*4882a593Smuzhiyun 		goto err_pm_dis;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	dev_info(dev, "drm fimc registered successfully.\n");
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	return 0;
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun err_pm_dis:
1363*4882a593Smuzhiyun 	pm_runtime_dont_use_autosuspend(dev);
1364*4882a593Smuzhiyun 	pm_runtime_disable(dev);
1365*4882a593Smuzhiyun 	fimc_put_clocks(ctx);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	return ret;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun 
fimc_remove(struct platform_device * pdev)1370*4882a593Smuzhiyun static int fimc_remove(struct platform_device *pdev)
1371*4882a593Smuzhiyun {
1372*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1373*4882a593Smuzhiyun 	struct fimc_context *ctx = get_fimc_context(dev);
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	component_del(dev, &fimc_component_ops);
1376*4882a593Smuzhiyun 	pm_runtime_dont_use_autosuspend(dev);
1377*4882a593Smuzhiyun 	pm_runtime_disable(dev);
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	fimc_put_clocks(ctx);
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	return 0;
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun #ifdef CONFIG_PM
fimc_runtime_suspend(struct device * dev)1385*4882a593Smuzhiyun static int fimc_runtime_suspend(struct device *dev)
1386*4882a593Smuzhiyun {
1387*4882a593Smuzhiyun 	struct fimc_context *ctx = get_fimc_context(dev);
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(dev, "id[%d]\n", ctx->id);
1390*4882a593Smuzhiyun 	clk_disable_unprepare(ctx->clocks[FIMC_CLK_GATE]);
1391*4882a593Smuzhiyun 	return 0;
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun 
fimc_runtime_resume(struct device * dev)1394*4882a593Smuzhiyun static int fimc_runtime_resume(struct device *dev)
1395*4882a593Smuzhiyun {
1396*4882a593Smuzhiyun 	struct fimc_context *ctx = get_fimc_context(dev);
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	DRM_DEV_DEBUG_KMS(dev, "id[%d]\n", ctx->id);
1399*4882a593Smuzhiyun 	return clk_prepare_enable(ctx->clocks[FIMC_CLK_GATE]);
1400*4882a593Smuzhiyun }
1401*4882a593Smuzhiyun #endif
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun static const struct dev_pm_ops fimc_pm_ops = {
1404*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1405*4882a593Smuzhiyun 				pm_runtime_force_resume)
1406*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(fimc_runtime_suspend, fimc_runtime_resume, NULL)
1407*4882a593Smuzhiyun };
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun static const struct of_device_id fimc_of_match[] = {
1410*4882a593Smuzhiyun 	{ .compatible = "samsung,exynos4210-fimc" },
1411*4882a593Smuzhiyun 	{ .compatible = "samsung,exynos4212-fimc" },
1412*4882a593Smuzhiyun 	{ },
1413*4882a593Smuzhiyun };
1414*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, fimc_of_match);
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun struct platform_driver fimc_driver = {
1417*4882a593Smuzhiyun 	.probe		= fimc_probe,
1418*4882a593Smuzhiyun 	.remove		= fimc_remove,
1419*4882a593Smuzhiyun 	.driver		= {
1420*4882a593Smuzhiyun 		.of_match_table = fimc_of_match,
1421*4882a593Smuzhiyun 		.name	= "exynos-drm-fimc",
1422*4882a593Smuzhiyun 		.owner	= THIS_MODULE,
1423*4882a593Smuzhiyun 		.pm	= &fimc_pm_ops,
1424*4882a593Smuzhiyun 	},
1425*4882a593Smuzhiyun };
1426