1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * MIPI Display Bus Interface (DBI) LCD controller support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2016 Noralf Trønnes
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/debugfs.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/dma-buf.h>
11*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
14*4882a593Smuzhiyun #include <linux/spi/spi.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <drm/drm_connector.h>
17*4882a593Smuzhiyun #include <drm/drm_damage_helper.h>
18*4882a593Smuzhiyun #include <drm/drm_drv.h>
19*4882a593Smuzhiyun #include <drm/drm_gem_cma_helper.h>
20*4882a593Smuzhiyun #include <drm/drm_format_helper.h>
21*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
22*4882a593Smuzhiyun #include <drm/drm_gem_framebuffer_helper.h>
23*4882a593Smuzhiyun #include <drm/drm_mipi_dbi.h>
24*4882a593Smuzhiyun #include <drm/drm_modes.h>
25*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
26*4882a593Smuzhiyun #include <drm/drm_rect.h>
27*4882a593Smuzhiyun #include <video/mipi_display.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define MIPI_DBI_MAX_SPI_READ_SPEED 2000000 /* 2MHz */
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define DCS_POWER_MODE_DISPLAY BIT(2)
32*4882a593Smuzhiyun #define DCS_POWER_MODE_DISPLAY_NORMAL_MODE BIT(3)
33*4882a593Smuzhiyun #define DCS_POWER_MODE_SLEEP_MODE BIT(4)
34*4882a593Smuzhiyun #define DCS_POWER_MODE_PARTIAL_MODE BIT(5)
35*4882a593Smuzhiyun #define DCS_POWER_MODE_IDLE_MODE BIT(6)
36*4882a593Smuzhiyun #define DCS_POWER_MODE_RESERVED_MASK (BIT(0) | BIT(1) | BIT(7))
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /**
39*4882a593Smuzhiyun * DOC: overview
40*4882a593Smuzhiyun *
41*4882a593Smuzhiyun * This library provides helpers for MIPI Display Bus Interface (DBI)
42*4882a593Smuzhiyun * compatible display controllers.
43*4882a593Smuzhiyun *
44*4882a593Smuzhiyun * Many controllers for tiny lcd displays are MIPI compliant and can use this
45*4882a593Smuzhiyun * library. If a controller uses registers 0x2A and 0x2B to set the area to
46*4882a593Smuzhiyun * update and uses register 0x2C to write to frame memory, it is most likely
47*4882a593Smuzhiyun * MIPI compliant.
48*4882a593Smuzhiyun *
49*4882a593Smuzhiyun * Only MIPI Type 1 displays are supported since a full frame memory is needed.
50*4882a593Smuzhiyun *
51*4882a593Smuzhiyun * There are 3 MIPI DBI implementation types:
52*4882a593Smuzhiyun *
53*4882a593Smuzhiyun * A. Motorola 6800 type parallel bus
54*4882a593Smuzhiyun *
55*4882a593Smuzhiyun * B. Intel 8080 type parallel bus
56*4882a593Smuzhiyun *
57*4882a593Smuzhiyun * C. SPI type with 3 options:
58*4882a593Smuzhiyun *
59*4882a593Smuzhiyun * 1. 9-bit with the Data/Command signal as the ninth bit
60*4882a593Smuzhiyun * 2. Same as above except it's sent as 16 bits
61*4882a593Smuzhiyun * 3. 8-bit with the Data/Command signal as a separate D/CX pin
62*4882a593Smuzhiyun *
63*4882a593Smuzhiyun * Currently mipi_dbi only supports Type C options 1 and 3 with
64*4882a593Smuzhiyun * mipi_dbi_spi_init().
65*4882a593Smuzhiyun */
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define MIPI_DBI_DEBUG_COMMAND(cmd, data, len) \
68*4882a593Smuzhiyun ({ \
69*4882a593Smuzhiyun if (!len) \
70*4882a593Smuzhiyun DRM_DEBUG_DRIVER("cmd=%02x\n", cmd); \
71*4882a593Smuzhiyun else if (len <= 32) \
72*4882a593Smuzhiyun DRM_DEBUG_DRIVER("cmd=%02x, par=%*ph\n", cmd, (int)len, data);\
73*4882a593Smuzhiyun else \
74*4882a593Smuzhiyun DRM_DEBUG_DRIVER("cmd=%02x, len=%zu\n", cmd, len); \
75*4882a593Smuzhiyun })
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static const u8 mipi_dbi_dcs_read_commands[] = {
78*4882a593Smuzhiyun MIPI_DCS_GET_DISPLAY_ID,
79*4882a593Smuzhiyun MIPI_DCS_GET_RED_CHANNEL,
80*4882a593Smuzhiyun MIPI_DCS_GET_GREEN_CHANNEL,
81*4882a593Smuzhiyun MIPI_DCS_GET_BLUE_CHANNEL,
82*4882a593Smuzhiyun MIPI_DCS_GET_DISPLAY_STATUS,
83*4882a593Smuzhiyun MIPI_DCS_GET_POWER_MODE,
84*4882a593Smuzhiyun MIPI_DCS_GET_ADDRESS_MODE,
85*4882a593Smuzhiyun MIPI_DCS_GET_PIXEL_FORMAT,
86*4882a593Smuzhiyun MIPI_DCS_GET_DISPLAY_MODE,
87*4882a593Smuzhiyun MIPI_DCS_GET_SIGNAL_MODE,
88*4882a593Smuzhiyun MIPI_DCS_GET_DIAGNOSTIC_RESULT,
89*4882a593Smuzhiyun MIPI_DCS_READ_MEMORY_START,
90*4882a593Smuzhiyun MIPI_DCS_READ_MEMORY_CONTINUE,
91*4882a593Smuzhiyun MIPI_DCS_GET_SCANLINE,
92*4882a593Smuzhiyun MIPI_DCS_GET_DISPLAY_BRIGHTNESS,
93*4882a593Smuzhiyun MIPI_DCS_GET_CONTROL_DISPLAY,
94*4882a593Smuzhiyun MIPI_DCS_GET_POWER_SAVE,
95*4882a593Smuzhiyun MIPI_DCS_GET_CABC_MIN_BRIGHTNESS,
96*4882a593Smuzhiyun MIPI_DCS_READ_DDB_START,
97*4882a593Smuzhiyun MIPI_DCS_READ_DDB_CONTINUE,
98*4882a593Smuzhiyun 0, /* sentinel */
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
mipi_dbi_command_is_read(struct mipi_dbi * dbi,u8 cmd)101*4882a593Smuzhiyun static bool mipi_dbi_command_is_read(struct mipi_dbi *dbi, u8 cmd)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun unsigned int i;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (!dbi->read_commands)
106*4882a593Smuzhiyun return false;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun for (i = 0; i < 0xff; i++) {
109*4882a593Smuzhiyun if (!dbi->read_commands[i])
110*4882a593Smuzhiyun return false;
111*4882a593Smuzhiyun if (cmd == dbi->read_commands[i])
112*4882a593Smuzhiyun return true;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun return false;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /**
119*4882a593Smuzhiyun * mipi_dbi_command_read - MIPI DCS read command
120*4882a593Smuzhiyun * @dbi: MIPI DBI structure
121*4882a593Smuzhiyun * @cmd: Command
122*4882a593Smuzhiyun * @val: Value read
123*4882a593Smuzhiyun *
124*4882a593Smuzhiyun * Send MIPI DCS read command to the controller.
125*4882a593Smuzhiyun *
126*4882a593Smuzhiyun * Returns:
127*4882a593Smuzhiyun * Zero on success, negative error code on failure.
128*4882a593Smuzhiyun */
mipi_dbi_command_read(struct mipi_dbi * dbi,u8 cmd,u8 * val)129*4882a593Smuzhiyun int mipi_dbi_command_read(struct mipi_dbi *dbi, u8 cmd, u8 *val)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun if (!dbi->read_commands)
132*4882a593Smuzhiyun return -EACCES;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun if (!mipi_dbi_command_is_read(dbi, cmd))
135*4882a593Smuzhiyun return -EINVAL;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return mipi_dbi_command_buf(dbi, cmd, val, 1);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun EXPORT_SYMBOL(mipi_dbi_command_read);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /**
142*4882a593Smuzhiyun * mipi_dbi_command_buf - MIPI DCS command with parameter(s) in an array
143*4882a593Smuzhiyun * @dbi: MIPI DBI structure
144*4882a593Smuzhiyun * @cmd: Command
145*4882a593Smuzhiyun * @data: Parameter buffer
146*4882a593Smuzhiyun * @len: Buffer length
147*4882a593Smuzhiyun *
148*4882a593Smuzhiyun * Returns:
149*4882a593Smuzhiyun * Zero on success, negative error code on failure.
150*4882a593Smuzhiyun */
mipi_dbi_command_buf(struct mipi_dbi * dbi,u8 cmd,u8 * data,size_t len)151*4882a593Smuzhiyun int mipi_dbi_command_buf(struct mipi_dbi *dbi, u8 cmd, u8 *data, size_t len)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun u8 *cmdbuf;
154*4882a593Smuzhiyun int ret;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* SPI requires dma-safe buffers */
157*4882a593Smuzhiyun cmdbuf = kmemdup(&cmd, 1, GFP_KERNEL);
158*4882a593Smuzhiyun if (!cmdbuf)
159*4882a593Smuzhiyun return -ENOMEM;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun mutex_lock(&dbi->cmdlock);
162*4882a593Smuzhiyun ret = dbi->command(dbi, cmdbuf, data, len);
163*4882a593Smuzhiyun mutex_unlock(&dbi->cmdlock);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun kfree(cmdbuf);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return ret;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun EXPORT_SYMBOL(mipi_dbi_command_buf);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* This should only be used by mipi_dbi_command() */
mipi_dbi_command_stackbuf(struct mipi_dbi * dbi,u8 cmd,const u8 * data,size_t len)172*4882a593Smuzhiyun int mipi_dbi_command_stackbuf(struct mipi_dbi *dbi, u8 cmd, const u8 *data,
173*4882a593Smuzhiyun size_t len)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun u8 *buf;
176*4882a593Smuzhiyun int ret;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun buf = kmemdup(data, len, GFP_KERNEL);
179*4882a593Smuzhiyun if (!buf)
180*4882a593Smuzhiyun return -ENOMEM;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun ret = mipi_dbi_command_buf(dbi, cmd, buf, len);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun kfree(buf);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return ret;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun EXPORT_SYMBOL(mipi_dbi_command_stackbuf);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /**
191*4882a593Smuzhiyun * mipi_dbi_buf_copy - Copy a framebuffer, transforming it if necessary
192*4882a593Smuzhiyun * @dst: The destination buffer
193*4882a593Smuzhiyun * @fb: The source framebuffer
194*4882a593Smuzhiyun * @clip: Clipping rectangle of the area to be copied
195*4882a593Smuzhiyun * @swap: When true, swap MSB/LSB of 16-bit values
196*4882a593Smuzhiyun *
197*4882a593Smuzhiyun * Returns:
198*4882a593Smuzhiyun * Zero on success, negative error code on failure.
199*4882a593Smuzhiyun */
mipi_dbi_buf_copy(void * dst,struct drm_framebuffer * fb,struct drm_rect * clip,bool swap)200*4882a593Smuzhiyun int mipi_dbi_buf_copy(void *dst, struct drm_framebuffer *fb,
201*4882a593Smuzhiyun struct drm_rect *clip, bool swap)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun struct drm_gem_object *gem = drm_gem_fb_get_obj(fb, 0);
204*4882a593Smuzhiyun struct drm_gem_cma_object *cma_obj = to_drm_gem_cma_obj(gem);
205*4882a593Smuzhiyun struct dma_buf_attachment *import_attach = gem->import_attach;
206*4882a593Smuzhiyun struct drm_format_name_buf format_name;
207*4882a593Smuzhiyun void *src = cma_obj->vaddr;
208*4882a593Smuzhiyun int ret = 0;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (import_attach) {
211*4882a593Smuzhiyun ret = dma_buf_begin_cpu_access(import_attach->dmabuf,
212*4882a593Smuzhiyun DMA_FROM_DEVICE);
213*4882a593Smuzhiyun if (ret)
214*4882a593Smuzhiyun return ret;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun switch (fb->format->format) {
218*4882a593Smuzhiyun case DRM_FORMAT_RGB565:
219*4882a593Smuzhiyun if (swap)
220*4882a593Smuzhiyun drm_fb_swab(dst, src, fb, clip, !import_attach);
221*4882a593Smuzhiyun else
222*4882a593Smuzhiyun drm_fb_memcpy(dst, src, fb, clip);
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
225*4882a593Smuzhiyun drm_fb_xrgb8888_to_rgb565(dst, src, fb, clip, swap);
226*4882a593Smuzhiyun break;
227*4882a593Smuzhiyun default:
228*4882a593Smuzhiyun drm_err_once(fb->dev, "Format is not supported: %s\n",
229*4882a593Smuzhiyun drm_get_format_name(fb->format->format, &format_name));
230*4882a593Smuzhiyun return -EINVAL;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (import_attach)
234*4882a593Smuzhiyun ret = dma_buf_end_cpu_access(import_attach->dmabuf,
235*4882a593Smuzhiyun DMA_FROM_DEVICE);
236*4882a593Smuzhiyun return ret;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun EXPORT_SYMBOL(mipi_dbi_buf_copy);
239*4882a593Smuzhiyun
mipi_dbi_set_window_address(struct mipi_dbi_dev * dbidev,unsigned int xs,unsigned int xe,unsigned int ys,unsigned int ye)240*4882a593Smuzhiyun static void mipi_dbi_set_window_address(struct mipi_dbi_dev *dbidev,
241*4882a593Smuzhiyun unsigned int xs, unsigned int xe,
242*4882a593Smuzhiyun unsigned int ys, unsigned int ye)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun struct mipi_dbi *dbi = &dbidev->dbi;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun xs += dbidev->left_offset;
247*4882a593Smuzhiyun xe += dbidev->left_offset;
248*4882a593Smuzhiyun ys += dbidev->top_offset;
249*4882a593Smuzhiyun ye += dbidev->top_offset;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun mipi_dbi_command(dbi, MIPI_DCS_SET_COLUMN_ADDRESS, (xs >> 8) & 0xff,
252*4882a593Smuzhiyun xs & 0xff, (xe >> 8) & 0xff, xe & 0xff);
253*4882a593Smuzhiyun mipi_dbi_command(dbi, MIPI_DCS_SET_PAGE_ADDRESS, (ys >> 8) & 0xff,
254*4882a593Smuzhiyun ys & 0xff, (ye >> 8) & 0xff, ye & 0xff);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
mipi_dbi_fb_dirty(struct drm_framebuffer * fb,struct drm_rect * rect)257*4882a593Smuzhiyun static void mipi_dbi_fb_dirty(struct drm_framebuffer *fb, struct drm_rect *rect)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun struct drm_gem_object *gem = drm_gem_fb_get_obj(fb, 0);
260*4882a593Smuzhiyun struct drm_gem_cma_object *cma_obj = to_drm_gem_cma_obj(gem);
261*4882a593Smuzhiyun struct mipi_dbi_dev *dbidev = drm_to_mipi_dbi_dev(fb->dev);
262*4882a593Smuzhiyun unsigned int height = rect->y2 - rect->y1;
263*4882a593Smuzhiyun unsigned int width = rect->x2 - rect->x1;
264*4882a593Smuzhiyun struct mipi_dbi *dbi = &dbidev->dbi;
265*4882a593Smuzhiyun bool swap = dbi->swap_bytes;
266*4882a593Smuzhiyun int idx, ret = 0;
267*4882a593Smuzhiyun bool full;
268*4882a593Smuzhiyun void *tr;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (WARN_ON(!fb))
271*4882a593Smuzhiyun return;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (!drm_dev_enter(fb->dev, &idx))
274*4882a593Smuzhiyun return;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun full = width == fb->width && height == fb->height;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun DRM_DEBUG_KMS("Flushing [FB:%d] " DRM_RECT_FMT "\n", fb->base.id, DRM_RECT_ARG(rect));
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (!dbi->dc || !full || swap ||
281*4882a593Smuzhiyun fb->format->format == DRM_FORMAT_XRGB8888) {
282*4882a593Smuzhiyun tr = dbidev->tx_buf;
283*4882a593Smuzhiyun ret = mipi_dbi_buf_copy(dbidev->tx_buf, fb, rect, swap);
284*4882a593Smuzhiyun if (ret)
285*4882a593Smuzhiyun goto err_msg;
286*4882a593Smuzhiyun } else {
287*4882a593Smuzhiyun tr = cma_obj->vaddr;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun mipi_dbi_set_window_address(dbidev, rect->x1, rect->x2 - 1, rect->y1,
291*4882a593Smuzhiyun rect->y2 - 1);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun ret = mipi_dbi_command_buf(dbi, MIPI_DCS_WRITE_MEMORY_START, tr,
294*4882a593Smuzhiyun width * height * 2);
295*4882a593Smuzhiyun err_msg:
296*4882a593Smuzhiyun if (ret)
297*4882a593Smuzhiyun drm_err_once(fb->dev, "Failed to update display %d\n", ret);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun drm_dev_exit(idx);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /**
303*4882a593Smuzhiyun * mipi_dbi_pipe_update - Display pipe update helper
304*4882a593Smuzhiyun * @pipe: Simple display pipe
305*4882a593Smuzhiyun * @old_state: Old plane state
306*4882a593Smuzhiyun *
307*4882a593Smuzhiyun * This function handles framebuffer flushing and vblank events. Drivers can use
308*4882a593Smuzhiyun * this as their &drm_simple_display_pipe_funcs->update callback.
309*4882a593Smuzhiyun */
mipi_dbi_pipe_update(struct drm_simple_display_pipe * pipe,struct drm_plane_state * old_state)310*4882a593Smuzhiyun void mipi_dbi_pipe_update(struct drm_simple_display_pipe *pipe,
311*4882a593Smuzhiyun struct drm_plane_state *old_state)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun struct drm_plane_state *state = pipe->plane.state;
314*4882a593Smuzhiyun struct drm_rect rect;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (!pipe->crtc.state->active)
317*4882a593Smuzhiyun return;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (drm_atomic_helper_damage_merged(old_state, state, &rect))
320*4882a593Smuzhiyun mipi_dbi_fb_dirty(state->fb, &rect);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun EXPORT_SYMBOL(mipi_dbi_pipe_update);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /**
325*4882a593Smuzhiyun * mipi_dbi_enable_flush - MIPI DBI enable helper
326*4882a593Smuzhiyun * @dbidev: MIPI DBI device structure
327*4882a593Smuzhiyun * @crtc_state: CRTC state
328*4882a593Smuzhiyun * @plane_state: Plane state
329*4882a593Smuzhiyun *
330*4882a593Smuzhiyun * Flushes the whole framebuffer and enables the backlight. Drivers can use this
331*4882a593Smuzhiyun * in their &drm_simple_display_pipe_funcs->enable callback.
332*4882a593Smuzhiyun *
333*4882a593Smuzhiyun * Note: Drivers which don't use mipi_dbi_pipe_update() because they have custom
334*4882a593Smuzhiyun * framebuffer flushing, can't use this function since they both use the same
335*4882a593Smuzhiyun * flushing code.
336*4882a593Smuzhiyun */
mipi_dbi_enable_flush(struct mipi_dbi_dev * dbidev,struct drm_crtc_state * crtc_state,struct drm_plane_state * plane_state)337*4882a593Smuzhiyun void mipi_dbi_enable_flush(struct mipi_dbi_dev *dbidev,
338*4882a593Smuzhiyun struct drm_crtc_state *crtc_state,
339*4882a593Smuzhiyun struct drm_plane_state *plane_state)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun struct drm_framebuffer *fb = plane_state->fb;
342*4882a593Smuzhiyun struct drm_rect rect = {
343*4882a593Smuzhiyun .x1 = 0,
344*4882a593Smuzhiyun .x2 = fb->width,
345*4882a593Smuzhiyun .y1 = 0,
346*4882a593Smuzhiyun .y2 = fb->height,
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun int idx;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun if (!drm_dev_enter(&dbidev->drm, &idx))
351*4882a593Smuzhiyun return;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun mipi_dbi_fb_dirty(fb, &rect);
354*4882a593Smuzhiyun backlight_enable(dbidev->backlight);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun drm_dev_exit(idx);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun EXPORT_SYMBOL(mipi_dbi_enable_flush);
359*4882a593Smuzhiyun
mipi_dbi_blank(struct mipi_dbi_dev * dbidev)360*4882a593Smuzhiyun static void mipi_dbi_blank(struct mipi_dbi_dev *dbidev)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun struct drm_device *drm = &dbidev->drm;
363*4882a593Smuzhiyun u16 height = drm->mode_config.min_height;
364*4882a593Smuzhiyun u16 width = drm->mode_config.min_width;
365*4882a593Smuzhiyun struct mipi_dbi *dbi = &dbidev->dbi;
366*4882a593Smuzhiyun size_t len = width * height * 2;
367*4882a593Smuzhiyun int idx;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun if (!drm_dev_enter(drm, &idx))
370*4882a593Smuzhiyun return;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun memset(dbidev->tx_buf, 0, len);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun mipi_dbi_set_window_address(dbidev, 0, width - 1, 0, height - 1);
375*4882a593Smuzhiyun mipi_dbi_command_buf(dbi, MIPI_DCS_WRITE_MEMORY_START,
376*4882a593Smuzhiyun (u8 *)dbidev->tx_buf, len);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun drm_dev_exit(idx);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /**
382*4882a593Smuzhiyun * mipi_dbi_pipe_disable - MIPI DBI pipe disable helper
383*4882a593Smuzhiyun * @pipe: Display pipe
384*4882a593Smuzhiyun *
385*4882a593Smuzhiyun * This function disables backlight if present, if not the display memory is
386*4882a593Smuzhiyun * blanked. The regulator is disabled if in use. Drivers can use this as their
387*4882a593Smuzhiyun * &drm_simple_display_pipe_funcs->disable callback.
388*4882a593Smuzhiyun */
mipi_dbi_pipe_disable(struct drm_simple_display_pipe * pipe)389*4882a593Smuzhiyun void mipi_dbi_pipe_disable(struct drm_simple_display_pipe *pipe)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun struct mipi_dbi_dev *dbidev = drm_to_mipi_dbi_dev(pipe->crtc.dev);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun DRM_DEBUG_KMS("\n");
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun if (dbidev->backlight)
396*4882a593Smuzhiyun backlight_disable(dbidev->backlight);
397*4882a593Smuzhiyun else
398*4882a593Smuzhiyun mipi_dbi_blank(dbidev);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (dbidev->regulator)
401*4882a593Smuzhiyun regulator_disable(dbidev->regulator);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun EXPORT_SYMBOL(mipi_dbi_pipe_disable);
404*4882a593Smuzhiyun
mipi_dbi_connector_get_modes(struct drm_connector * connector)405*4882a593Smuzhiyun static int mipi_dbi_connector_get_modes(struct drm_connector *connector)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun struct mipi_dbi_dev *dbidev = drm_to_mipi_dbi_dev(connector->dev);
408*4882a593Smuzhiyun struct drm_display_mode *mode;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun mode = drm_mode_duplicate(connector->dev, &dbidev->mode);
411*4882a593Smuzhiyun if (!mode) {
412*4882a593Smuzhiyun DRM_ERROR("Failed to duplicate mode\n");
413*4882a593Smuzhiyun return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun if (mode->name[0] == '\0')
417*4882a593Smuzhiyun drm_mode_set_name(mode);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun mode->type |= DRM_MODE_TYPE_PREFERRED;
420*4882a593Smuzhiyun drm_mode_probed_add(connector, mode);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun if (mode->width_mm) {
423*4882a593Smuzhiyun connector->display_info.width_mm = mode->width_mm;
424*4882a593Smuzhiyun connector->display_info.height_mm = mode->height_mm;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun return 1;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun static const struct drm_connector_helper_funcs mipi_dbi_connector_hfuncs = {
431*4882a593Smuzhiyun .get_modes = mipi_dbi_connector_get_modes,
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun static const struct drm_connector_funcs mipi_dbi_connector_funcs = {
435*4882a593Smuzhiyun .reset = drm_atomic_helper_connector_reset,
436*4882a593Smuzhiyun .fill_modes = drm_helper_probe_single_connector_modes,
437*4882a593Smuzhiyun .destroy = drm_connector_cleanup,
438*4882a593Smuzhiyun .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
439*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun
mipi_dbi_rotate_mode(struct drm_display_mode * mode,unsigned int rotation)442*4882a593Smuzhiyun static int mipi_dbi_rotate_mode(struct drm_display_mode *mode,
443*4882a593Smuzhiyun unsigned int rotation)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun if (rotation == 0 || rotation == 180) {
446*4882a593Smuzhiyun return 0;
447*4882a593Smuzhiyun } else if (rotation == 90 || rotation == 270) {
448*4882a593Smuzhiyun swap(mode->hdisplay, mode->vdisplay);
449*4882a593Smuzhiyun swap(mode->hsync_start, mode->vsync_start);
450*4882a593Smuzhiyun swap(mode->hsync_end, mode->vsync_end);
451*4882a593Smuzhiyun swap(mode->htotal, mode->vtotal);
452*4882a593Smuzhiyun swap(mode->width_mm, mode->height_mm);
453*4882a593Smuzhiyun return 0;
454*4882a593Smuzhiyun } else {
455*4882a593Smuzhiyun return -EINVAL;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun static const struct drm_mode_config_funcs mipi_dbi_mode_config_funcs = {
460*4882a593Smuzhiyun .fb_create = drm_gem_fb_create_with_dirty,
461*4882a593Smuzhiyun .atomic_check = drm_atomic_helper_check,
462*4882a593Smuzhiyun .atomic_commit = drm_atomic_helper_commit,
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun static const uint32_t mipi_dbi_formats[] = {
466*4882a593Smuzhiyun DRM_FORMAT_RGB565,
467*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /**
471*4882a593Smuzhiyun * mipi_dbi_dev_init_with_formats - MIPI DBI device initialization with custom formats
472*4882a593Smuzhiyun * @dbidev: MIPI DBI device structure to initialize
473*4882a593Smuzhiyun * @funcs: Display pipe functions
474*4882a593Smuzhiyun * @formats: Array of supported formats (DRM_FORMAT\_\*).
475*4882a593Smuzhiyun * @format_count: Number of elements in @formats
476*4882a593Smuzhiyun * @mode: Display mode
477*4882a593Smuzhiyun * @rotation: Initial rotation in degrees Counter Clock Wise
478*4882a593Smuzhiyun * @tx_buf_size: Allocate a transmit buffer of this size.
479*4882a593Smuzhiyun *
480*4882a593Smuzhiyun * This function sets up a &drm_simple_display_pipe with a &drm_connector that
481*4882a593Smuzhiyun * has one fixed &drm_display_mode which is rotated according to @rotation.
482*4882a593Smuzhiyun * This mode is used to set the mode config min/max width/height properties.
483*4882a593Smuzhiyun *
484*4882a593Smuzhiyun * Use mipi_dbi_dev_init() if you don't need custom formats.
485*4882a593Smuzhiyun *
486*4882a593Smuzhiyun * Note:
487*4882a593Smuzhiyun * Some of the helper functions expects RGB565 to be the default format and the
488*4882a593Smuzhiyun * transmit buffer sized to fit that.
489*4882a593Smuzhiyun *
490*4882a593Smuzhiyun * Returns:
491*4882a593Smuzhiyun * Zero on success, negative error code on failure.
492*4882a593Smuzhiyun */
mipi_dbi_dev_init_with_formats(struct mipi_dbi_dev * dbidev,const struct drm_simple_display_pipe_funcs * funcs,const uint32_t * formats,unsigned int format_count,const struct drm_display_mode * mode,unsigned int rotation,size_t tx_buf_size)493*4882a593Smuzhiyun int mipi_dbi_dev_init_with_formats(struct mipi_dbi_dev *dbidev,
494*4882a593Smuzhiyun const struct drm_simple_display_pipe_funcs *funcs,
495*4882a593Smuzhiyun const uint32_t *formats, unsigned int format_count,
496*4882a593Smuzhiyun const struct drm_display_mode *mode,
497*4882a593Smuzhiyun unsigned int rotation, size_t tx_buf_size)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun static const uint64_t modifiers[] = {
500*4882a593Smuzhiyun DRM_FORMAT_MOD_LINEAR,
501*4882a593Smuzhiyun DRM_FORMAT_MOD_INVALID
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun struct drm_device *drm = &dbidev->drm;
504*4882a593Smuzhiyun int ret;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun if (!dbidev->dbi.command)
507*4882a593Smuzhiyun return -EINVAL;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun ret = drmm_mode_config_init(drm);
510*4882a593Smuzhiyun if (ret)
511*4882a593Smuzhiyun return ret;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun dbidev->tx_buf = devm_kmalloc(drm->dev, tx_buf_size, GFP_KERNEL);
514*4882a593Smuzhiyun if (!dbidev->tx_buf)
515*4882a593Smuzhiyun return -ENOMEM;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun drm_mode_copy(&dbidev->mode, mode);
518*4882a593Smuzhiyun ret = mipi_dbi_rotate_mode(&dbidev->mode, rotation);
519*4882a593Smuzhiyun if (ret) {
520*4882a593Smuzhiyun DRM_ERROR("Illegal rotation value %u\n", rotation);
521*4882a593Smuzhiyun return -EINVAL;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun drm_connector_helper_add(&dbidev->connector, &mipi_dbi_connector_hfuncs);
525*4882a593Smuzhiyun ret = drm_connector_init(drm, &dbidev->connector, &mipi_dbi_connector_funcs,
526*4882a593Smuzhiyun DRM_MODE_CONNECTOR_SPI);
527*4882a593Smuzhiyun if (ret)
528*4882a593Smuzhiyun return ret;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun ret = drm_simple_display_pipe_init(drm, &dbidev->pipe, funcs, formats, format_count,
531*4882a593Smuzhiyun modifiers, &dbidev->connector);
532*4882a593Smuzhiyun if (ret)
533*4882a593Smuzhiyun return ret;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun drm_plane_enable_fb_damage_clips(&dbidev->pipe.plane);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun drm->mode_config.funcs = &mipi_dbi_mode_config_funcs;
538*4882a593Smuzhiyun drm->mode_config.min_width = dbidev->mode.hdisplay;
539*4882a593Smuzhiyun drm->mode_config.max_width = dbidev->mode.hdisplay;
540*4882a593Smuzhiyun drm->mode_config.min_height = dbidev->mode.vdisplay;
541*4882a593Smuzhiyun drm->mode_config.max_height = dbidev->mode.vdisplay;
542*4882a593Smuzhiyun dbidev->rotation = rotation;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun DRM_DEBUG_KMS("rotation = %u\n", rotation);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun return 0;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun EXPORT_SYMBOL(mipi_dbi_dev_init_with_formats);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /**
551*4882a593Smuzhiyun * mipi_dbi_dev_init - MIPI DBI device initialization
552*4882a593Smuzhiyun * @dbidev: MIPI DBI device structure to initialize
553*4882a593Smuzhiyun * @funcs: Display pipe functions
554*4882a593Smuzhiyun * @mode: Display mode
555*4882a593Smuzhiyun * @rotation: Initial rotation in degrees Counter Clock Wise
556*4882a593Smuzhiyun *
557*4882a593Smuzhiyun * This function sets up a &drm_simple_display_pipe with a &drm_connector that
558*4882a593Smuzhiyun * has one fixed &drm_display_mode which is rotated according to @rotation.
559*4882a593Smuzhiyun * This mode is used to set the mode config min/max width/height properties.
560*4882a593Smuzhiyun * Additionally &mipi_dbi.tx_buf is allocated.
561*4882a593Smuzhiyun *
562*4882a593Smuzhiyun * Supported formats: Native RGB565 and emulated XRGB8888.
563*4882a593Smuzhiyun *
564*4882a593Smuzhiyun * Returns:
565*4882a593Smuzhiyun * Zero on success, negative error code on failure.
566*4882a593Smuzhiyun */
mipi_dbi_dev_init(struct mipi_dbi_dev * dbidev,const struct drm_simple_display_pipe_funcs * funcs,const struct drm_display_mode * mode,unsigned int rotation)567*4882a593Smuzhiyun int mipi_dbi_dev_init(struct mipi_dbi_dev *dbidev,
568*4882a593Smuzhiyun const struct drm_simple_display_pipe_funcs *funcs,
569*4882a593Smuzhiyun const struct drm_display_mode *mode, unsigned int rotation)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun size_t bufsize = mode->vdisplay * mode->hdisplay * sizeof(u16);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun dbidev->drm.mode_config.preferred_depth = 16;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun return mipi_dbi_dev_init_with_formats(dbidev, funcs, mipi_dbi_formats,
576*4882a593Smuzhiyun ARRAY_SIZE(mipi_dbi_formats), mode,
577*4882a593Smuzhiyun rotation, bufsize);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun EXPORT_SYMBOL(mipi_dbi_dev_init);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun /**
582*4882a593Smuzhiyun * mipi_dbi_hw_reset - Hardware reset of controller
583*4882a593Smuzhiyun * @dbi: MIPI DBI structure
584*4882a593Smuzhiyun *
585*4882a593Smuzhiyun * Reset controller if the &mipi_dbi->reset gpio is set.
586*4882a593Smuzhiyun */
mipi_dbi_hw_reset(struct mipi_dbi * dbi)587*4882a593Smuzhiyun void mipi_dbi_hw_reset(struct mipi_dbi *dbi)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun if (!dbi->reset)
590*4882a593Smuzhiyun return;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun gpiod_set_value_cansleep(dbi->reset, 0);
593*4882a593Smuzhiyun usleep_range(20, 1000);
594*4882a593Smuzhiyun gpiod_set_value_cansleep(dbi->reset, 1);
595*4882a593Smuzhiyun msleep(120);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun EXPORT_SYMBOL(mipi_dbi_hw_reset);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /**
600*4882a593Smuzhiyun * mipi_dbi_display_is_on - Check if display is on
601*4882a593Smuzhiyun * @dbi: MIPI DBI structure
602*4882a593Smuzhiyun *
603*4882a593Smuzhiyun * This function checks the Power Mode register (if readable) to see if
604*4882a593Smuzhiyun * display output is turned on. This can be used to see if the bootloader
605*4882a593Smuzhiyun * has already turned on the display avoiding flicker when the pipeline is
606*4882a593Smuzhiyun * enabled.
607*4882a593Smuzhiyun *
608*4882a593Smuzhiyun * Returns:
609*4882a593Smuzhiyun * true if the display can be verified to be on, false otherwise.
610*4882a593Smuzhiyun */
mipi_dbi_display_is_on(struct mipi_dbi * dbi)611*4882a593Smuzhiyun bool mipi_dbi_display_is_on(struct mipi_dbi *dbi)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun u8 val;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun if (mipi_dbi_command_read(dbi, MIPI_DCS_GET_POWER_MODE, &val))
616*4882a593Smuzhiyun return false;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun val &= ~DCS_POWER_MODE_RESERVED_MASK;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /* The poweron/reset value is 08h DCS_POWER_MODE_DISPLAY_NORMAL_MODE */
621*4882a593Smuzhiyun if (val != (DCS_POWER_MODE_DISPLAY |
622*4882a593Smuzhiyun DCS_POWER_MODE_DISPLAY_NORMAL_MODE | DCS_POWER_MODE_SLEEP_MODE))
623*4882a593Smuzhiyun return false;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Display is ON\n");
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun return true;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun EXPORT_SYMBOL(mipi_dbi_display_is_on);
630*4882a593Smuzhiyun
mipi_dbi_poweron_reset_conditional(struct mipi_dbi_dev * dbidev,bool cond)631*4882a593Smuzhiyun static int mipi_dbi_poweron_reset_conditional(struct mipi_dbi_dev *dbidev, bool cond)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun struct device *dev = dbidev->drm.dev;
634*4882a593Smuzhiyun struct mipi_dbi *dbi = &dbidev->dbi;
635*4882a593Smuzhiyun int ret;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun if (dbidev->regulator) {
638*4882a593Smuzhiyun ret = regulator_enable(dbidev->regulator);
639*4882a593Smuzhiyun if (ret) {
640*4882a593Smuzhiyun DRM_DEV_ERROR(dev, "Failed to enable regulator (%d)\n", ret);
641*4882a593Smuzhiyun return ret;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun if (cond && mipi_dbi_display_is_on(dbi))
646*4882a593Smuzhiyun return 1;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun mipi_dbi_hw_reset(dbi);
649*4882a593Smuzhiyun ret = mipi_dbi_command(dbi, MIPI_DCS_SOFT_RESET);
650*4882a593Smuzhiyun if (ret) {
651*4882a593Smuzhiyun DRM_DEV_ERROR(dev, "Failed to send reset command (%d)\n", ret);
652*4882a593Smuzhiyun if (dbidev->regulator)
653*4882a593Smuzhiyun regulator_disable(dbidev->regulator);
654*4882a593Smuzhiyun return ret;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /*
658*4882a593Smuzhiyun * If we did a hw reset, we know the controller is in Sleep mode and
659*4882a593Smuzhiyun * per MIPI DSC spec should wait 5ms after soft reset. If we didn't,
660*4882a593Smuzhiyun * we assume worst case and wait 120ms.
661*4882a593Smuzhiyun */
662*4882a593Smuzhiyun if (dbi->reset)
663*4882a593Smuzhiyun usleep_range(5000, 20000);
664*4882a593Smuzhiyun else
665*4882a593Smuzhiyun msleep(120);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun return 0;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /**
671*4882a593Smuzhiyun * mipi_dbi_poweron_reset - MIPI DBI poweron and reset
672*4882a593Smuzhiyun * @dbidev: MIPI DBI device structure
673*4882a593Smuzhiyun *
674*4882a593Smuzhiyun * This function enables the regulator if used and does a hardware and software
675*4882a593Smuzhiyun * reset.
676*4882a593Smuzhiyun *
677*4882a593Smuzhiyun * Returns:
678*4882a593Smuzhiyun * Zero on success, or a negative error code.
679*4882a593Smuzhiyun */
mipi_dbi_poweron_reset(struct mipi_dbi_dev * dbidev)680*4882a593Smuzhiyun int mipi_dbi_poweron_reset(struct mipi_dbi_dev *dbidev)
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun return mipi_dbi_poweron_reset_conditional(dbidev, false);
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun EXPORT_SYMBOL(mipi_dbi_poweron_reset);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /**
687*4882a593Smuzhiyun * mipi_dbi_poweron_conditional_reset - MIPI DBI poweron and conditional reset
688*4882a593Smuzhiyun * @dbidev: MIPI DBI device structure
689*4882a593Smuzhiyun *
690*4882a593Smuzhiyun * This function enables the regulator if used and if the display is off, it
691*4882a593Smuzhiyun * does a hardware and software reset. If mipi_dbi_display_is_on() determines
692*4882a593Smuzhiyun * that the display is on, no reset is performed.
693*4882a593Smuzhiyun *
694*4882a593Smuzhiyun * Returns:
695*4882a593Smuzhiyun * Zero if the controller was reset, 1 if the display was already on, or a
696*4882a593Smuzhiyun * negative error code.
697*4882a593Smuzhiyun */
mipi_dbi_poweron_conditional_reset(struct mipi_dbi_dev * dbidev)698*4882a593Smuzhiyun int mipi_dbi_poweron_conditional_reset(struct mipi_dbi_dev *dbidev)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun return mipi_dbi_poweron_reset_conditional(dbidev, true);
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun EXPORT_SYMBOL(mipi_dbi_poweron_conditional_reset);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SPI)
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /**
707*4882a593Smuzhiyun * mipi_dbi_spi_cmd_max_speed - get the maximum SPI bus speed
708*4882a593Smuzhiyun * @spi: SPI device
709*4882a593Smuzhiyun * @len: The transfer buffer length.
710*4882a593Smuzhiyun *
711*4882a593Smuzhiyun * Many controllers have a max speed of 10MHz, but can be pushed way beyond
712*4882a593Smuzhiyun * that. Increase reliability by running pixel data at max speed and the rest
713*4882a593Smuzhiyun * at 10MHz, preventing transfer glitches from messing up the init settings.
714*4882a593Smuzhiyun */
mipi_dbi_spi_cmd_max_speed(struct spi_device * spi,size_t len)715*4882a593Smuzhiyun u32 mipi_dbi_spi_cmd_max_speed(struct spi_device *spi, size_t len)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun if (len > 64)
718*4882a593Smuzhiyun return 0; /* use default */
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun return min_t(u32, 10000000, spi->max_speed_hz);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun EXPORT_SYMBOL(mipi_dbi_spi_cmd_max_speed);
723*4882a593Smuzhiyun
mipi_dbi_machine_little_endian(void)724*4882a593Smuzhiyun static bool mipi_dbi_machine_little_endian(void)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN)
727*4882a593Smuzhiyun return true;
728*4882a593Smuzhiyun #else
729*4882a593Smuzhiyun return false;
730*4882a593Smuzhiyun #endif
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /*
734*4882a593Smuzhiyun * MIPI DBI Type C Option 1
735*4882a593Smuzhiyun *
736*4882a593Smuzhiyun * If the SPI controller doesn't have 9 bits per word support,
737*4882a593Smuzhiyun * use blocks of 9 bytes to send 8x 9-bit words using a 8-bit SPI transfer.
738*4882a593Smuzhiyun * Pad partial blocks with MIPI_DCS_NOP (zero).
739*4882a593Smuzhiyun * This is how the D/C bit (x) is added:
740*4882a593Smuzhiyun * x7654321
741*4882a593Smuzhiyun * 0x765432
742*4882a593Smuzhiyun * 10x76543
743*4882a593Smuzhiyun * 210x7654
744*4882a593Smuzhiyun * 3210x765
745*4882a593Smuzhiyun * 43210x76
746*4882a593Smuzhiyun * 543210x7
747*4882a593Smuzhiyun * 6543210x
748*4882a593Smuzhiyun * 76543210
749*4882a593Smuzhiyun */
750*4882a593Smuzhiyun
mipi_dbi_spi1e_transfer(struct mipi_dbi * dbi,int dc,const void * buf,size_t len,unsigned int bpw)751*4882a593Smuzhiyun static int mipi_dbi_spi1e_transfer(struct mipi_dbi *dbi, int dc,
752*4882a593Smuzhiyun const void *buf, size_t len,
753*4882a593Smuzhiyun unsigned int bpw)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun bool swap_bytes = (bpw == 16 && mipi_dbi_machine_little_endian());
756*4882a593Smuzhiyun size_t chunk, max_chunk = dbi->tx_buf9_len;
757*4882a593Smuzhiyun struct spi_device *spi = dbi->spi;
758*4882a593Smuzhiyun struct spi_transfer tr = {
759*4882a593Smuzhiyun .tx_buf = dbi->tx_buf9,
760*4882a593Smuzhiyun .bits_per_word = 8,
761*4882a593Smuzhiyun };
762*4882a593Smuzhiyun struct spi_message m;
763*4882a593Smuzhiyun const u8 *src = buf;
764*4882a593Smuzhiyun int i, ret;
765*4882a593Smuzhiyun u8 *dst;
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun if (drm_debug_enabled(DRM_UT_DRIVER))
768*4882a593Smuzhiyun pr_debug("[drm:%s] dc=%d, max_chunk=%zu, transfers:\n",
769*4882a593Smuzhiyun __func__, dc, max_chunk);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun tr.speed_hz = mipi_dbi_spi_cmd_max_speed(spi, len);
772*4882a593Smuzhiyun spi_message_init_with_transfers(&m, &tr, 1);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun if (!dc) {
775*4882a593Smuzhiyun if (WARN_ON_ONCE(len != 1))
776*4882a593Smuzhiyun return -EINVAL;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* Command: pad no-op's (zeroes) at beginning of block */
779*4882a593Smuzhiyun dst = dbi->tx_buf9;
780*4882a593Smuzhiyun memset(dst, 0, 9);
781*4882a593Smuzhiyun dst[8] = *src;
782*4882a593Smuzhiyun tr.len = 9;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun return spi_sync(spi, &m);
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun /* max with room for adding one bit per byte */
788*4882a593Smuzhiyun max_chunk = max_chunk / 9 * 8;
789*4882a593Smuzhiyun /* but no bigger than len */
790*4882a593Smuzhiyun max_chunk = min(max_chunk, len);
791*4882a593Smuzhiyun /* 8 byte blocks */
792*4882a593Smuzhiyun max_chunk = max_t(size_t, 8, max_chunk & ~0x7);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun while (len) {
795*4882a593Smuzhiyun size_t added = 0;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun chunk = min(len, max_chunk);
798*4882a593Smuzhiyun len -= chunk;
799*4882a593Smuzhiyun dst = dbi->tx_buf9;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun if (chunk < 8) {
802*4882a593Smuzhiyun u8 val, carry = 0;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun /* Data: pad no-op's (zeroes) at end of block */
805*4882a593Smuzhiyun memset(dst, 0, 9);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun if (swap_bytes) {
808*4882a593Smuzhiyun for (i = 1; i < (chunk + 1); i++) {
809*4882a593Smuzhiyun val = src[1];
810*4882a593Smuzhiyun *dst++ = carry | BIT(8 - i) | (val >> i);
811*4882a593Smuzhiyun carry = val << (8 - i);
812*4882a593Smuzhiyun i++;
813*4882a593Smuzhiyun val = src[0];
814*4882a593Smuzhiyun *dst++ = carry | BIT(8 - i) | (val >> i);
815*4882a593Smuzhiyun carry = val << (8 - i);
816*4882a593Smuzhiyun src += 2;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun *dst++ = carry;
819*4882a593Smuzhiyun } else {
820*4882a593Smuzhiyun for (i = 1; i < (chunk + 1); i++) {
821*4882a593Smuzhiyun val = *src++;
822*4882a593Smuzhiyun *dst++ = carry | BIT(8 - i) | (val >> i);
823*4882a593Smuzhiyun carry = val << (8 - i);
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun *dst++ = carry;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun chunk = 8;
829*4882a593Smuzhiyun added = 1;
830*4882a593Smuzhiyun } else {
831*4882a593Smuzhiyun for (i = 0; i < chunk; i += 8) {
832*4882a593Smuzhiyun if (swap_bytes) {
833*4882a593Smuzhiyun *dst++ = BIT(7) | (src[1] >> 1);
834*4882a593Smuzhiyun *dst++ = (src[1] << 7) | BIT(6) | (src[0] >> 2);
835*4882a593Smuzhiyun *dst++ = (src[0] << 6) | BIT(5) | (src[3] >> 3);
836*4882a593Smuzhiyun *dst++ = (src[3] << 5) | BIT(4) | (src[2] >> 4);
837*4882a593Smuzhiyun *dst++ = (src[2] << 4) | BIT(3) | (src[5] >> 5);
838*4882a593Smuzhiyun *dst++ = (src[5] << 3) | BIT(2) | (src[4] >> 6);
839*4882a593Smuzhiyun *dst++ = (src[4] << 2) | BIT(1) | (src[7] >> 7);
840*4882a593Smuzhiyun *dst++ = (src[7] << 1) | BIT(0);
841*4882a593Smuzhiyun *dst++ = src[6];
842*4882a593Smuzhiyun } else {
843*4882a593Smuzhiyun *dst++ = BIT(7) | (src[0] >> 1);
844*4882a593Smuzhiyun *dst++ = (src[0] << 7) | BIT(6) | (src[1] >> 2);
845*4882a593Smuzhiyun *dst++ = (src[1] << 6) | BIT(5) | (src[2] >> 3);
846*4882a593Smuzhiyun *dst++ = (src[2] << 5) | BIT(4) | (src[3] >> 4);
847*4882a593Smuzhiyun *dst++ = (src[3] << 4) | BIT(3) | (src[4] >> 5);
848*4882a593Smuzhiyun *dst++ = (src[4] << 3) | BIT(2) | (src[5] >> 6);
849*4882a593Smuzhiyun *dst++ = (src[5] << 2) | BIT(1) | (src[6] >> 7);
850*4882a593Smuzhiyun *dst++ = (src[6] << 1) | BIT(0);
851*4882a593Smuzhiyun *dst++ = src[7];
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun src += 8;
855*4882a593Smuzhiyun added++;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun tr.len = chunk + added;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun ret = spi_sync(spi, &m);
862*4882a593Smuzhiyun if (ret)
863*4882a593Smuzhiyun return ret;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun return 0;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun
mipi_dbi_spi1_transfer(struct mipi_dbi * dbi,int dc,const void * buf,size_t len,unsigned int bpw)869*4882a593Smuzhiyun static int mipi_dbi_spi1_transfer(struct mipi_dbi *dbi, int dc,
870*4882a593Smuzhiyun const void *buf, size_t len,
871*4882a593Smuzhiyun unsigned int bpw)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun struct spi_device *spi = dbi->spi;
874*4882a593Smuzhiyun struct spi_transfer tr = {
875*4882a593Smuzhiyun .bits_per_word = 9,
876*4882a593Smuzhiyun };
877*4882a593Smuzhiyun const u16 *src16 = buf;
878*4882a593Smuzhiyun const u8 *src8 = buf;
879*4882a593Smuzhiyun struct spi_message m;
880*4882a593Smuzhiyun size_t max_chunk;
881*4882a593Smuzhiyun u16 *dst16;
882*4882a593Smuzhiyun int ret;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun if (!spi_is_bpw_supported(spi, 9))
885*4882a593Smuzhiyun return mipi_dbi_spi1e_transfer(dbi, dc, buf, len, bpw);
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun tr.speed_hz = mipi_dbi_spi_cmd_max_speed(spi, len);
888*4882a593Smuzhiyun max_chunk = dbi->tx_buf9_len;
889*4882a593Smuzhiyun dst16 = dbi->tx_buf9;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun if (drm_debug_enabled(DRM_UT_DRIVER))
892*4882a593Smuzhiyun pr_debug("[drm:%s] dc=%d, max_chunk=%zu, transfers:\n",
893*4882a593Smuzhiyun __func__, dc, max_chunk);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun max_chunk = min(max_chunk / 2, len);
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun spi_message_init_with_transfers(&m, &tr, 1);
898*4882a593Smuzhiyun tr.tx_buf = dst16;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun while (len) {
901*4882a593Smuzhiyun size_t chunk = min(len, max_chunk);
902*4882a593Smuzhiyun unsigned int i;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun if (bpw == 16 && mipi_dbi_machine_little_endian()) {
905*4882a593Smuzhiyun for (i = 0; i < (chunk * 2); i += 2) {
906*4882a593Smuzhiyun dst16[i] = *src16 >> 8;
907*4882a593Smuzhiyun dst16[i + 1] = *src16++ & 0xFF;
908*4882a593Smuzhiyun if (dc) {
909*4882a593Smuzhiyun dst16[i] |= 0x0100;
910*4882a593Smuzhiyun dst16[i + 1] |= 0x0100;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun } else {
914*4882a593Smuzhiyun for (i = 0; i < chunk; i++) {
915*4882a593Smuzhiyun dst16[i] = *src8++;
916*4882a593Smuzhiyun if (dc)
917*4882a593Smuzhiyun dst16[i] |= 0x0100;
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun tr.len = chunk * 2;
922*4882a593Smuzhiyun len -= chunk;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun ret = spi_sync(spi, &m);
925*4882a593Smuzhiyun if (ret)
926*4882a593Smuzhiyun return ret;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun return 0;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
mipi_dbi_typec1_command(struct mipi_dbi * dbi,u8 * cmd,u8 * parameters,size_t num)932*4882a593Smuzhiyun static int mipi_dbi_typec1_command(struct mipi_dbi *dbi, u8 *cmd,
933*4882a593Smuzhiyun u8 *parameters, size_t num)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun unsigned int bpw = (*cmd == MIPI_DCS_WRITE_MEMORY_START) ? 16 : 8;
936*4882a593Smuzhiyun int ret;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun if (mipi_dbi_command_is_read(dbi, *cmd))
939*4882a593Smuzhiyun return -EOPNOTSUPP;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun MIPI_DBI_DEBUG_COMMAND(*cmd, parameters, num);
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun ret = mipi_dbi_spi1_transfer(dbi, 0, cmd, 1, 8);
944*4882a593Smuzhiyun if (ret || !num)
945*4882a593Smuzhiyun return ret;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun return mipi_dbi_spi1_transfer(dbi, 1, parameters, num, bpw);
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun /* MIPI DBI Type C Option 3 */
951*4882a593Smuzhiyun
mipi_dbi_typec3_command_read(struct mipi_dbi * dbi,u8 * cmd,u8 * data,size_t len)952*4882a593Smuzhiyun static int mipi_dbi_typec3_command_read(struct mipi_dbi *dbi, u8 *cmd,
953*4882a593Smuzhiyun u8 *data, size_t len)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun struct spi_device *spi = dbi->spi;
956*4882a593Smuzhiyun u32 speed_hz = min_t(u32, MIPI_DBI_MAX_SPI_READ_SPEED,
957*4882a593Smuzhiyun spi->max_speed_hz / 2);
958*4882a593Smuzhiyun struct spi_transfer tr[2] = {
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun .speed_hz = speed_hz,
961*4882a593Smuzhiyun .tx_buf = cmd,
962*4882a593Smuzhiyun .len = 1,
963*4882a593Smuzhiyun }, {
964*4882a593Smuzhiyun .speed_hz = speed_hz,
965*4882a593Smuzhiyun .len = len,
966*4882a593Smuzhiyun },
967*4882a593Smuzhiyun };
968*4882a593Smuzhiyun struct spi_message m;
969*4882a593Smuzhiyun u8 *buf;
970*4882a593Smuzhiyun int ret;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun if (!len)
973*4882a593Smuzhiyun return -EINVAL;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun /*
976*4882a593Smuzhiyun * Support non-standard 24-bit and 32-bit Nokia read commands which
977*4882a593Smuzhiyun * start with a dummy clock, so we need to read an extra byte.
978*4882a593Smuzhiyun */
979*4882a593Smuzhiyun if (*cmd == MIPI_DCS_GET_DISPLAY_ID ||
980*4882a593Smuzhiyun *cmd == MIPI_DCS_GET_DISPLAY_STATUS) {
981*4882a593Smuzhiyun if (!(len == 3 || len == 4))
982*4882a593Smuzhiyun return -EINVAL;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun tr[1].len = len + 1;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun buf = kmalloc(tr[1].len, GFP_KERNEL);
988*4882a593Smuzhiyun if (!buf)
989*4882a593Smuzhiyun return -ENOMEM;
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun tr[1].rx_buf = buf;
992*4882a593Smuzhiyun gpiod_set_value_cansleep(dbi->dc, 0);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun spi_message_init_with_transfers(&m, tr, ARRAY_SIZE(tr));
995*4882a593Smuzhiyun ret = spi_sync(spi, &m);
996*4882a593Smuzhiyun if (ret)
997*4882a593Smuzhiyun goto err_free;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun if (tr[1].len == len) {
1000*4882a593Smuzhiyun memcpy(data, buf, len);
1001*4882a593Smuzhiyun } else {
1002*4882a593Smuzhiyun unsigned int i;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun for (i = 0; i < len; i++)
1005*4882a593Smuzhiyun data[i] = (buf[i] << 1) | (buf[i + 1] >> 7);
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun MIPI_DBI_DEBUG_COMMAND(*cmd, data, len);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun err_free:
1011*4882a593Smuzhiyun kfree(buf);
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun return ret;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun
mipi_dbi_typec3_command(struct mipi_dbi * dbi,u8 * cmd,u8 * par,size_t num)1016*4882a593Smuzhiyun static int mipi_dbi_typec3_command(struct mipi_dbi *dbi, u8 *cmd,
1017*4882a593Smuzhiyun u8 *par, size_t num)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun struct spi_device *spi = dbi->spi;
1020*4882a593Smuzhiyun unsigned int bpw = 8;
1021*4882a593Smuzhiyun u32 speed_hz;
1022*4882a593Smuzhiyun int ret;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun if (mipi_dbi_command_is_read(dbi, *cmd))
1025*4882a593Smuzhiyun return mipi_dbi_typec3_command_read(dbi, cmd, par, num);
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun MIPI_DBI_DEBUG_COMMAND(*cmd, par, num);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun gpiod_set_value_cansleep(dbi->dc, 0);
1030*4882a593Smuzhiyun speed_hz = mipi_dbi_spi_cmd_max_speed(spi, 1);
1031*4882a593Smuzhiyun ret = mipi_dbi_spi_transfer(spi, speed_hz, 8, cmd, 1);
1032*4882a593Smuzhiyun if (ret || !num)
1033*4882a593Smuzhiyun return ret;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun if (*cmd == MIPI_DCS_WRITE_MEMORY_START && !dbi->swap_bytes)
1036*4882a593Smuzhiyun bpw = 16;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun gpiod_set_value_cansleep(dbi->dc, 1);
1039*4882a593Smuzhiyun speed_hz = mipi_dbi_spi_cmd_max_speed(spi, num);
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun return mipi_dbi_spi_transfer(spi, speed_hz, bpw, par, num);
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun /**
1045*4882a593Smuzhiyun * mipi_dbi_spi_init - Initialize MIPI DBI SPI interface
1046*4882a593Smuzhiyun * @spi: SPI device
1047*4882a593Smuzhiyun * @dbi: MIPI DBI structure to initialize
1048*4882a593Smuzhiyun * @dc: D/C gpio (optional)
1049*4882a593Smuzhiyun *
1050*4882a593Smuzhiyun * This function sets &mipi_dbi->command, enables &mipi_dbi->read_commands for the
1051*4882a593Smuzhiyun * usual read commands. It should be followed by a call to mipi_dbi_dev_init() or
1052*4882a593Smuzhiyun * a driver-specific init.
1053*4882a593Smuzhiyun *
1054*4882a593Smuzhiyun * If @dc is set, a Type C Option 3 interface is assumed, if not
1055*4882a593Smuzhiyun * Type C Option 1.
1056*4882a593Smuzhiyun *
1057*4882a593Smuzhiyun * If the SPI master driver doesn't support the necessary bits per word,
1058*4882a593Smuzhiyun * the following transformation is used:
1059*4882a593Smuzhiyun *
1060*4882a593Smuzhiyun * - 9-bit: reorder buffer as 9x 8-bit words, padded with no-op command.
1061*4882a593Smuzhiyun * - 16-bit: if big endian send as 8-bit, if little endian swap bytes
1062*4882a593Smuzhiyun *
1063*4882a593Smuzhiyun * Returns:
1064*4882a593Smuzhiyun * Zero on success, negative error code on failure.
1065*4882a593Smuzhiyun */
mipi_dbi_spi_init(struct spi_device * spi,struct mipi_dbi * dbi,struct gpio_desc * dc)1066*4882a593Smuzhiyun int mipi_dbi_spi_init(struct spi_device *spi, struct mipi_dbi *dbi,
1067*4882a593Smuzhiyun struct gpio_desc *dc)
1068*4882a593Smuzhiyun {
1069*4882a593Smuzhiyun struct device *dev = &spi->dev;
1070*4882a593Smuzhiyun int ret;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun /*
1073*4882a593Smuzhiyun * Even though it's not the SPI device that does DMA (the master does),
1074*4882a593Smuzhiyun * the dma mask is necessary for the dma_alloc_wc() in
1075*4882a593Smuzhiyun * drm_gem_cma_create(). The dma_addr returned will be a physical
1076*4882a593Smuzhiyun * address which might be different from the bus address, but this is
1077*4882a593Smuzhiyun * not a problem since the address will not be used.
1078*4882a593Smuzhiyun * The virtual address is used in the transfer and the SPI core
1079*4882a593Smuzhiyun * re-maps it on the SPI master device using the DMA streaming API
1080*4882a593Smuzhiyun * (spi_map_buf()).
1081*4882a593Smuzhiyun */
1082*4882a593Smuzhiyun if (!dev->coherent_dma_mask) {
1083*4882a593Smuzhiyun ret = dma_coerce_mask_and_coherent(dev, DMA_BIT_MASK(32));
1084*4882a593Smuzhiyun if (ret) {
1085*4882a593Smuzhiyun dev_warn(dev, "Failed to set dma mask %d\n", ret);
1086*4882a593Smuzhiyun return ret;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun dbi->spi = spi;
1091*4882a593Smuzhiyun dbi->read_commands = mipi_dbi_dcs_read_commands;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun if (dc) {
1094*4882a593Smuzhiyun dbi->command = mipi_dbi_typec3_command;
1095*4882a593Smuzhiyun dbi->dc = dc;
1096*4882a593Smuzhiyun if (mipi_dbi_machine_little_endian() && !spi_is_bpw_supported(spi, 16))
1097*4882a593Smuzhiyun dbi->swap_bytes = true;
1098*4882a593Smuzhiyun } else {
1099*4882a593Smuzhiyun dbi->command = mipi_dbi_typec1_command;
1100*4882a593Smuzhiyun dbi->tx_buf9_len = SZ_16K;
1101*4882a593Smuzhiyun dbi->tx_buf9 = devm_kmalloc(dev, dbi->tx_buf9_len, GFP_KERNEL);
1102*4882a593Smuzhiyun if (!dbi->tx_buf9)
1103*4882a593Smuzhiyun return -ENOMEM;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun mutex_init(&dbi->cmdlock);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun DRM_DEBUG_DRIVER("SPI speed: %uMHz\n", spi->max_speed_hz / 1000000);
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun return 0;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun EXPORT_SYMBOL(mipi_dbi_spi_init);
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun /**
1115*4882a593Smuzhiyun * mipi_dbi_spi_transfer - SPI transfer helper
1116*4882a593Smuzhiyun * @spi: SPI device
1117*4882a593Smuzhiyun * @speed_hz: Override speed (optional)
1118*4882a593Smuzhiyun * @bpw: Bits per word
1119*4882a593Smuzhiyun * @buf: Buffer to transfer
1120*4882a593Smuzhiyun * @len: Buffer length
1121*4882a593Smuzhiyun *
1122*4882a593Smuzhiyun * This SPI transfer helper breaks up the transfer of @buf into chunks which
1123*4882a593Smuzhiyun * the SPI controller driver can handle.
1124*4882a593Smuzhiyun *
1125*4882a593Smuzhiyun * Returns:
1126*4882a593Smuzhiyun * Zero on success, negative error code on failure.
1127*4882a593Smuzhiyun */
mipi_dbi_spi_transfer(struct spi_device * spi,u32 speed_hz,u8 bpw,const void * buf,size_t len)1128*4882a593Smuzhiyun int mipi_dbi_spi_transfer(struct spi_device *spi, u32 speed_hz,
1129*4882a593Smuzhiyun u8 bpw, const void *buf, size_t len)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun size_t max_chunk = spi_max_transfer_size(spi);
1132*4882a593Smuzhiyun struct spi_transfer tr = {
1133*4882a593Smuzhiyun .bits_per_word = bpw,
1134*4882a593Smuzhiyun .speed_hz = speed_hz,
1135*4882a593Smuzhiyun };
1136*4882a593Smuzhiyun struct spi_message m;
1137*4882a593Smuzhiyun size_t chunk;
1138*4882a593Smuzhiyun int ret;
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun /* In __spi_validate, there's a validation that no partial transfers
1141*4882a593Smuzhiyun * are accepted (xfer->len % w_size must be zero).
1142*4882a593Smuzhiyun * Here we align max_chunk to multiple of 2 (16bits),
1143*4882a593Smuzhiyun * to prevent transfers from being rejected.
1144*4882a593Smuzhiyun */
1145*4882a593Smuzhiyun max_chunk = ALIGN_DOWN(max_chunk, 2);
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun spi_message_init_with_transfers(&m, &tr, 1);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun while (len) {
1150*4882a593Smuzhiyun chunk = min(len, max_chunk);
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun tr.tx_buf = buf;
1153*4882a593Smuzhiyun tr.len = chunk;
1154*4882a593Smuzhiyun buf += chunk;
1155*4882a593Smuzhiyun len -= chunk;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun ret = spi_sync(spi, &m);
1158*4882a593Smuzhiyun if (ret)
1159*4882a593Smuzhiyun return ret;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun return 0;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun EXPORT_SYMBOL(mipi_dbi_spi_transfer);
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun #endif /* CONFIG_SPI */
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
1169*4882a593Smuzhiyun
mipi_dbi_debugfs_command_write(struct file * file,const char __user * ubuf,size_t count,loff_t * ppos)1170*4882a593Smuzhiyun static ssize_t mipi_dbi_debugfs_command_write(struct file *file,
1171*4882a593Smuzhiyun const char __user *ubuf,
1172*4882a593Smuzhiyun size_t count, loff_t *ppos)
1173*4882a593Smuzhiyun {
1174*4882a593Smuzhiyun struct seq_file *m = file->private_data;
1175*4882a593Smuzhiyun struct mipi_dbi_dev *dbidev = m->private;
1176*4882a593Smuzhiyun u8 val, cmd = 0, parameters[64];
1177*4882a593Smuzhiyun char *buf, *pos, *token;
1178*4882a593Smuzhiyun int i, ret, idx;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun if (!drm_dev_enter(&dbidev->drm, &idx))
1181*4882a593Smuzhiyun return -ENODEV;
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun buf = memdup_user_nul(ubuf, count);
1184*4882a593Smuzhiyun if (IS_ERR(buf)) {
1185*4882a593Smuzhiyun ret = PTR_ERR(buf);
1186*4882a593Smuzhiyun goto err_exit;
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun /* strip trailing whitespace */
1190*4882a593Smuzhiyun for (i = count - 1; i > 0; i--)
1191*4882a593Smuzhiyun if (isspace(buf[i]))
1192*4882a593Smuzhiyun buf[i] = '\0';
1193*4882a593Smuzhiyun else
1194*4882a593Smuzhiyun break;
1195*4882a593Smuzhiyun i = 0;
1196*4882a593Smuzhiyun pos = buf;
1197*4882a593Smuzhiyun while (pos) {
1198*4882a593Smuzhiyun token = strsep(&pos, " ");
1199*4882a593Smuzhiyun if (!token) {
1200*4882a593Smuzhiyun ret = -EINVAL;
1201*4882a593Smuzhiyun goto err_free;
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun ret = kstrtou8(token, 16, &val);
1205*4882a593Smuzhiyun if (ret < 0)
1206*4882a593Smuzhiyun goto err_free;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun if (token == buf)
1209*4882a593Smuzhiyun cmd = val;
1210*4882a593Smuzhiyun else
1211*4882a593Smuzhiyun parameters[i++] = val;
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun if (i == 64) {
1214*4882a593Smuzhiyun ret = -E2BIG;
1215*4882a593Smuzhiyun goto err_free;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun ret = mipi_dbi_command_buf(&dbidev->dbi, cmd, parameters, i);
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun err_free:
1222*4882a593Smuzhiyun kfree(buf);
1223*4882a593Smuzhiyun err_exit:
1224*4882a593Smuzhiyun drm_dev_exit(idx);
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun return ret < 0 ? ret : count;
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun
mipi_dbi_debugfs_command_show(struct seq_file * m,void * unused)1229*4882a593Smuzhiyun static int mipi_dbi_debugfs_command_show(struct seq_file *m, void *unused)
1230*4882a593Smuzhiyun {
1231*4882a593Smuzhiyun struct mipi_dbi_dev *dbidev = m->private;
1232*4882a593Smuzhiyun struct mipi_dbi *dbi = &dbidev->dbi;
1233*4882a593Smuzhiyun u8 cmd, val[4];
1234*4882a593Smuzhiyun int ret, idx;
1235*4882a593Smuzhiyun size_t len;
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun if (!drm_dev_enter(&dbidev->drm, &idx))
1238*4882a593Smuzhiyun return -ENODEV;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun for (cmd = 0; cmd < 255; cmd++) {
1241*4882a593Smuzhiyun if (!mipi_dbi_command_is_read(dbi, cmd))
1242*4882a593Smuzhiyun continue;
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun switch (cmd) {
1245*4882a593Smuzhiyun case MIPI_DCS_READ_MEMORY_START:
1246*4882a593Smuzhiyun case MIPI_DCS_READ_MEMORY_CONTINUE:
1247*4882a593Smuzhiyun len = 2;
1248*4882a593Smuzhiyun break;
1249*4882a593Smuzhiyun case MIPI_DCS_GET_DISPLAY_ID:
1250*4882a593Smuzhiyun len = 3;
1251*4882a593Smuzhiyun break;
1252*4882a593Smuzhiyun case MIPI_DCS_GET_DISPLAY_STATUS:
1253*4882a593Smuzhiyun len = 4;
1254*4882a593Smuzhiyun break;
1255*4882a593Smuzhiyun default:
1256*4882a593Smuzhiyun len = 1;
1257*4882a593Smuzhiyun break;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun seq_printf(m, "%02x: ", cmd);
1261*4882a593Smuzhiyun ret = mipi_dbi_command_buf(dbi, cmd, val, len);
1262*4882a593Smuzhiyun if (ret) {
1263*4882a593Smuzhiyun seq_puts(m, "XX\n");
1264*4882a593Smuzhiyun continue;
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun seq_printf(m, "%*phN\n", (int)len, val);
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun drm_dev_exit(idx);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun return 0;
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun
mipi_dbi_debugfs_command_open(struct inode * inode,struct file * file)1274*4882a593Smuzhiyun static int mipi_dbi_debugfs_command_open(struct inode *inode,
1275*4882a593Smuzhiyun struct file *file)
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun return single_open(file, mipi_dbi_debugfs_command_show,
1278*4882a593Smuzhiyun inode->i_private);
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun static const struct file_operations mipi_dbi_debugfs_command_fops = {
1282*4882a593Smuzhiyun .owner = THIS_MODULE,
1283*4882a593Smuzhiyun .open = mipi_dbi_debugfs_command_open,
1284*4882a593Smuzhiyun .read = seq_read,
1285*4882a593Smuzhiyun .llseek = seq_lseek,
1286*4882a593Smuzhiyun .release = single_release,
1287*4882a593Smuzhiyun .write = mipi_dbi_debugfs_command_write,
1288*4882a593Smuzhiyun };
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun /**
1291*4882a593Smuzhiyun * mipi_dbi_debugfs_init - Create debugfs entries
1292*4882a593Smuzhiyun * @minor: DRM minor
1293*4882a593Smuzhiyun *
1294*4882a593Smuzhiyun * This function creates a 'command' debugfs file for sending commands to the
1295*4882a593Smuzhiyun * controller or getting the read command values.
1296*4882a593Smuzhiyun * Drivers can use this as their &drm_driver->debugfs_init callback.
1297*4882a593Smuzhiyun *
1298*4882a593Smuzhiyun */
mipi_dbi_debugfs_init(struct drm_minor * minor)1299*4882a593Smuzhiyun void mipi_dbi_debugfs_init(struct drm_minor *minor)
1300*4882a593Smuzhiyun {
1301*4882a593Smuzhiyun struct mipi_dbi_dev *dbidev = drm_to_mipi_dbi_dev(minor->dev);
1302*4882a593Smuzhiyun umode_t mode = S_IFREG | S_IWUSR;
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun if (dbidev->dbi.read_commands)
1305*4882a593Smuzhiyun mode |= S_IRUGO;
1306*4882a593Smuzhiyun debugfs_create_file("command", mode, minor->debugfs_root, dbidev,
1307*4882a593Smuzhiyun &mipi_dbi_debugfs_command_fops);
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun EXPORT_SYMBOL(mipi_dbi_debugfs_init);
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun #endif
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1314