1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * TC358775 DSI to LVDS bridge driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2020 SMART Wireless Computing
6*4882a593Smuzhiyun * Author: Vinay Simha BN <simhavcs@gmail.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun /* #define DEBUG */
10*4882a593Smuzhiyun #include <linux/bitfield.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
14*4882a593Smuzhiyun #include <linux/i2c.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <asm/unaligned.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
23*4882a593Smuzhiyun #include <drm/drm_bridge.h>
24*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
25*4882a593Smuzhiyun #include <drm/drm_dp_helper.h>
26*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
27*4882a593Smuzhiyun #include <drm/drm_of.h>
28*4882a593Smuzhiyun #include <drm/drm_panel.h>
29*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define FLD_VAL(val, start, end) FIELD_PREP(GENMASK(start, end), val)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* Registers */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* DSI D-PHY Layer Registers */
36*4882a593Smuzhiyun #define D0W_DPHYCONTTX 0x0004 /* Data Lane 0 DPHY Tx Control */
37*4882a593Smuzhiyun #define CLW_DPHYCONTRX 0x0020 /* Clock Lane DPHY Rx Control */
38*4882a593Smuzhiyun #define D0W_DPHYCONTRX 0x0024 /* Data Lane 0 DPHY Rx Control */
39*4882a593Smuzhiyun #define D1W_DPHYCONTRX 0x0028 /* Data Lane 1 DPHY Rx Control */
40*4882a593Smuzhiyun #define D2W_DPHYCONTRX 0x002C /* Data Lane 2 DPHY Rx Control */
41*4882a593Smuzhiyun #define D3W_DPHYCONTRX 0x0030 /* Data Lane 3 DPHY Rx Control */
42*4882a593Smuzhiyun #define COM_DPHYCONTRX 0x0038 /* DPHY Rx Common Control */
43*4882a593Smuzhiyun #define CLW_CNTRL 0x0040 /* Clock Lane Control */
44*4882a593Smuzhiyun #define D0W_CNTRL 0x0044 /* Data Lane 0 Control */
45*4882a593Smuzhiyun #define D1W_CNTRL 0x0048 /* Data Lane 1 Control */
46*4882a593Smuzhiyun #define D2W_CNTRL 0x004C /* Data Lane 2 Control */
47*4882a593Smuzhiyun #define D3W_CNTRL 0x0050 /* Data Lane 3 Control */
48*4882a593Smuzhiyun #define DFTMODE_CNTRL 0x0054 /* DFT Mode Control */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* DSI PPI Layer Registers */
51*4882a593Smuzhiyun #define PPI_STARTPPI 0x0104 /* START control bit of PPI-TX function. */
52*4882a593Smuzhiyun #define PPI_START_FUNCTION 1
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define PPI_BUSYPPI 0x0108
55*4882a593Smuzhiyun #define PPI_LINEINITCNT 0x0110 /* Line Initialization Wait Counter */
56*4882a593Smuzhiyun #define PPI_LPTXTIMECNT 0x0114
57*4882a593Smuzhiyun #define PPI_LANEENABLE 0x0134 /* Enables each lane at the PPI layer. */
58*4882a593Smuzhiyun #define PPI_TX_RX_TA 0x013C /* DSI Bus Turn Around timing parameters */
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* Analog timer function enable */
61*4882a593Smuzhiyun #define PPI_CLS_ATMR 0x0140 /* Delay for Clock Lane in LPRX */
62*4882a593Smuzhiyun #define PPI_D0S_ATMR 0x0144 /* Delay for Data Lane 0 in LPRX */
63*4882a593Smuzhiyun #define PPI_D1S_ATMR 0x0148 /* Delay for Data Lane 1 in LPRX */
64*4882a593Smuzhiyun #define PPI_D2S_ATMR 0x014C /* Delay for Data Lane 2 in LPRX */
65*4882a593Smuzhiyun #define PPI_D3S_ATMR 0x0150 /* Delay for Data Lane 3 in LPRX */
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define PPI_D0S_CLRSIPOCOUNT 0x0164 /* For lane 0 */
68*4882a593Smuzhiyun #define PPI_D1S_CLRSIPOCOUNT 0x0168 /* For lane 1 */
69*4882a593Smuzhiyun #define PPI_D2S_CLRSIPOCOUNT 0x016C /* For lane 2 */
70*4882a593Smuzhiyun #define PPI_D3S_CLRSIPOCOUNT 0x0170 /* For lane 3 */
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define CLS_PRE 0x0180 /* Digital Counter inside of PHY IO */
73*4882a593Smuzhiyun #define D0S_PRE 0x0184 /* Digital Counter inside of PHY IO */
74*4882a593Smuzhiyun #define D1S_PRE 0x0188 /* Digital Counter inside of PHY IO */
75*4882a593Smuzhiyun #define D2S_PRE 0x018C /* Digital Counter inside of PHY IO */
76*4882a593Smuzhiyun #define D3S_PRE 0x0190 /* Digital Counter inside of PHY IO */
77*4882a593Smuzhiyun #define CLS_PREP 0x01A0 /* Digital Counter inside of PHY IO */
78*4882a593Smuzhiyun #define D0S_PREP 0x01A4 /* Digital Counter inside of PHY IO */
79*4882a593Smuzhiyun #define D1S_PREP 0x01A8 /* Digital Counter inside of PHY IO */
80*4882a593Smuzhiyun #define D2S_PREP 0x01AC /* Digital Counter inside of PHY IO */
81*4882a593Smuzhiyun #define D3S_PREP 0x01B0 /* Digital Counter inside of PHY IO */
82*4882a593Smuzhiyun #define CLS_ZERO 0x01C0 /* Digital Counter inside of PHY IO */
83*4882a593Smuzhiyun #define D0S_ZERO 0x01C4 /* Digital Counter inside of PHY IO */
84*4882a593Smuzhiyun #define D1S_ZERO 0x01C8 /* Digital Counter inside of PHY IO */
85*4882a593Smuzhiyun #define D2S_ZERO 0x01CC /* Digital Counter inside of PHY IO */
86*4882a593Smuzhiyun #define D3S_ZERO 0x01D0 /* Digital Counter inside of PHY IO */
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define PPI_CLRFLG 0x01E0 /* PRE Counters has reached set values */
89*4882a593Smuzhiyun #define PPI_CLRSIPO 0x01E4 /* Clear SIPO values, Slave mode use only. */
90*4882a593Smuzhiyun #define HSTIMEOUT 0x01F0 /* HS Rx Time Out Counter */
91*4882a593Smuzhiyun #define HSTIMEOUTENABLE 0x01F4 /* Enable HS Rx Time Out Counter */
92*4882a593Smuzhiyun #define DSI_STARTDSI 0x0204 /* START control bit of DSI-TX function */
93*4882a593Smuzhiyun #define DSI_RX_START 1
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define DSI_BUSYDSI 0x0208
96*4882a593Smuzhiyun #define DSI_LANEENABLE 0x0210 /* Enables each lane at the Protocol layer. */
97*4882a593Smuzhiyun #define DSI_LANESTATUS0 0x0214 /* Displays lane is in HS RX mode. */
98*4882a593Smuzhiyun #define DSI_LANESTATUS1 0x0218 /* Displays lane is in ULPS or STOP state */
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define DSI_INTSTATUS 0x0220 /* Interrupt Status */
101*4882a593Smuzhiyun #define DSI_INTMASK 0x0224 /* Interrupt Mask */
102*4882a593Smuzhiyun #define DSI_INTCLR 0x0228 /* Interrupt Clear */
103*4882a593Smuzhiyun #define DSI_LPTXTO 0x0230 /* Low Power Tx Time Out Counter */
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define DSIERRCNT 0x0300 /* DSI Error Count */
106*4882a593Smuzhiyun #define APLCTRL 0x0400 /* Application Layer Control */
107*4882a593Smuzhiyun #define RDPKTLN 0x0404 /* Command Read Packet Length */
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define VPCTRL 0x0450 /* Video Path Control */
110*4882a593Smuzhiyun #define HTIM1 0x0454 /* Horizontal Timing Control 1 */
111*4882a593Smuzhiyun #define HTIM2 0x0458 /* Horizontal Timing Control 2 */
112*4882a593Smuzhiyun #define VTIM1 0x045C /* Vertical Timing Control 1 */
113*4882a593Smuzhiyun #define VTIM2 0x0460 /* Vertical Timing Control 2 */
114*4882a593Smuzhiyun #define VFUEN 0x0464 /* Video Frame Timing Update Enable */
115*4882a593Smuzhiyun #define VFUEN_EN BIT(0) /* Upload Enable */
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* Mux Input Select for LVDS LINK Input */
118*4882a593Smuzhiyun #define LV_MX0003 0x0480 /* Bit 0 to 3 */
119*4882a593Smuzhiyun #define LV_MX0407 0x0484 /* Bit 4 to 7 */
120*4882a593Smuzhiyun #define LV_MX0811 0x0488 /* Bit 8 to 11 */
121*4882a593Smuzhiyun #define LV_MX1215 0x048C /* Bit 12 to 15 */
122*4882a593Smuzhiyun #define LV_MX1619 0x0490 /* Bit 16 to 19 */
123*4882a593Smuzhiyun #define LV_MX2023 0x0494 /* Bit 20 to 23 */
124*4882a593Smuzhiyun #define LV_MX2427 0x0498 /* Bit 24 to 27 */
125*4882a593Smuzhiyun #define LV_MX(b0, b1, b2, b3) (FLD_VAL(b0, 4, 0) | FLD_VAL(b1, 12, 8) | \
126*4882a593Smuzhiyun FLD_VAL(b2, 20, 16) | FLD_VAL(b3, 28, 24))
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Input bit numbers used in mux registers */
129*4882a593Smuzhiyun enum {
130*4882a593Smuzhiyun LVI_R0,
131*4882a593Smuzhiyun LVI_R1,
132*4882a593Smuzhiyun LVI_R2,
133*4882a593Smuzhiyun LVI_R3,
134*4882a593Smuzhiyun LVI_R4,
135*4882a593Smuzhiyun LVI_R5,
136*4882a593Smuzhiyun LVI_R6,
137*4882a593Smuzhiyun LVI_R7,
138*4882a593Smuzhiyun LVI_G0,
139*4882a593Smuzhiyun LVI_G1,
140*4882a593Smuzhiyun LVI_G2,
141*4882a593Smuzhiyun LVI_G3,
142*4882a593Smuzhiyun LVI_G4,
143*4882a593Smuzhiyun LVI_G5,
144*4882a593Smuzhiyun LVI_G6,
145*4882a593Smuzhiyun LVI_G7,
146*4882a593Smuzhiyun LVI_B0,
147*4882a593Smuzhiyun LVI_B1,
148*4882a593Smuzhiyun LVI_B2,
149*4882a593Smuzhiyun LVI_B3,
150*4882a593Smuzhiyun LVI_B4,
151*4882a593Smuzhiyun LVI_B5,
152*4882a593Smuzhiyun LVI_B6,
153*4882a593Smuzhiyun LVI_B7,
154*4882a593Smuzhiyun LVI_HS,
155*4882a593Smuzhiyun LVI_VS,
156*4882a593Smuzhiyun LVI_DE,
157*4882a593Smuzhiyun LVI_L0
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #define LVCFG 0x049C /* LVDS Configuration */
161*4882a593Smuzhiyun #define LVPHY0 0x04A0 /* LVDS PHY 0 */
162*4882a593Smuzhiyun #define LV_PHY0_RST(v) FLD_VAL(v, 22, 22) /* PHY reset */
163*4882a593Smuzhiyun #define LV_PHY0_IS(v) FLD_VAL(v, 15, 14)
164*4882a593Smuzhiyun #define LV_PHY0_ND(v) FLD_VAL(v, 4, 0) /* Frequency range select */
165*4882a593Smuzhiyun #define LV_PHY0_PRBS_ON(v) FLD_VAL(v, 20, 16) /* Clock/Data Flag pins */
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define LVPHY1 0x04A4 /* LVDS PHY 1 */
168*4882a593Smuzhiyun #define SYSSTAT 0x0500 /* System Status */
169*4882a593Smuzhiyun #define SYSRST 0x0504 /* System Reset */
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define SYS_RST_I2CS BIT(0) /* Reset I2C-Slave controller */
172*4882a593Smuzhiyun #define SYS_RST_I2CM BIT(1) /* Reset I2C-Master controller */
173*4882a593Smuzhiyun #define SYS_RST_LCD BIT(2) /* Reset LCD controller */
174*4882a593Smuzhiyun #define SYS_RST_BM BIT(3) /* Reset Bus Management controller */
175*4882a593Smuzhiyun #define SYS_RST_DSIRX BIT(4) /* Reset DSI-RX and App controller */
176*4882a593Smuzhiyun #define SYS_RST_REG BIT(5) /* Reset Register module */
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* GPIO Registers */
179*4882a593Smuzhiyun #define GPIOC 0x0520 /* GPIO Control */
180*4882a593Smuzhiyun #define GPIOO 0x0524 /* GPIO Output */
181*4882a593Smuzhiyun #define GPIOI 0x0528 /* GPIO Input */
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* I2C Registers */
184*4882a593Smuzhiyun #define I2CTIMCTRL 0x0540 /* I2C IF Timing and Enable Control */
185*4882a593Smuzhiyun #define I2CMADDR 0x0544 /* I2C Master Addressing */
186*4882a593Smuzhiyun #define WDATAQ 0x0548 /* Write Data Queue */
187*4882a593Smuzhiyun #define RDATAQ 0x054C /* Read Data Queue */
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* Chip ID and Revision ID Register */
190*4882a593Smuzhiyun #define IDREG 0x0580
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #define LPX_PERIOD 4
193*4882a593Smuzhiyun #define TTA_GET 0x40000
194*4882a593Smuzhiyun #define TTA_SURE 6
195*4882a593Smuzhiyun #define SINGLE_LINK 1
196*4882a593Smuzhiyun #define DUAL_LINK 2
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun #define TC358775XBG_ID 0x00007500
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* Debug Registers */
201*4882a593Smuzhiyun #define DEBUG00 0x05A0 /* Debug */
202*4882a593Smuzhiyun #define DEBUG01 0x05A4 /* LVDS Data */
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun #define DSI_CLEN_BIT BIT(0)
205*4882a593Smuzhiyun #define DIVIDE_BY_3 3 /* PCLK=DCLK/3 */
206*4882a593Smuzhiyun #define DIVIDE_BY_6 6 /* PCLK=DCLK/6 */
207*4882a593Smuzhiyun #define LVCFG_LVEN_BIT BIT(0)
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #define L0EN BIT(1)
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun #define TC358775_VPCTRL_VSDELAY__MASK 0x3FF00000
212*4882a593Smuzhiyun #define TC358775_VPCTRL_VSDELAY__SHIFT 20
TC358775_VPCTRL_VSDELAY(uint32_t val)213*4882a593Smuzhiyun static inline u32 TC358775_VPCTRL_VSDELAY(uint32_t val)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun return ((val) << TC358775_VPCTRL_VSDELAY__SHIFT) &
216*4882a593Smuzhiyun TC358775_VPCTRL_VSDELAY__MASK;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #define TC358775_VPCTRL_OPXLFMT__MASK 0x00000100
220*4882a593Smuzhiyun #define TC358775_VPCTRL_OPXLFMT__SHIFT 8
TC358775_VPCTRL_OPXLFMT(uint32_t val)221*4882a593Smuzhiyun static inline u32 TC358775_VPCTRL_OPXLFMT(uint32_t val)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun return ((val) << TC358775_VPCTRL_OPXLFMT__SHIFT) &
224*4882a593Smuzhiyun TC358775_VPCTRL_OPXLFMT__MASK;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun #define TC358775_VPCTRL_MSF__MASK 0x00000001
228*4882a593Smuzhiyun #define TC358775_VPCTRL_MSF__SHIFT 0
TC358775_VPCTRL_MSF(uint32_t val)229*4882a593Smuzhiyun static inline u32 TC358775_VPCTRL_MSF(uint32_t val)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun return ((val) << TC358775_VPCTRL_MSF__SHIFT) &
232*4882a593Smuzhiyun TC358775_VPCTRL_MSF__MASK;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #define TC358775_LVCFG_PCLKDIV__MASK 0x000000f0
236*4882a593Smuzhiyun #define TC358775_LVCFG_PCLKDIV__SHIFT 4
TC358775_LVCFG_PCLKDIV(uint32_t val)237*4882a593Smuzhiyun static inline u32 TC358775_LVCFG_PCLKDIV(uint32_t val)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun return ((val) << TC358775_LVCFG_PCLKDIV__SHIFT) &
240*4882a593Smuzhiyun TC358775_LVCFG_PCLKDIV__MASK;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun #define TC358775_LVCFG_LVDLINK__MASK 0x00000002
244*4882a593Smuzhiyun #define TC358775_LVCFG_LVDLINK__SHIFT 0
TC358775_LVCFG_LVDLINK(uint32_t val)245*4882a593Smuzhiyun static inline u32 TC358775_LVCFG_LVDLINK(uint32_t val)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun return ((val) << TC358775_LVCFG_LVDLINK__SHIFT) &
248*4882a593Smuzhiyun TC358775_LVCFG_LVDLINK__MASK;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun enum tc358775_ports {
252*4882a593Smuzhiyun TC358775_DSI_IN,
253*4882a593Smuzhiyun TC358775_LVDS_OUT0,
254*4882a593Smuzhiyun TC358775_LVDS_OUT1,
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun struct tc_data {
258*4882a593Smuzhiyun struct i2c_client *i2c;
259*4882a593Smuzhiyun struct device *dev;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun struct drm_bridge bridge;
262*4882a593Smuzhiyun struct drm_bridge *panel_bridge;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun struct device_node *host_node;
265*4882a593Smuzhiyun struct mipi_dsi_device *dsi;
266*4882a593Smuzhiyun u8 num_dsi_lanes;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun struct regulator *vdd;
269*4882a593Smuzhiyun struct regulator *vddio;
270*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
271*4882a593Smuzhiyun struct gpio_desc *stby_gpio;
272*4882a593Smuzhiyun u8 lvds_link; /* single-link or dual-link */
273*4882a593Smuzhiyun u8 bpc;
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun
bridge_to_tc(struct drm_bridge * b)276*4882a593Smuzhiyun static inline struct tc_data *bridge_to_tc(struct drm_bridge *b)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun return container_of(b, struct tc_data, bridge);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
tc_bridge_pre_enable(struct drm_bridge * bridge)281*4882a593Smuzhiyun static void tc_bridge_pre_enable(struct drm_bridge *bridge)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct tc_data *tc = bridge_to_tc(bridge);
284*4882a593Smuzhiyun struct device *dev = &tc->dsi->dev;
285*4882a593Smuzhiyun int ret;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun ret = regulator_enable(tc->vddio);
288*4882a593Smuzhiyun if (ret < 0)
289*4882a593Smuzhiyun dev_err(dev, "regulator vddio enable failed, %d\n", ret);
290*4882a593Smuzhiyun usleep_range(10000, 11000);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun ret = regulator_enable(tc->vdd);
293*4882a593Smuzhiyun if (ret < 0)
294*4882a593Smuzhiyun dev_err(dev, "regulator vdd enable failed, %d\n", ret);
295*4882a593Smuzhiyun usleep_range(10000, 11000);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun gpiod_set_value(tc->stby_gpio, 0);
298*4882a593Smuzhiyun usleep_range(10000, 11000);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun gpiod_set_value(tc->reset_gpio, 0);
301*4882a593Smuzhiyun usleep_range(10, 20);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
tc_bridge_post_disable(struct drm_bridge * bridge)304*4882a593Smuzhiyun static void tc_bridge_post_disable(struct drm_bridge *bridge)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun struct tc_data *tc = bridge_to_tc(bridge);
307*4882a593Smuzhiyun struct device *dev = &tc->dsi->dev;
308*4882a593Smuzhiyun int ret;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun gpiod_set_value(tc->reset_gpio, 1);
311*4882a593Smuzhiyun usleep_range(10, 20);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun gpiod_set_value(tc->stby_gpio, 1);
314*4882a593Smuzhiyun usleep_range(10000, 11000);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun ret = regulator_disable(tc->vdd);
317*4882a593Smuzhiyun if (ret < 0)
318*4882a593Smuzhiyun dev_err(dev, "regulator vdd disable failed, %d\n", ret);
319*4882a593Smuzhiyun usleep_range(10000, 11000);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun ret = regulator_disable(tc->vddio);
322*4882a593Smuzhiyun if (ret < 0)
323*4882a593Smuzhiyun dev_err(dev, "regulator vddio disable failed, %d\n", ret);
324*4882a593Smuzhiyun usleep_range(10000, 11000);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
d2l_read(struct i2c_client * i2c,u16 addr,u32 * val)327*4882a593Smuzhiyun static void d2l_read(struct i2c_client *i2c, u16 addr, u32 *val)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun int ret;
330*4882a593Smuzhiyun u8 buf_addr[2];
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun put_unaligned_be16(addr, buf_addr);
333*4882a593Smuzhiyun ret = i2c_master_send(i2c, buf_addr, sizeof(buf_addr));
334*4882a593Smuzhiyun if (ret < 0)
335*4882a593Smuzhiyun goto fail;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun ret = i2c_master_recv(i2c, (u8 *)val, sizeof(*val));
338*4882a593Smuzhiyun if (ret < 0)
339*4882a593Smuzhiyun goto fail;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun pr_debug("d2l: I2C : addr:%04x value:%08x\n", addr, *val);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun fail:
344*4882a593Smuzhiyun dev_err(&i2c->dev, "Error %d reading from subaddress 0x%x\n",
345*4882a593Smuzhiyun ret, addr);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
d2l_write(struct i2c_client * i2c,u16 addr,u32 val)348*4882a593Smuzhiyun static void d2l_write(struct i2c_client *i2c, u16 addr, u32 val)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun u8 data[6];
351*4882a593Smuzhiyun int ret;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun put_unaligned_be16(addr, data);
354*4882a593Smuzhiyun put_unaligned_le32(val, data + 2);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun ret = i2c_master_send(i2c, data, ARRAY_SIZE(data));
357*4882a593Smuzhiyun if (ret < 0)
358*4882a593Smuzhiyun dev_err(&i2c->dev, "Error %d writing to subaddress 0x%x\n",
359*4882a593Smuzhiyun ret, addr);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* helper function to access bus_formats */
get_connector(struct drm_encoder * encoder)363*4882a593Smuzhiyun static struct drm_connector *get_connector(struct drm_encoder *encoder)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
366*4882a593Smuzhiyun struct drm_connector *connector;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun list_for_each_entry(connector, &dev->mode_config.connector_list, head)
369*4882a593Smuzhiyun if (connector->encoder == encoder)
370*4882a593Smuzhiyun return connector;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun return NULL;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
tc_bridge_enable(struct drm_bridge * bridge)375*4882a593Smuzhiyun static void tc_bridge_enable(struct drm_bridge *bridge)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun struct tc_data *tc = bridge_to_tc(bridge);
378*4882a593Smuzhiyun u32 hback_porch, hsync_len, hfront_porch, hactive, htime1, htime2;
379*4882a593Smuzhiyun u32 vback_porch, vsync_len, vfront_porch, vactive, vtime1, vtime2;
380*4882a593Smuzhiyun u32 val = 0;
381*4882a593Smuzhiyun u16 dsiclk, clkdiv, byteclk, t1, t2, t3, vsdelay;
382*4882a593Smuzhiyun struct drm_display_mode *mode;
383*4882a593Smuzhiyun struct drm_connector *connector = get_connector(bridge->encoder);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun mode = &bridge->encoder->crtc->state->adjusted_mode;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun hback_porch = mode->htotal - mode->hsync_end;
388*4882a593Smuzhiyun hsync_len = mode->hsync_end - mode->hsync_start;
389*4882a593Smuzhiyun vback_porch = mode->vtotal - mode->vsync_end;
390*4882a593Smuzhiyun vsync_len = mode->vsync_end - mode->vsync_start;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun htime1 = (hback_porch << 16) + hsync_len;
393*4882a593Smuzhiyun vtime1 = (vback_porch << 16) + vsync_len;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun hfront_porch = mode->hsync_start - mode->hdisplay;
396*4882a593Smuzhiyun hactive = mode->hdisplay;
397*4882a593Smuzhiyun vfront_porch = mode->vsync_start - mode->vdisplay;
398*4882a593Smuzhiyun vactive = mode->vdisplay;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun htime2 = (hfront_porch << 16) + hactive;
401*4882a593Smuzhiyun vtime2 = (vfront_porch << 16) + vactive;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun d2l_read(tc->i2c, IDREG, &val);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun dev_info(tc->dev, "DSI2LVDS Chip ID.%02x Revision ID. %02x **\n",
406*4882a593Smuzhiyun (val >> 8) & 0xFF, val & 0xFF);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun d2l_write(tc->i2c, SYSRST, SYS_RST_REG | SYS_RST_DSIRX | SYS_RST_BM |
409*4882a593Smuzhiyun SYS_RST_LCD | SYS_RST_I2CM | SYS_RST_I2CS);
410*4882a593Smuzhiyun usleep_range(30000, 40000);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun d2l_write(tc->i2c, PPI_TX_RX_TA, TTA_GET | TTA_SURE);
413*4882a593Smuzhiyun d2l_write(tc->i2c, PPI_LPTXTIMECNT, LPX_PERIOD);
414*4882a593Smuzhiyun d2l_write(tc->i2c, PPI_D0S_CLRSIPOCOUNT, 3);
415*4882a593Smuzhiyun d2l_write(tc->i2c, PPI_D1S_CLRSIPOCOUNT, 3);
416*4882a593Smuzhiyun d2l_write(tc->i2c, PPI_D2S_CLRSIPOCOUNT, 3);
417*4882a593Smuzhiyun d2l_write(tc->i2c, PPI_D3S_CLRSIPOCOUNT, 3);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun val = ((L0EN << tc->num_dsi_lanes) - L0EN) | DSI_CLEN_BIT;
420*4882a593Smuzhiyun d2l_write(tc->i2c, PPI_LANEENABLE, val);
421*4882a593Smuzhiyun d2l_write(tc->i2c, DSI_LANEENABLE, val);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun d2l_write(tc->i2c, PPI_STARTPPI, PPI_START_FUNCTION);
424*4882a593Smuzhiyun d2l_write(tc->i2c, DSI_STARTDSI, DSI_RX_START);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun if (tc->bpc == 8)
427*4882a593Smuzhiyun val = TC358775_VPCTRL_OPXLFMT(1);
428*4882a593Smuzhiyun else /* bpc = 6; */
429*4882a593Smuzhiyun val = TC358775_VPCTRL_MSF(1);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun dsiclk = mode->crtc_clock * 3 * tc->bpc / tc->num_dsi_lanes / 1000;
432*4882a593Smuzhiyun clkdiv = dsiclk / DIVIDE_BY_3 * tc->lvds_link;
433*4882a593Smuzhiyun byteclk = dsiclk / 4;
434*4882a593Smuzhiyun t1 = hactive * (tc->bpc * 3 / 8) / tc->num_dsi_lanes;
435*4882a593Smuzhiyun t2 = ((100000 / clkdiv)) * (hactive + hback_porch + hsync_len + hfront_porch) / 1000;
436*4882a593Smuzhiyun t3 = ((t2 * byteclk) / 100) - (hactive * (tc->bpc * 3 / 8) /
437*4882a593Smuzhiyun tc->num_dsi_lanes);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun vsdelay = (clkdiv * (t1 + t3) / byteclk) - hback_porch - hsync_len - hactive;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun val |= TC358775_VPCTRL_VSDELAY(vsdelay);
442*4882a593Smuzhiyun d2l_write(tc->i2c, VPCTRL, val);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun d2l_write(tc->i2c, HTIM1, htime1);
445*4882a593Smuzhiyun d2l_write(tc->i2c, VTIM1, vtime1);
446*4882a593Smuzhiyun d2l_write(tc->i2c, HTIM2, htime2);
447*4882a593Smuzhiyun d2l_write(tc->i2c, VTIM2, vtime2);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun d2l_write(tc->i2c, VFUEN, VFUEN_EN);
450*4882a593Smuzhiyun d2l_write(tc->i2c, SYSRST, SYS_RST_LCD);
451*4882a593Smuzhiyun d2l_write(tc->i2c, LVPHY0, LV_PHY0_PRBS_ON(4) | LV_PHY0_ND(6));
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun dev_dbg(tc->dev, "bus_formats %04x bpc %d\n",
454*4882a593Smuzhiyun connector->display_info.bus_formats[0],
455*4882a593Smuzhiyun tc->bpc);
456*4882a593Smuzhiyun /*
457*4882a593Smuzhiyun * Default hardware register settings of tc358775 configured
458*4882a593Smuzhiyun * with MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA jeida-24 format
459*4882a593Smuzhiyun */
460*4882a593Smuzhiyun if (connector->display_info.bus_formats[0] ==
461*4882a593Smuzhiyun MEDIA_BUS_FMT_RGB888_1X7X4_SPWG) {
462*4882a593Smuzhiyun /* VESA-24 */
463*4882a593Smuzhiyun d2l_write(tc->i2c, LV_MX0003, LV_MX(LVI_R0, LVI_R1, LVI_R2, LVI_R3));
464*4882a593Smuzhiyun d2l_write(tc->i2c, LV_MX0407, LV_MX(LVI_R4, LVI_R7, LVI_R5, LVI_G0));
465*4882a593Smuzhiyun d2l_write(tc->i2c, LV_MX0811, LV_MX(LVI_G1, LVI_G2, LVI_G6, LVI_G7));
466*4882a593Smuzhiyun d2l_write(tc->i2c, LV_MX1215, LV_MX(LVI_G3, LVI_G4, LVI_G5, LVI_B0));
467*4882a593Smuzhiyun d2l_write(tc->i2c, LV_MX1619, LV_MX(LVI_B6, LVI_B7, LVI_B1, LVI_B2));
468*4882a593Smuzhiyun d2l_write(tc->i2c, LV_MX2023, LV_MX(LVI_B3, LVI_B4, LVI_B5, LVI_L0));
469*4882a593Smuzhiyun d2l_write(tc->i2c, LV_MX2427, LV_MX(LVI_HS, LVI_VS, LVI_DE, LVI_R6));
470*4882a593Smuzhiyun } else { /* MEDIA_BUS_FMT_RGB666_1X7X3_SPWG - JEIDA-18 */
471*4882a593Smuzhiyun d2l_write(tc->i2c, LV_MX0003, LV_MX(LVI_R0, LVI_R1, LVI_R2, LVI_R3));
472*4882a593Smuzhiyun d2l_write(tc->i2c, LV_MX0407, LV_MX(LVI_R4, LVI_L0, LVI_R5, LVI_G0));
473*4882a593Smuzhiyun d2l_write(tc->i2c, LV_MX0811, LV_MX(LVI_G1, LVI_G2, LVI_L0, LVI_L0));
474*4882a593Smuzhiyun d2l_write(tc->i2c, LV_MX1215, LV_MX(LVI_G3, LVI_G4, LVI_G5, LVI_B0));
475*4882a593Smuzhiyun d2l_write(tc->i2c, LV_MX1619, LV_MX(LVI_L0, LVI_L0, LVI_B1, LVI_B2));
476*4882a593Smuzhiyun d2l_write(tc->i2c, LV_MX2023, LV_MX(LVI_B3, LVI_B4, LVI_B5, LVI_L0));
477*4882a593Smuzhiyun d2l_write(tc->i2c, LV_MX2427, LV_MX(LVI_HS, LVI_VS, LVI_DE, LVI_L0));
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun d2l_write(tc->i2c, VFUEN, VFUEN_EN);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun val = LVCFG_LVEN_BIT;
483*4882a593Smuzhiyun if (tc->lvds_link == DUAL_LINK) {
484*4882a593Smuzhiyun val |= TC358775_LVCFG_LVDLINK(1);
485*4882a593Smuzhiyun val |= TC358775_LVCFG_PCLKDIV(DIVIDE_BY_6);
486*4882a593Smuzhiyun } else {
487*4882a593Smuzhiyun val |= TC358775_LVCFG_PCLKDIV(DIVIDE_BY_3);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun d2l_write(tc->i2c, LVCFG, val);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun static enum drm_mode_status
tc_mode_valid(struct drm_bridge * bridge,const struct drm_display_info * info,const struct drm_display_mode * mode)493*4882a593Smuzhiyun tc_mode_valid(struct drm_bridge *bridge,
494*4882a593Smuzhiyun const struct drm_display_info *info,
495*4882a593Smuzhiyun const struct drm_display_mode *mode)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun struct tc_data *tc = bridge_to_tc(bridge);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /*
500*4882a593Smuzhiyun * Maximum pixel clock speed 135MHz for single-link
501*4882a593Smuzhiyun * 270MHz for dual-link
502*4882a593Smuzhiyun */
503*4882a593Smuzhiyun if ((mode->clock > 135000 && tc->lvds_link == SINGLE_LINK) ||
504*4882a593Smuzhiyun (mode->clock > 270000 && tc->lvds_link == DUAL_LINK))
505*4882a593Smuzhiyun return MODE_CLOCK_HIGH;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun switch (info->bus_formats[0]) {
508*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
509*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
510*4882a593Smuzhiyun /* RGB888 */
511*4882a593Smuzhiyun tc->bpc = 8;
512*4882a593Smuzhiyun break;
513*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
514*4882a593Smuzhiyun /* RGB666 */
515*4882a593Smuzhiyun tc->bpc = 6;
516*4882a593Smuzhiyun break;
517*4882a593Smuzhiyun default:
518*4882a593Smuzhiyun dev_warn(tc->dev,
519*4882a593Smuzhiyun "unsupported LVDS bus format 0x%04x\n",
520*4882a593Smuzhiyun info->bus_formats[0]);
521*4882a593Smuzhiyun return MODE_NOMODE;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun return MODE_OK;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
tc358775_parse_dt(struct device_node * np,struct tc_data * tc)527*4882a593Smuzhiyun static int tc358775_parse_dt(struct device_node *np, struct tc_data *tc)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun struct device_node *endpoint;
530*4882a593Smuzhiyun struct device_node *parent;
531*4882a593Smuzhiyun struct device_node *remote;
532*4882a593Smuzhiyun struct property *prop;
533*4882a593Smuzhiyun int len = 0;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /*
536*4882a593Smuzhiyun * To get the data-lanes of dsi, we need to access the dsi0_out of port1
537*4882a593Smuzhiyun * of dsi0 endpoint from bridge port0 of d2l_in
538*4882a593Smuzhiyun */
539*4882a593Smuzhiyun endpoint = of_graph_get_endpoint_by_regs(tc->dev->of_node,
540*4882a593Smuzhiyun TC358775_DSI_IN, -1);
541*4882a593Smuzhiyun if (endpoint) {
542*4882a593Smuzhiyun /* dsi0_out node */
543*4882a593Smuzhiyun parent = of_graph_get_remote_port_parent(endpoint);
544*4882a593Smuzhiyun of_node_put(endpoint);
545*4882a593Smuzhiyun if (parent) {
546*4882a593Smuzhiyun /* dsi0 port 1 */
547*4882a593Smuzhiyun endpoint = of_graph_get_endpoint_by_regs(parent, 1, -1);
548*4882a593Smuzhiyun of_node_put(parent);
549*4882a593Smuzhiyun if (endpoint) {
550*4882a593Smuzhiyun prop = of_find_property(endpoint, "data-lanes",
551*4882a593Smuzhiyun &len);
552*4882a593Smuzhiyun of_node_put(endpoint);
553*4882a593Smuzhiyun if (!prop) {
554*4882a593Smuzhiyun dev_err(tc->dev,
555*4882a593Smuzhiyun "failed to find data lane\n");
556*4882a593Smuzhiyun return -EPROBE_DEFER;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun tc->num_dsi_lanes = len / sizeof(u32);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (tc->num_dsi_lanes < 1 || tc->num_dsi_lanes > 4)
565*4882a593Smuzhiyun return -EINVAL;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun tc->host_node = of_graph_get_remote_node(np, 0, 0);
568*4882a593Smuzhiyun if (!tc->host_node)
569*4882a593Smuzhiyun return -ENODEV;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun of_node_put(tc->host_node);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun tc->lvds_link = SINGLE_LINK;
574*4882a593Smuzhiyun endpoint = of_graph_get_endpoint_by_regs(tc->dev->of_node,
575*4882a593Smuzhiyun TC358775_LVDS_OUT1, -1);
576*4882a593Smuzhiyun if (endpoint) {
577*4882a593Smuzhiyun remote = of_graph_get_remote_port_parent(endpoint);
578*4882a593Smuzhiyun of_node_put(endpoint);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun if (remote) {
581*4882a593Smuzhiyun if (of_device_is_available(remote))
582*4882a593Smuzhiyun tc->lvds_link = DUAL_LINK;
583*4882a593Smuzhiyun of_node_put(remote);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun dev_dbg(tc->dev, "no.of dsi lanes: %d\n", tc->num_dsi_lanes);
588*4882a593Smuzhiyun dev_dbg(tc->dev, "operating in %d-link mode\n", tc->lvds_link);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun return 0;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
tc_bridge_attach(struct drm_bridge * bridge,enum drm_bridge_attach_flags flags)593*4882a593Smuzhiyun static int tc_bridge_attach(struct drm_bridge *bridge,
594*4882a593Smuzhiyun enum drm_bridge_attach_flags flags)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun struct tc_data *tc = bridge_to_tc(bridge);
597*4882a593Smuzhiyun struct device *dev = &tc->i2c->dev;
598*4882a593Smuzhiyun struct mipi_dsi_host *host;
599*4882a593Smuzhiyun struct mipi_dsi_device *dsi;
600*4882a593Smuzhiyun int ret;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun const struct mipi_dsi_device_info info = { .type = "tc358775",
603*4882a593Smuzhiyun .channel = 0,
604*4882a593Smuzhiyun .node = NULL,
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun host = of_find_mipi_dsi_host_by_node(tc->host_node);
608*4882a593Smuzhiyun if (!host) {
609*4882a593Smuzhiyun dev_err(dev, "failed to find dsi host\n");
610*4882a593Smuzhiyun return -EPROBE_DEFER;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun dsi = mipi_dsi_device_register_full(host, &info);
614*4882a593Smuzhiyun if (IS_ERR(dsi)) {
615*4882a593Smuzhiyun dev_err(dev, "failed to create dsi device\n");
616*4882a593Smuzhiyun ret = PTR_ERR(dsi);
617*4882a593Smuzhiyun goto err_dsi_device;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun tc->dsi = dsi;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun dsi->lanes = tc->num_dsi_lanes;
623*4882a593Smuzhiyun dsi->format = MIPI_DSI_FMT_RGB888;
624*4882a593Smuzhiyun dsi->mode_flags = MIPI_DSI_MODE_VIDEO;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun ret = mipi_dsi_attach(dsi);
627*4882a593Smuzhiyun if (ret < 0) {
628*4882a593Smuzhiyun dev_err(dev, "failed to attach dsi to host\n");
629*4882a593Smuzhiyun goto err_dsi_attach;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* Attach the panel-bridge to the dsi bridge */
633*4882a593Smuzhiyun return drm_bridge_attach(bridge->encoder, tc->panel_bridge,
634*4882a593Smuzhiyun &tc->bridge, flags);
635*4882a593Smuzhiyun err_dsi_attach:
636*4882a593Smuzhiyun mipi_dsi_device_unregister(dsi);
637*4882a593Smuzhiyun err_dsi_device:
638*4882a593Smuzhiyun return ret;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun static const struct drm_bridge_funcs tc_bridge_funcs = {
642*4882a593Smuzhiyun .attach = tc_bridge_attach,
643*4882a593Smuzhiyun .pre_enable = tc_bridge_pre_enable,
644*4882a593Smuzhiyun .enable = tc_bridge_enable,
645*4882a593Smuzhiyun .mode_valid = tc_mode_valid,
646*4882a593Smuzhiyun .post_disable = tc_bridge_post_disable,
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun
tc_probe(struct i2c_client * client,const struct i2c_device_id * id)649*4882a593Smuzhiyun static int tc_probe(struct i2c_client *client, const struct i2c_device_id *id)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun struct device *dev = &client->dev;
652*4882a593Smuzhiyun struct drm_panel *panel;
653*4882a593Smuzhiyun struct tc_data *tc;
654*4882a593Smuzhiyun int ret;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun tc = devm_kzalloc(dev, sizeof(*tc), GFP_KERNEL);
657*4882a593Smuzhiyun if (!tc)
658*4882a593Smuzhiyun return -ENOMEM;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun tc->dev = dev;
661*4882a593Smuzhiyun tc->i2c = client;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun ret = drm_of_find_panel_or_bridge(dev->of_node, TC358775_LVDS_OUT0,
664*4882a593Smuzhiyun 0, &panel, NULL);
665*4882a593Smuzhiyun if (ret < 0)
666*4882a593Smuzhiyun return ret;
667*4882a593Smuzhiyun if (!panel)
668*4882a593Smuzhiyun return -ENODEV;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun tc->panel_bridge = devm_drm_panel_bridge_add(dev, panel);
671*4882a593Smuzhiyun if (IS_ERR(tc->panel_bridge))
672*4882a593Smuzhiyun return PTR_ERR(tc->panel_bridge);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun ret = tc358775_parse_dt(dev->of_node, tc);
675*4882a593Smuzhiyun if (ret)
676*4882a593Smuzhiyun return ret;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun tc->vddio = devm_regulator_get(dev, "vddio-supply");
679*4882a593Smuzhiyun if (IS_ERR(tc->vddio)) {
680*4882a593Smuzhiyun ret = PTR_ERR(tc->vddio);
681*4882a593Smuzhiyun dev_err(dev, "vddio-supply not found\n");
682*4882a593Smuzhiyun return ret;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun tc->vdd = devm_regulator_get(dev, "vdd-supply");
686*4882a593Smuzhiyun if (IS_ERR(tc->vdd)) {
687*4882a593Smuzhiyun ret = PTR_ERR(tc->vdd);
688*4882a593Smuzhiyun dev_err(dev, "vdd-supply not found\n");
689*4882a593Smuzhiyun return ret;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun tc->stby_gpio = devm_gpiod_get(dev, "stby", GPIOD_OUT_HIGH);
693*4882a593Smuzhiyun if (IS_ERR(tc->stby_gpio)) {
694*4882a593Smuzhiyun ret = PTR_ERR(tc->stby_gpio);
695*4882a593Smuzhiyun dev_err(dev, "cannot get stby-gpio %d\n", ret);
696*4882a593Smuzhiyun return ret;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun tc->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_HIGH);
700*4882a593Smuzhiyun if (IS_ERR(tc->reset_gpio)) {
701*4882a593Smuzhiyun ret = PTR_ERR(tc->reset_gpio);
702*4882a593Smuzhiyun dev_err(dev, "cannot get reset-gpios %d\n", ret);
703*4882a593Smuzhiyun return ret;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun tc->bridge.funcs = &tc_bridge_funcs;
707*4882a593Smuzhiyun tc->bridge.of_node = dev->of_node;
708*4882a593Smuzhiyun drm_bridge_add(&tc->bridge);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun i2c_set_clientdata(client, tc);
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun return 0;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
tc_remove(struct i2c_client * client)715*4882a593Smuzhiyun static int tc_remove(struct i2c_client *client)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun struct tc_data *tc = i2c_get_clientdata(client);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun drm_bridge_remove(&tc->bridge);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun return 0;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun static const struct i2c_device_id tc358775_i2c_ids[] = {
725*4882a593Smuzhiyun { "tc358775", 0 },
726*4882a593Smuzhiyun { }
727*4882a593Smuzhiyun };
728*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, tc358775_i2c_ids);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun static const struct of_device_id tc358775_of_ids[] = {
731*4882a593Smuzhiyun { .compatible = "toshiba,tc358775", },
732*4882a593Smuzhiyun { }
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tc358775_of_ids);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun static struct i2c_driver tc358775_driver = {
737*4882a593Smuzhiyun .driver = {
738*4882a593Smuzhiyun .name = "tc358775",
739*4882a593Smuzhiyun .of_match_table = tc358775_of_ids,
740*4882a593Smuzhiyun },
741*4882a593Smuzhiyun .id_table = tc358775_i2c_ids,
742*4882a593Smuzhiyun .probe = tc_probe,
743*4882a593Smuzhiyun .remove = tc_remove,
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun module_i2c_driver(tc358775_driver);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun MODULE_AUTHOR("Vinay Simha BN <simhavcs@gmail.com>");
748*4882a593Smuzhiyun MODULE_DESCRIPTION("TC358775 DSI/LVDS bridge driver");
749*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
750