1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2020 Texas Instruments Incorporated - https://www.ti.com
4*4882a593Smuzhiyun * Author: Peter Ujfalusi <peter.ujfalusi@ti.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
10*4882a593Smuzhiyun #include <linux/i2c.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
18*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
19*4882a593Smuzhiyun #include <drm/drm_drv.h>
20*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
21*4882a593Smuzhiyun #include <drm/drm_of.h>
22*4882a593Smuzhiyun #include <drm/drm_panel.h>
23*4882a593Smuzhiyun #include <video/mipi_display.h>
24*4882a593Smuzhiyun #include <video/videomode.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* Global (16-bit addressable) */
27*4882a593Smuzhiyun #define TC358768_CHIPID 0x0000
28*4882a593Smuzhiyun #define TC358768_SYSCTL 0x0002
29*4882a593Smuzhiyun #define TC358768_CONFCTL 0x0004
30*4882a593Smuzhiyun #define TC358768_VSDLY 0x0006
31*4882a593Smuzhiyun #define TC358768_DATAFMT 0x0008
32*4882a593Smuzhiyun #define TC358768_GPIOEN 0x000E
33*4882a593Smuzhiyun #define TC358768_GPIODIR 0x0010
34*4882a593Smuzhiyun #define TC358768_GPIOIN 0x0012
35*4882a593Smuzhiyun #define TC358768_GPIOOUT 0x0014
36*4882a593Smuzhiyun #define TC358768_PLLCTL0 0x0016
37*4882a593Smuzhiyun #define TC358768_PLLCTL1 0x0018
38*4882a593Smuzhiyun #define TC358768_CMDBYTE 0x0022
39*4882a593Smuzhiyun #define TC358768_PP_MISC 0x0032
40*4882a593Smuzhiyun #define TC358768_DSITX_DT 0x0050
41*4882a593Smuzhiyun #define TC358768_FIFOSTATUS 0x00F8
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Debug (16-bit addressable) */
44*4882a593Smuzhiyun #define TC358768_VBUFCTRL 0x00E0
45*4882a593Smuzhiyun #define TC358768_DBG_WIDTH 0x00E2
46*4882a593Smuzhiyun #define TC358768_DBG_VBLANK 0x00E4
47*4882a593Smuzhiyun #define TC358768_DBG_DATA 0x00E8
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* TX PHY (32-bit addressable) */
50*4882a593Smuzhiyun #define TC358768_CLW_DPHYCONTTX 0x0100
51*4882a593Smuzhiyun #define TC358768_D0W_DPHYCONTTX 0x0104
52*4882a593Smuzhiyun #define TC358768_D1W_DPHYCONTTX 0x0108
53*4882a593Smuzhiyun #define TC358768_D2W_DPHYCONTTX 0x010C
54*4882a593Smuzhiyun #define TC358768_D3W_DPHYCONTTX 0x0110
55*4882a593Smuzhiyun #define TC358768_CLW_CNTRL 0x0140
56*4882a593Smuzhiyun #define TC358768_D0W_CNTRL 0x0144
57*4882a593Smuzhiyun #define TC358768_D1W_CNTRL 0x0148
58*4882a593Smuzhiyun #define TC358768_D2W_CNTRL 0x014C
59*4882a593Smuzhiyun #define TC358768_D3W_CNTRL 0x0150
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* TX PPI (32-bit addressable) */
62*4882a593Smuzhiyun #define TC358768_STARTCNTRL 0x0204
63*4882a593Smuzhiyun #define TC358768_DSITXSTATUS 0x0208
64*4882a593Smuzhiyun #define TC358768_LINEINITCNT 0x0210
65*4882a593Smuzhiyun #define TC358768_LPTXTIMECNT 0x0214
66*4882a593Smuzhiyun #define TC358768_TCLK_HEADERCNT 0x0218
67*4882a593Smuzhiyun #define TC358768_TCLK_TRAILCNT 0x021C
68*4882a593Smuzhiyun #define TC358768_THS_HEADERCNT 0x0220
69*4882a593Smuzhiyun #define TC358768_TWAKEUP 0x0224
70*4882a593Smuzhiyun #define TC358768_TCLK_POSTCNT 0x0228
71*4882a593Smuzhiyun #define TC358768_THS_TRAILCNT 0x022C
72*4882a593Smuzhiyun #define TC358768_HSTXVREGCNT 0x0230
73*4882a593Smuzhiyun #define TC358768_HSTXVREGEN 0x0234
74*4882a593Smuzhiyun #define TC358768_TXOPTIONCNTRL 0x0238
75*4882a593Smuzhiyun #define TC358768_BTACNTRL1 0x023C
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* TX CTRL (32-bit addressable) */
78*4882a593Smuzhiyun #define TC358768_DSI_CONTROL 0x040C
79*4882a593Smuzhiyun #define TC358768_DSI_STATUS 0x0410
80*4882a593Smuzhiyun #define TC358768_DSI_INT 0x0414
81*4882a593Smuzhiyun #define TC358768_DSI_INT_ENA 0x0418
82*4882a593Smuzhiyun #define TC358768_DSICMD_RDFIFO 0x0430
83*4882a593Smuzhiyun #define TC358768_DSI_ACKERR 0x0434
84*4882a593Smuzhiyun #define TC358768_DSI_ACKERR_INTENA 0x0438
85*4882a593Smuzhiyun #define TC358768_DSI_ACKERR_HALT 0x043c
86*4882a593Smuzhiyun #define TC358768_DSI_RXERR 0x0440
87*4882a593Smuzhiyun #define TC358768_DSI_RXERR_INTENA 0x0444
88*4882a593Smuzhiyun #define TC358768_DSI_RXERR_HALT 0x0448
89*4882a593Smuzhiyun #define TC358768_DSI_ERR 0x044C
90*4882a593Smuzhiyun #define TC358768_DSI_ERR_INTENA 0x0450
91*4882a593Smuzhiyun #define TC358768_DSI_ERR_HALT 0x0454
92*4882a593Smuzhiyun #define TC358768_DSI_CONFW 0x0500
93*4882a593Smuzhiyun #define TC358768_DSI_LPCMD 0x0500
94*4882a593Smuzhiyun #define TC358768_DSI_RESET 0x0504
95*4882a593Smuzhiyun #define TC358768_DSI_INT_CLR 0x050C
96*4882a593Smuzhiyun #define TC358768_DSI_START 0x0518
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* DSITX CTRL (16-bit addressable) */
99*4882a593Smuzhiyun #define TC358768_DSICMD_TX 0x0600
100*4882a593Smuzhiyun #define TC358768_DSICMD_TYPE 0x0602
101*4882a593Smuzhiyun #define TC358768_DSICMD_WC 0x0604
102*4882a593Smuzhiyun #define TC358768_DSICMD_WD0 0x0610
103*4882a593Smuzhiyun #define TC358768_DSICMD_WD1 0x0612
104*4882a593Smuzhiyun #define TC358768_DSICMD_WD2 0x0614
105*4882a593Smuzhiyun #define TC358768_DSICMD_WD3 0x0616
106*4882a593Smuzhiyun #define TC358768_DSI_EVENT 0x0620
107*4882a593Smuzhiyun #define TC358768_DSI_VSW 0x0622
108*4882a593Smuzhiyun #define TC358768_DSI_VBPR 0x0624
109*4882a593Smuzhiyun #define TC358768_DSI_VACT 0x0626
110*4882a593Smuzhiyun #define TC358768_DSI_HSW 0x0628
111*4882a593Smuzhiyun #define TC358768_DSI_HBPR 0x062A
112*4882a593Smuzhiyun #define TC358768_DSI_HACT 0x062C
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* TC358768_DSI_CONTROL (0x040C) register */
115*4882a593Smuzhiyun #define TC358768_DSI_CONTROL_DIS_MODE BIT(15)
116*4882a593Smuzhiyun #define TC358768_DSI_CONTROL_TXMD BIT(7)
117*4882a593Smuzhiyun #define TC358768_DSI_CONTROL_HSCKMD BIT(5)
118*4882a593Smuzhiyun #define TC358768_DSI_CONTROL_EOTDIS BIT(0)
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* TC358768_DSI_CONFW (0x0500) register */
121*4882a593Smuzhiyun #define TC358768_DSI_CONFW_MODE_SET (5 << 29)
122*4882a593Smuzhiyun #define TC358768_DSI_CONFW_MODE_CLR (6 << 29)
123*4882a593Smuzhiyun #define TC358768_DSI_CONFW_ADDR_DSI_CONTROL (0x3 << 24)
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static const char * const tc358768_supplies[] = {
126*4882a593Smuzhiyun "vddc", "vddmipi", "vddio"
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun struct tc358768_dsi_output {
130*4882a593Smuzhiyun struct mipi_dsi_device *dev;
131*4882a593Smuzhiyun struct drm_panel *panel;
132*4882a593Smuzhiyun struct drm_bridge *bridge;
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun struct tc358768_priv {
136*4882a593Smuzhiyun struct device *dev;
137*4882a593Smuzhiyun struct regmap *regmap;
138*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
139*4882a593Smuzhiyun struct regulator_bulk_data supplies[ARRAY_SIZE(tc358768_supplies)];
140*4882a593Smuzhiyun struct clk *refclk;
141*4882a593Smuzhiyun int enabled;
142*4882a593Smuzhiyun int error;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun struct mipi_dsi_host dsi_host;
145*4882a593Smuzhiyun struct drm_bridge bridge;
146*4882a593Smuzhiyun struct tc358768_dsi_output output;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun u32 pd_lines; /* number of Parallel Port Input Data Lines */
149*4882a593Smuzhiyun u32 dsi_lanes; /* number of DSI Lanes */
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* Parameters for PLL programming */
152*4882a593Smuzhiyun u32 fbd; /* PLL feedback divider */
153*4882a593Smuzhiyun u32 prd; /* PLL input divider */
154*4882a593Smuzhiyun u32 frs; /* PLL Freqency range for HSCK (post divider) */
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun u32 dsiclk; /* pll_clk / 2 */
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
dsi_host_to_tc358768(struct mipi_dsi_host * host)159*4882a593Smuzhiyun static inline struct tc358768_priv *dsi_host_to_tc358768(struct mipi_dsi_host
160*4882a593Smuzhiyun *host)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun return container_of(host, struct tc358768_priv, dsi_host);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
bridge_to_tc358768(struct drm_bridge * bridge)165*4882a593Smuzhiyun static inline struct tc358768_priv *bridge_to_tc358768(struct drm_bridge
166*4882a593Smuzhiyun *bridge)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun return container_of(bridge, struct tc358768_priv, bridge);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
tc358768_clear_error(struct tc358768_priv * priv)171*4882a593Smuzhiyun static int tc358768_clear_error(struct tc358768_priv *priv)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun int ret = priv->error;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun priv->error = 0;
176*4882a593Smuzhiyun return ret;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
tc358768_write(struct tc358768_priv * priv,u32 reg,u32 val)179*4882a593Smuzhiyun static void tc358768_write(struct tc358768_priv *priv, u32 reg, u32 val)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun /* work around https://gcc.gnu.org/bugzilla/show_bug.cgi?id=81715 */
182*4882a593Smuzhiyun int tmpval = val;
183*4882a593Smuzhiyun size_t count = 2;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun if (priv->error)
186*4882a593Smuzhiyun return;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* 16-bit register? */
189*4882a593Smuzhiyun if (reg < 0x100 || reg >= 0x600)
190*4882a593Smuzhiyun count = 1;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun priv->error = regmap_bulk_write(priv->regmap, reg, &tmpval, count);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
tc358768_read(struct tc358768_priv * priv,u32 reg,u32 * val)195*4882a593Smuzhiyun static void tc358768_read(struct tc358768_priv *priv, u32 reg, u32 *val)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun size_t count = 2;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun if (priv->error)
200*4882a593Smuzhiyun return;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* 16-bit register? */
203*4882a593Smuzhiyun if (reg < 0x100 || reg >= 0x600) {
204*4882a593Smuzhiyun *val = 0;
205*4882a593Smuzhiyun count = 1;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun priv->error = regmap_bulk_read(priv->regmap, reg, val, count);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
tc358768_update_bits(struct tc358768_priv * priv,u32 reg,u32 mask,u32 val)211*4882a593Smuzhiyun static void tc358768_update_bits(struct tc358768_priv *priv, u32 reg, u32 mask,
212*4882a593Smuzhiyun u32 val)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun u32 tmp, orig;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun tc358768_read(priv, reg, &orig);
217*4882a593Smuzhiyun tmp = orig & ~mask;
218*4882a593Smuzhiyun tmp |= val & mask;
219*4882a593Smuzhiyun if (tmp != orig)
220*4882a593Smuzhiyun tc358768_write(priv, reg, tmp);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
tc358768_sw_reset(struct tc358768_priv * priv)223*4882a593Smuzhiyun static int tc358768_sw_reset(struct tc358768_priv *priv)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun /* Assert Reset */
226*4882a593Smuzhiyun tc358768_write(priv, TC358768_SYSCTL, 1);
227*4882a593Smuzhiyun /* Release Reset, Exit Sleep */
228*4882a593Smuzhiyun tc358768_write(priv, TC358768_SYSCTL, 0);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun return tc358768_clear_error(priv);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
tc358768_hw_enable(struct tc358768_priv * priv)233*4882a593Smuzhiyun static void tc358768_hw_enable(struct tc358768_priv *priv)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun int ret;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if (priv->enabled)
238*4882a593Smuzhiyun return;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(priv->supplies), priv->supplies);
241*4882a593Smuzhiyun if (ret < 0)
242*4882a593Smuzhiyun dev_err(priv->dev, "error enabling regulators (%d)\n", ret);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun if (priv->reset_gpio)
245*4882a593Smuzhiyun usleep_range(200, 300);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /*
248*4882a593Smuzhiyun * The RESX is active low (GPIO_ACTIVE_LOW).
249*4882a593Smuzhiyun * DEASSERT (value = 0) the reset_gpio to enable the chip
250*4882a593Smuzhiyun */
251*4882a593Smuzhiyun gpiod_set_value_cansleep(priv->reset_gpio, 0);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* wait for encoder clocks to stabilize */
254*4882a593Smuzhiyun usleep_range(1000, 2000);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun priv->enabled = true;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
tc358768_hw_disable(struct tc358768_priv * priv)259*4882a593Smuzhiyun static void tc358768_hw_disable(struct tc358768_priv *priv)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun int ret;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (!priv->enabled)
264*4882a593Smuzhiyun return;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /*
267*4882a593Smuzhiyun * The RESX is active low (GPIO_ACTIVE_LOW).
268*4882a593Smuzhiyun * ASSERT (value = 1) the reset_gpio to disable the chip
269*4882a593Smuzhiyun */
270*4882a593Smuzhiyun gpiod_set_value_cansleep(priv->reset_gpio, 1);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun ret = regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
273*4882a593Smuzhiyun priv->supplies);
274*4882a593Smuzhiyun if (ret < 0)
275*4882a593Smuzhiyun dev_err(priv->dev, "error disabling regulators (%d)\n", ret);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun priv->enabled = false;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
tc358768_pll_to_pclk(struct tc358768_priv * priv,u32 pll_clk)280*4882a593Smuzhiyun static u32 tc358768_pll_to_pclk(struct tc358768_priv *priv, u32 pll_clk)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun return (u32)div_u64((u64)pll_clk * priv->dsi_lanes, priv->pd_lines);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
tc358768_pclk_to_pll(struct tc358768_priv * priv,u32 pclk)285*4882a593Smuzhiyun static u32 tc358768_pclk_to_pll(struct tc358768_priv *priv, u32 pclk)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun return (u32)div_u64((u64)pclk * priv->pd_lines, priv->dsi_lanes);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
tc358768_calc_pll(struct tc358768_priv * priv,const struct drm_display_mode * mode,bool verify_only)290*4882a593Smuzhiyun static int tc358768_calc_pll(struct tc358768_priv *priv,
291*4882a593Smuzhiyun const struct drm_display_mode *mode,
292*4882a593Smuzhiyun bool verify_only)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun const u32 frs_limits[] = {
295*4882a593Smuzhiyun 1000000000,
296*4882a593Smuzhiyun 500000000,
297*4882a593Smuzhiyun 250000000,
298*4882a593Smuzhiyun 125000000,
299*4882a593Smuzhiyun 62500000
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun unsigned long refclk;
302*4882a593Smuzhiyun u32 prd, target_pll, i, max_pll, min_pll;
303*4882a593Smuzhiyun u32 frs, best_diff, best_pll, best_prd, best_fbd;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun target_pll = tc358768_pclk_to_pll(priv, mode->clock * 1000);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* pll_clk = RefClk * [(FBD + 1)/ (PRD + 1)] * [1 / (2^FRS)] */
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(frs_limits); i++)
310*4882a593Smuzhiyun if (target_pll >= frs_limits[i])
311*4882a593Smuzhiyun break;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (i == ARRAY_SIZE(frs_limits) || i == 0)
314*4882a593Smuzhiyun return -EINVAL;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun frs = i - 1;
317*4882a593Smuzhiyun max_pll = frs_limits[i - 1];
318*4882a593Smuzhiyun min_pll = frs_limits[i];
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun refclk = clk_get_rate(priv->refclk);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun best_diff = UINT_MAX;
323*4882a593Smuzhiyun best_pll = 0;
324*4882a593Smuzhiyun best_prd = 0;
325*4882a593Smuzhiyun best_fbd = 0;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun for (prd = 0; prd < 16; ++prd) {
328*4882a593Smuzhiyun u32 divisor = (prd + 1) * (1 << frs);
329*4882a593Smuzhiyun u32 fbd;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun for (fbd = 0; fbd < 512; ++fbd) {
332*4882a593Smuzhiyun u32 pll, diff;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun pll = (u32)div_u64((u64)refclk * (fbd + 1), divisor);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (pll >= max_pll || pll < min_pll)
337*4882a593Smuzhiyun continue;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun diff = max(pll, target_pll) - min(pll, target_pll);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (diff < best_diff) {
342*4882a593Smuzhiyun best_diff = diff;
343*4882a593Smuzhiyun best_pll = pll;
344*4882a593Smuzhiyun best_prd = prd;
345*4882a593Smuzhiyun best_fbd = fbd;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun if (best_diff == 0)
348*4882a593Smuzhiyun goto found;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun if (best_diff == UINT_MAX) {
354*4882a593Smuzhiyun dev_err(priv->dev, "could not find suitable PLL setup\n");
355*4882a593Smuzhiyun return -EINVAL;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun found:
359*4882a593Smuzhiyun if (verify_only)
360*4882a593Smuzhiyun return 0;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun priv->fbd = best_fbd;
363*4882a593Smuzhiyun priv->prd = best_prd;
364*4882a593Smuzhiyun priv->frs = frs;
365*4882a593Smuzhiyun priv->dsiclk = best_pll / 2;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun return 0;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
tc358768_dsi_host_attach(struct mipi_dsi_host * host,struct mipi_dsi_device * dev)370*4882a593Smuzhiyun static int tc358768_dsi_host_attach(struct mipi_dsi_host *host,
371*4882a593Smuzhiyun struct mipi_dsi_device *dev)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct tc358768_priv *priv = dsi_host_to_tc358768(host);
374*4882a593Smuzhiyun struct drm_bridge *bridge;
375*4882a593Smuzhiyun struct drm_panel *panel;
376*4882a593Smuzhiyun struct device_node *ep;
377*4882a593Smuzhiyun int ret;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun if (dev->lanes > 4) {
380*4882a593Smuzhiyun dev_err(priv->dev, "unsupported number of data lanes(%u)\n",
381*4882a593Smuzhiyun dev->lanes);
382*4882a593Smuzhiyun return -EINVAL;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /*
386*4882a593Smuzhiyun * tc358768 supports both Video and Pulse mode, but the driver only
387*4882a593Smuzhiyun * implements Video (event) mode currently
388*4882a593Smuzhiyun */
389*4882a593Smuzhiyun if (!(dev->mode_flags & MIPI_DSI_MODE_VIDEO)) {
390*4882a593Smuzhiyun dev_err(priv->dev, "Only MIPI_DSI_MODE_VIDEO is supported\n");
391*4882a593Smuzhiyun return -ENOTSUPP;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /*
395*4882a593Smuzhiyun * tc358768 supports RGB888, RGB666, RGB666_PACKED and RGB565, but only
396*4882a593Smuzhiyun * RGB888 is verified.
397*4882a593Smuzhiyun */
398*4882a593Smuzhiyun if (dev->format != MIPI_DSI_FMT_RGB888) {
399*4882a593Smuzhiyun dev_warn(priv->dev, "Only MIPI_DSI_FMT_RGB888 tested!\n");
400*4882a593Smuzhiyun return -ENOTSUPP;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun ret = drm_of_find_panel_or_bridge(host->dev->of_node, 1, 0, &panel,
404*4882a593Smuzhiyun &bridge);
405*4882a593Smuzhiyun if (ret)
406*4882a593Smuzhiyun return ret;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (panel) {
409*4882a593Smuzhiyun bridge = drm_panel_bridge_add_typed(panel,
410*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DSI);
411*4882a593Smuzhiyun if (IS_ERR(bridge))
412*4882a593Smuzhiyun return PTR_ERR(bridge);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun priv->output.dev = dev;
416*4882a593Smuzhiyun priv->output.bridge = bridge;
417*4882a593Smuzhiyun priv->output.panel = panel;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun priv->dsi_lanes = dev->lanes;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* get input ep (port0/endpoint0) */
422*4882a593Smuzhiyun ret = -EINVAL;
423*4882a593Smuzhiyun ep = of_graph_get_endpoint_by_regs(host->dev->of_node, 0, 0);
424*4882a593Smuzhiyun if (ep) {
425*4882a593Smuzhiyun ret = of_property_read_u32(ep, "data-lines", &priv->pd_lines);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun of_node_put(ep);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun if (ret)
431*4882a593Smuzhiyun priv->pd_lines = mipi_dsi_pixel_format_to_bpp(dev->format);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun drm_bridge_add(&priv->bridge);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun return 0;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
tc358768_dsi_host_detach(struct mipi_dsi_host * host,struct mipi_dsi_device * dev)438*4882a593Smuzhiyun static int tc358768_dsi_host_detach(struct mipi_dsi_host *host,
439*4882a593Smuzhiyun struct mipi_dsi_device *dev)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun struct tc358768_priv *priv = dsi_host_to_tc358768(host);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun drm_bridge_remove(&priv->bridge);
444*4882a593Smuzhiyun if (priv->output.panel)
445*4882a593Smuzhiyun drm_panel_bridge_remove(priv->output.bridge);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun return 0;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
tc358768_dsi_host_transfer(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)450*4882a593Smuzhiyun static ssize_t tc358768_dsi_host_transfer(struct mipi_dsi_host *host,
451*4882a593Smuzhiyun const struct mipi_dsi_msg *msg)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun struct tc358768_priv *priv = dsi_host_to_tc358768(host);
454*4882a593Smuzhiyun struct mipi_dsi_packet packet;
455*4882a593Smuzhiyun int ret;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun if (!priv->enabled) {
458*4882a593Smuzhiyun dev_err(priv->dev, "Bridge is not enabled\n");
459*4882a593Smuzhiyun return -ENODEV;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun if (msg->rx_len) {
463*4882a593Smuzhiyun dev_warn(priv->dev, "MIPI rx is not supported\n");
464*4882a593Smuzhiyun return -ENOTSUPP;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun if (msg->tx_len > 8) {
468*4882a593Smuzhiyun dev_warn(priv->dev, "Maximum 8 byte MIPI tx is supported\n");
469*4882a593Smuzhiyun return -ENOTSUPP;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun ret = mipi_dsi_create_packet(&packet, msg);
473*4882a593Smuzhiyun if (ret)
474*4882a593Smuzhiyun return ret;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun if (mipi_dsi_packet_format_is_short(msg->type)) {
477*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSICMD_TYPE,
478*4882a593Smuzhiyun (0x10 << 8) | (packet.header[0] & 0x3f));
479*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSICMD_WC, 0);
480*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSICMD_WD0,
481*4882a593Smuzhiyun (packet.header[2] << 8) | packet.header[1]);
482*4882a593Smuzhiyun } else {
483*4882a593Smuzhiyun int i;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSICMD_TYPE,
486*4882a593Smuzhiyun (0x40 << 8) | (packet.header[0] & 0x3f));
487*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSICMD_WC, packet.payload_length);
488*4882a593Smuzhiyun for (i = 0; i < packet.payload_length; i += 2) {
489*4882a593Smuzhiyun u16 val = packet.payload[i];
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (i + 1 < packet.payload_length)
492*4882a593Smuzhiyun val |= packet.payload[i + 1] << 8;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSICMD_WD0 + i, val);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* start transfer */
499*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSICMD_TX, 1);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun ret = tc358768_clear_error(priv);
502*4882a593Smuzhiyun if (ret)
503*4882a593Smuzhiyun dev_warn(priv->dev, "Software disable failed: %d\n", ret);
504*4882a593Smuzhiyun else
505*4882a593Smuzhiyun ret = packet.size;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun return ret;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun static const struct mipi_dsi_host_ops tc358768_dsi_host_ops = {
511*4882a593Smuzhiyun .attach = tc358768_dsi_host_attach,
512*4882a593Smuzhiyun .detach = tc358768_dsi_host_detach,
513*4882a593Smuzhiyun .transfer = tc358768_dsi_host_transfer,
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun
tc358768_bridge_attach(struct drm_bridge * bridge,enum drm_bridge_attach_flags flags)516*4882a593Smuzhiyun static int tc358768_bridge_attach(struct drm_bridge *bridge,
517*4882a593Smuzhiyun enum drm_bridge_attach_flags flags)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun struct tc358768_priv *priv = bridge_to_tc358768(bridge);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun if (!drm_core_check_feature(bridge->dev, DRIVER_ATOMIC)) {
522*4882a593Smuzhiyun dev_err(priv->dev, "needs atomic updates support\n");
523*4882a593Smuzhiyun return -ENOTSUPP;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun return drm_bridge_attach(bridge->encoder, priv->output.bridge, bridge,
527*4882a593Smuzhiyun flags);
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun static enum drm_mode_status
tc358768_bridge_mode_valid(struct drm_bridge * bridge,const struct drm_display_info * info,const struct drm_display_mode * mode)531*4882a593Smuzhiyun tc358768_bridge_mode_valid(struct drm_bridge *bridge,
532*4882a593Smuzhiyun const struct drm_display_info *info,
533*4882a593Smuzhiyun const struct drm_display_mode *mode)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun struct tc358768_priv *priv = bridge_to_tc358768(bridge);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun if (tc358768_calc_pll(priv, mode, true))
538*4882a593Smuzhiyun return MODE_CLOCK_RANGE;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun return MODE_OK;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
tc358768_bridge_disable(struct drm_bridge * bridge)543*4882a593Smuzhiyun static void tc358768_bridge_disable(struct drm_bridge *bridge)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun struct tc358768_priv *priv = bridge_to_tc358768(bridge);
546*4882a593Smuzhiyun int ret;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* set FrmStop */
549*4882a593Smuzhiyun tc358768_update_bits(priv, TC358768_PP_MISC, BIT(15), BIT(15));
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /* wait at least for one frame */
552*4882a593Smuzhiyun msleep(50);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* clear PP_en */
555*4882a593Smuzhiyun tc358768_update_bits(priv, TC358768_CONFCTL, BIT(6), 0);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* set RstPtr */
558*4882a593Smuzhiyun tc358768_update_bits(priv, TC358768_PP_MISC, BIT(14), BIT(14));
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun ret = tc358768_clear_error(priv);
561*4882a593Smuzhiyun if (ret)
562*4882a593Smuzhiyun dev_warn(priv->dev, "Software disable failed: %d\n", ret);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
tc358768_bridge_post_disable(struct drm_bridge * bridge)565*4882a593Smuzhiyun static void tc358768_bridge_post_disable(struct drm_bridge *bridge)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun struct tc358768_priv *priv = bridge_to_tc358768(bridge);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun tc358768_hw_disable(priv);
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
tc358768_setup_pll(struct tc358768_priv * priv,const struct drm_display_mode * mode)572*4882a593Smuzhiyun static int tc358768_setup_pll(struct tc358768_priv *priv,
573*4882a593Smuzhiyun const struct drm_display_mode *mode)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun u32 fbd, prd, frs;
576*4882a593Smuzhiyun int ret;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun ret = tc358768_calc_pll(priv, mode, false);
579*4882a593Smuzhiyun if (ret) {
580*4882a593Smuzhiyun dev_err(priv->dev, "PLL calculation failed: %d\n", ret);
581*4882a593Smuzhiyun return ret;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun fbd = priv->fbd;
585*4882a593Smuzhiyun prd = priv->prd;
586*4882a593Smuzhiyun frs = priv->frs;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun dev_dbg(priv->dev, "PLL: refclk %lu, fbd %u, prd %u, frs %u\n",
589*4882a593Smuzhiyun clk_get_rate(priv->refclk), fbd, prd, frs);
590*4882a593Smuzhiyun dev_dbg(priv->dev, "PLL: pll_clk: %u, DSIClk %u, DSIByteClk %u\n",
591*4882a593Smuzhiyun priv->dsiclk * 2, priv->dsiclk, priv->dsiclk / 4);
592*4882a593Smuzhiyun dev_dbg(priv->dev, "PLL: pclk %u (panel: %u)\n",
593*4882a593Smuzhiyun tc358768_pll_to_pclk(priv, priv->dsiclk * 2),
594*4882a593Smuzhiyun mode->clock * 1000);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun /* PRD[15:12] FBD[8:0] */
597*4882a593Smuzhiyun tc358768_write(priv, TC358768_PLLCTL0, (prd << 12) | fbd);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /* FRS[11:10] LBWS[9:8] CKEN[4] RESETB[1] EN[0] */
600*4882a593Smuzhiyun tc358768_write(priv, TC358768_PLLCTL1,
601*4882a593Smuzhiyun (frs << 10) | (0x2 << 8) | BIT(1) | BIT(0));
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /* wait for lock */
604*4882a593Smuzhiyun usleep_range(1000, 2000);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* FRS[11:10] LBWS[9:8] CKEN[4] PLL_CKEN[4] RESETB[1] EN[0] */
607*4882a593Smuzhiyun tc358768_write(priv, TC358768_PLLCTL1,
608*4882a593Smuzhiyun (frs << 10) | (0x2 << 8) | BIT(4) | BIT(1) | BIT(0));
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun return tc358768_clear_error(priv);
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun #define TC358768_PRECISION 1000
tc358768_ns_to_cnt(u32 ns,u32 period_nsk)614*4882a593Smuzhiyun static u32 tc358768_ns_to_cnt(u32 ns, u32 period_nsk)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun return (ns * TC358768_PRECISION + period_nsk) / period_nsk;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
tc358768_to_ns(u32 nsk)619*4882a593Smuzhiyun static u32 tc358768_to_ns(u32 nsk)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun return (nsk / TC358768_PRECISION);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
tc358768_bridge_pre_enable(struct drm_bridge * bridge)624*4882a593Smuzhiyun static void tc358768_bridge_pre_enable(struct drm_bridge *bridge)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun struct tc358768_priv *priv = bridge_to_tc358768(bridge);
627*4882a593Smuzhiyun struct mipi_dsi_device *dsi_dev = priv->output.dev;
628*4882a593Smuzhiyun u32 val, val2, lptxcnt, hact, data_type;
629*4882a593Smuzhiyun const struct drm_display_mode *mode;
630*4882a593Smuzhiyun u32 dsibclk_nsk, dsiclk_nsk, ui_nsk, phy_delay_nsk;
631*4882a593Smuzhiyun u32 dsiclk, dsibclk;
632*4882a593Smuzhiyun int ret, i;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun tc358768_hw_enable(priv);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun ret = tc358768_sw_reset(priv);
637*4882a593Smuzhiyun if (ret) {
638*4882a593Smuzhiyun dev_err(priv->dev, "Software reset failed: %d\n", ret);
639*4882a593Smuzhiyun tc358768_hw_disable(priv);
640*4882a593Smuzhiyun return;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun mode = &bridge->encoder->crtc->state->adjusted_mode;
644*4882a593Smuzhiyun ret = tc358768_setup_pll(priv, mode);
645*4882a593Smuzhiyun if (ret) {
646*4882a593Smuzhiyun dev_err(priv->dev, "PLL setup failed: %d\n", ret);
647*4882a593Smuzhiyun tc358768_hw_disable(priv);
648*4882a593Smuzhiyun return;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun dsiclk = priv->dsiclk;
652*4882a593Smuzhiyun dsibclk = dsiclk / 4;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /* Data Format Control Register */
655*4882a593Smuzhiyun val = BIT(2) | BIT(1) | BIT(0); /* rdswap_en | dsitx_en | txdt_en */
656*4882a593Smuzhiyun switch (dsi_dev->format) {
657*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB888:
658*4882a593Smuzhiyun val |= (0x3 << 4);
659*4882a593Smuzhiyun hact = mode->hdisplay * 3;
660*4882a593Smuzhiyun data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
661*4882a593Smuzhiyun break;
662*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB666:
663*4882a593Smuzhiyun val |= (0x4 << 4);
664*4882a593Smuzhiyun hact = mode->hdisplay * 3;
665*4882a593Smuzhiyun data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
666*4882a593Smuzhiyun break;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB666_PACKED:
669*4882a593Smuzhiyun val |= (0x4 << 4) | BIT(3);
670*4882a593Smuzhiyun hact = mode->hdisplay * 18 / 8;
671*4882a593Smuzhiyun data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
672*4882a593Smuzhiyun break;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB565:
675*4882a593Smuzhiyun val |= (0x5 << 4);
676*4882a593Smuzhiyun hact = mode->hdisplay * 2;
677*4882a593Smuzhiyun data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
678*4882a593Smuzhiyun break;
679*4882a593Smuzhiyun default:
680*4882a593Smuzhiyun dev_err(priv->dev, "Invalid data format (%u)\n",
681*4882a593Smuzhiyun dsi_dev->format);
682*4882a593Smuzhiyun tc358768_hw_disable(priv);
683*4882a593Smuzhiyun return;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /* VSDly[9:0] */
687*4882a593Smuzhiyun tc358768_write(priv, TC358768_VSDLY, 1);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun tc358768_write(priv, TC358768_DATAFMT, val);
690*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSITX_DT, data_type);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* Enable D-PHY (HiZ->LP11) */
693*4882a593Smuzhiyun tc358768_write(priv, TC358768_CLW_CNTRL, 0x0000);
694*4882a593Smuzhiyun /* Enable lanes */
695*4882a593Smuzhiyun for (i = 0; i < dsi_dev->lanes; i++)
696*4882a593Smuzhiyun tc358768_write(priv, TC358768_D0W_CNTRL + i * 4, 0x0000);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* DSI Timings */
699*4882a593Smuzhiyun dsibclk_nsk = (u32)div_u64((u64)1000000000 * TC358768_PRECISION,
700*4882a593Smuzhiyun dsibclk);
701*4882a593Smuzhiyun dsiclk_nsk = (u32)div_u64((u64)1000000000 * TC358768_PRECISION, dsiclk);
702*4882a593Smuzhiyun ui_nsk = dsiclk_nsk / 2;
703*4882a593Smuzhiyun phy_delay_nsk = dsibclk_nsk + 2 * dsiclk_nsk;
704*4882a593Smuzhiyun dev_dbg(priv->dev, "dsiclk_nsk: %u\n", dsiclk_nsk);
705*4882a593Smuzhiyun dev_dbg(priv->dev, "ui_nsk: %u\n", ui_nsk);
706*4882a593Smuzhiyun dev_dbg(priv->dev, "dsibclk_nsk: %u\n", dsibclk_nsk);
707*4882a593Smuzhiyun dev_dbg(priv->dev, "phy_delay_nsk: %u\n", phy_delay_nsk);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun /* LP11 > 100us for D-PHY Rx Init */
710*4882a593Smuzhiyun val = tc358768_ns_to_cnt(100 * 1000, dsibclk_nsk) - 1;
711*4882a593Smuzhiyun dev_dbg(priv->dev, "LINEINITCNT: 0x%x\n", val);
712*4882a593Smuzhiyun tc358768_write(priv, TC358768_LINEINITCNT, val);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun /* LPTimeCnt > 50ns */
715*4882a593Smuzhiyun val = tc358768_ns_to_cnt(50, dsibclk_nsk) - 1;
716*4882a593Smuzhiyun lptxcnt = val;
717*4882a593Smuzhiyun dev_dbg(priv->dev, "LPTXTIMECNT: 0x%x\n", val);
718*4882a593Smuzhiyun tc358768_write(priv, TC358768_LPTXTIMECNT, val);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun /* 38ns < TCLK_PREPARE < 95ns */
721*4882a593Smuzhiyun val = tc358768_ns_to_cnt(65, dsibclk_nsk) - 1;
722*4882a593Smuzhiyun /* TCLK_PREPARE > 300ns */
723*4882a593Smuzhiyun val2 = tc358768_ns_to_cnt(300 + tc358768_to_ns(3 * ui_nsk),
724*4882a593Smuzhiyun dsibclk_nsk);
725*4882a593Smuzhiyun val |= (val2 - tc358768_to_ns(phy_delay_nsk - dsibclk_nsk)) << 8;
726*4882a593Smuzhiyun dev_dbg(priv->dev, "TCLK_HEADERCNT: 0x%x\n", val);
727*4882a593Smuzhiyun tc358768_write(priv, TC358768_TCLK_HEADERCNT, val);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun /* TCLK_TRAIL > 60ns + 3*UI */
730*4882a593Smuzhiyun val = 60 + tc358768_to_ns(3 * ui_nsk);
731*4882a593Smuzhiyun val = tc358768_ns_to_cnt(val, dsibclk_nsk) - 5;
732*4882a593Smuzhiyun dev_dbg(priv->dev, "TCLK_TRAILCNT: 0x%x\n", val);
733*4882a593Smuzhiyun tc358768_write(priv, TC358768_TCLK_TRAILCNT, val);
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun /* 40ns + 4*UI < THS_PREPARE < 85ns + 6*UI */
736*4882a593Smuzhiyun val = 50 + tc358768_to_ns(4 * ui_nsk);
737*4882a593Smuzhiyun val = tc358768_ns_to_cnt(val, dsibclk_nsk) - 1;
738*4882a593Smuzhiyun /* THS_ZERO > 145ns + 10*UI */
739*4882a593Smuzhiyun val2 = tc358768_ns_to_cnt(145 - tc358768_to_ns(ui_nsk), dsibclk_nsk);
740*4882a593Smuzhiyun val |= (val2 - tc358768_to_ns(phy_delay_nsk)) << 8;
741*4882a593Smuzhiyun dev_dbg(priv->dev, "THS_HEADERCNT: 0x%x\n", val);
742*4882a593Smuzhiyun tc358768_write(priv, TC358768_THS_HEADERCNT, val);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /* TWAKEUP > 1ms in lptxcnt steps */
745*4882a593Smuzhiyun val = tc358768_ns_to_cnt(1020000, dsibclk_nsk);
746*4882a593Smuzhiyun val = val / (lptxcnt + 1) - 1;
747*4882a593Smuzhiyun dev_dbg(priv->dev, "TWAKEUP: 0x%x\n", val);
748*4882a593Smuzhiyun tc358768_write(priv, TC358768_TWAKEUP, val);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun /* TCLK_POSTCNT > 60ns + 52*UI */
751*4882a593Smuzhiyun val = tc358768_ns_to_cnt(60 + tc358768_to_ns(52 * ui_nsk),
752*4882a593Smuzhiyun dsibclk_nsk) - 3;
753*4882a593Smuzhiyun dev_dbg(priv->dev, "TCLK_POSTCNT: 0x%x\n", val);
754*4882a593Smuzhiyun tc358768_write(priv, TC358768_TCLK_POSTCNT, val);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* 60ns + 4*UI < THS_PREPARE < 105ns + 12*UI */
757*4882a593Smuzhiyun val = tc358768_ns_to_cnt(60 + tc358768_to_ns(15 * ui_nsk),
758*4882a593Smuzhiyun dsibclk_nsk) - 5;
759*4882a593Smuzhiyun dev_dbg(priv->dev, "THS_TRAILCNT: 0x%x\n", val);
760*4882a593Smuzhiyun tc358768_write(priv, TC358768_THS_TRAILCNT, val);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun val = BIT(0);
763*4882a593Smuzhiyun for (i = 0; i < dsi_dev->lanes; i++)
764*4882a593Smuzhiyun val |= BIT(i + 1);
765*4882a593Smuzhiyun tc358768_write(priv, TC358768_HSTXVREGEN, val);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun if (!(dsi_dev->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS))
768*4882a593Smuzhiyun tc358768_write(priv, TC358768_TXOPTIONCNTRL, 0x1);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun /* TXTAGOCNT[26:16] RXTASURECNT[10:0] */
771*4882a593Smuzhiyun val = tc358768_to_ns((lptxcnt + 1) * dsibclk_nsk * 4);
772*4882a593Smuzhiyun val = tc358768_ns_to_cnt(val, dsibclk_nsk) - 1;
773*4882a593Smuzhiyun val2 = tc358768_ns_to_cnt(tc358768_to_ns((lptxcnt + 1) * dsibclk_nsk),
774*4882a593Smuzhiyun dsibclk_nsk) - 2;
775*4882a593Smuzhiyun val |= val2 << 16;
776*4882a593Smuzhiyun dev_dbg(priv->dev, "BTACNTRL1: 0x%x\n", val);
777*4882a593Smuzhiyun tc358768_write(priv, TC358768_BTACNTRL1, val);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun /* START[0] */
780*4882a593Smuzhiyun tc358768_write(priv, TC358768_STARTCNTRL, 1);
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun /* Set event mode */
783*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSI_EVENT, 1);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /* vsw (+ vbp) */
786*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSI_VSW,
787*4882a593Smuzhiyun mode->vtotal - mode->vsync_start);
788*4882a593Smuzhiyun /* vbp (not used in event mode) */
789*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSI_VBPR, 0);
790*4882a593Smuzhiyun /* vact */
791*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSI_VACT, mode->vdisplay);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun /* (hsw + hbp) * byteclk * ndl / pclk */
794*4882a593Smuzhiyun val = (u32)div_u64((mode->htotal - mode->hsync_start) *
795*4882a593Smuzhiyun ((u64)priv->dsiclk / 4) * priv->dsi_lanes,
796*4882a593Smuzhiyun mode->clock * 1000);
797*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSI_HSW, val);
798*4882a593Smuzhiyun /* hbp (not used in event mode) */
799*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSI_HBPR, 0);
800*4882a593Smuzhiyun /* hact (bytes) */
801*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSI_HACT, hact);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun /* VSYNC polarity */
804*4882a593Smuzhiyun if (!(mode->flags & DRM_MODE_FLAG_NVSYNC))
805*4882a593Smuzhiyun tc358768_update_bits(priv, TC358768_CONFCTL, BIT(5), BIT(5));
806*4882a593Smuzhiyun /* HSYNC polarity */
807*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_PHSYNC)
808*4882a593Smuzhiyun tc358768_update_bits(priv, TC358768_PP_MISC, BIT(0), BIT(0));
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /* Start DSI Tx */
811*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSI_START, 0x1);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun /* Configure DSI_Control register */
814*4882a593Smuzhiyun val = TC358768_DSI_CONFW_MODE_CLR | TC358768_DSI_CONFW_ADDR_DSI_CONTROL;
815*4882a593Smuzhiyun val |= TC358768_DSI_CONTROL_TXMD | TC358768_DSI_CONTROL_HSCKMD |
816*4882a593Smuzhiyun 0x3 << 1 | TC358768_DSI_CONTROL_EOTDIS;
817*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSI_CONFW, val);
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun val = TC358768_DSI_CONFW_MODE_SET | TC358768_DSI_CONFW_ADDR_DSI_CONTROL;
820*4882a593Smuzhiyun val |= (dsi_dev->lanes - 1) << 1;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun if (!(dsi_dev->mode_flags & MIPI_DSI_MODE_LPM))
823*4882a593Smuzhiyun val |= TC358768_DSI_CONTROL_TXMD;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun if (!(dsi_dev->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS))
826*4882a593Smuzhiyun val |= TC358768_DSI_CONTROL_HSCKMD;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun if (dsi_dev->mode_flags & MIPI_DSI_MODE_EOT_PACKET)
829*4882a593Smuzhiyun val |= TC358768_DSI_CONTROL_EOTDIS;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSI_CONFW, val);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun val = TC358768_DSI_CONFW_MODE_CLR | TC358768_DSI_CONFW_ADDR_DSI_CONTROL;
834*4882a593Smuzhiyun val |= TC358768_DSI_CONTROL_DIS_MODE; /* DSI mode */
835*4882a593Smuzhiyun tc358768_write(priv, TC358768_DSI_CONFW, val);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun ret = tc358768_clear_error(priv);
838*4882a593Smuzhiyun if (ret) {
839*4882a593Smuzhiyun dev_err(priv->dev, "Bridge pre_enable failed: %d\n", ret);
840*4882a593Smuzhiyun tc358768_bridge_disable(bridge);
841*4882a593Smuzhiyun tc358768_bridge_post_disable(bridge);
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
tc358768_bridge_enable(struct drm_bridge * bridge)845*4882a593Smuzhiyun static void tc358768_bridge_enable(struct drm_bridge *bridge)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun struct tc358768_priv *priv = bridge_to_tc358768(bridge);
848*4882a593Smuzhiyun int ret;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun if (!priv->enabled) {
851*4882a593Smuzhiyun dev_err(priv->dev, "Bridge is not enabled\n");
852*4882a593Smuzhiyun return;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /* clear FrmStop and RstPtr */
856*4882a593Smuzhiyun tc358768_update_bits(priv, TC358768_PP_MISC, 0x3 << 14, 0);
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun /* set PP_en */
859*4882a593Smuzhiyun tc358768_update_bits(priv, TC358768_CONFCTL, BIT(6), BIT(6));
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun ret = tc358768_clear_error(priv);
862*4882a593Smuzhiyun if (ret) {
863*4882a593Smuzhiyun dev_err(priv->dev, "Bridge enable failed: %d\n", ret);
864*4882a593Smuzhiyun tc358768_bridge_disable(bridge);
865*4882a593Smuzhiyun tc358768_bridge_post_disable(bridge);
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun static const struct drm_bridge_funcs tc358768_bridge_funcs = {
870*4882a593Smuzhiyun .attach = tc358768_bridge_attach,
871*4882a593Smuzhiyun .mode_valid = tc358768_bridge_mode_valid,
872*4882a593Smuzhiyun .pre_enable = tc358768_bridge_pre_enable,
873*4882a593Smuzhiyun .enable = tc358768_bridge_enable,
874*4882a593Smuzhiyun .disable = tc358768_bridge_disable,
875*4882a593Smuzhiyun .post_disable = tc358768_bridge_post_disable,
876*4882a593Smuzhiyun };
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun static const struct drm_bridge_timings default_tc358768_timings = {
879*4882a593Smuzhiyun .input_bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE
880*4882a593Smuzhiyun | DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE
881*4882a593Smuzhiyun | DRM_BUS_FLAG_DE_HIGH,
882*4882a593Smuzhiyun };
883*4882a593Smuzhiyun
tc358768_is_reserved_reg(unsigned int reg)884*4882a593Smuzhiyun static bool tc358768_is_reserved_reg(unsigned int reg)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun switch (reg) {
887*4882a593Smuzhiyun case 0x114 ... 0x13f:
888*4882a593Smuzhiyun case 0x200:
889*4882a593Smuzhiyun case 0x20c:
890*4882a593Smuzhiyun case 0x400 ... 0x408:
891*4882a593Smuzhiyun case 0x41c ... 0x42f:
892*4882a593Smuzhiyun return true;
893*4882a593Smuzhiyun default:
894*4882a593Smuzhiyun return false;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
tc358768_writeable_reg(struct device * dev,unsigned int reg)898*4882a593Smuzhiyun static bool tc358768_writeable_reg(struct device *dev, unsigned int reg)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun if (tc358768_is_reserved_reg(reg))
901*4882a593Smuzhiyun return false;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun switch (reg) {
904*4882a593Smuzhiyun case TC358768_CHIPID:
905*4882a593Smuzhiyun case TC358768_FIFOSTATUS:
906*4882a593Smuzhiyun case TC358768_DSITXSTATUS ... (TC358768_DSITXSTATUS + 2):
907*4882a593Smuzhiyun case TC358768_DSI_CONTROL ... (TC358768_DSI_INT_ENA + 2):
908*4882a593Smuzhiyun case TC358768_DSICMD_RDFIFO ... (TC358768_DSI_ERR_HALT + 2):
909*4882a593Smuzhiyun return false;
910*4882a593Smuzhiyun default:
911*4882a593Smuzhiyun return true;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
tc358768_readable_reg(struct device * dev,unsigned int reg)915*4882a593Smuzhiyun static bool tc358768_readable_reg(struct device *dev, unsigned int reg)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun if (tc358768_is_reserved_reg(reg))
918*4882a593Smuzhiyun return false;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun switch (reg) {
921*4882a593Smuzhiyun case TC358768_STARTCNTRL:
922*4882a593Smuzhiyun case TC358768_DSI_CONFW ... (TC358768_DSI_CONFW + 2):
923*4882a593Smuzhiyun case TC358768_DSI_INT_CLR ... (TC358768_DSI_INT_CLR + 2):
924*4882a593Smuzhiyun case TC358768_DSI_START ... (TC358768_DSI_START + 2):
925*4882a593Smuzhiyun case TC358768_DBG_DATA:
926*4882a593Smuzhiyun return false;
927*4882a593Smuzhiyun default:
928*4882a593Smuzhiyun return true;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun static const struct regmap_config tc358768_regmap_config = {
933*4882a593Smuzhiyun .name = "tc358768",
934*4882a593Smuzhiyun .reg_bits = 16,
935*4882a593Smuzhiyun .val_bits = 16,
936*4882a593Smuzhiyun .max_register = TC358768_DSI_HACT,
937*4882a593Smuzhiyun .cache_type = REGCACHE_NONE,
938*4882a593Smuzhiyun .writeable_reg = tc358768_writeable_reg,
939*4882a593Smuzhiyun .readable_reg = tc358768_readable_reg,
940*4882a593Smuzhiyun .reg_format_endian = REGMAP_ENDIAN_BIG,
941*4882a593Smuzhiyun .val_format_endian = REGMAP_ENDIAN_BIG,
942*4882a593Smuzhiyun };
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun static const struct i2c_device_id tc358768_i2c_ids[] = {
945*4882a593Smuzhiyun { "tc358768", 0 },
946*4882a593Smuzhiyun { "tc358778", 0 },
947*4882a593Smuzhiyun { }
948*4882a593Smuzhiyun };
949*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, tc358768_i2c_ids);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun static const struct of_device_id tc358768_of_ids[] = {
952*4882a593Smuzhiyun { .compatible = "toshiba,tc358768", },
953*4882a593Smuzhiyun { .compatible = "toshiba,tc358778", },
954*4882a593Smuzhiyun { }
955*4882a593Smuzhiyun };
956*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tc358768_of_ids);
957*4882a593Smuzhiyun
tc358768_get_regulators(struct tc358768_priv * priv)958*4882a593Smuzhiyun static int tc358768_get_regulators(struct tc358768_priv *priv)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun int i, ret;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(priv->supplies); ++i)
963*4882a593Smuzhiyun priv->supplies[i].supply = tc358768_supplies[i];
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun ret = devm_regulator_bulk_get(priv->dev, ARRAY_SIZE(priv->supplies),
966*4882a593Smuzhiyun priv->supplies);
967*4882a593Smuzhiyun if (ret < 0)
968*4882a593Smuzhiyun dev_err(priv->dev, "failed to get regulators: %d\n", ret);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun return ret;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
tc358768_i2c_probe(struct i2c_client * client,const struct i2c_device_id * id)973*4882a593Smuzhiyun static int tc358768_i2c_probe(struct i2c_client *client,
974*4882a593Smuzhiyun const struct i2c_device_id *id)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun struct tc358768_priv *priv;
977*4882a593Smuzhiyun struct device *dev = &client->dev;
978*4882a593Smuzhiyun struct device_node *np = dev->of_node;
979*4882a593Smuzhiyun int ret;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun if (!np)
982*4882a593Smuzhiyun return -ENODEV;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
985*4882a593Smuzhiyun if (!priv)
986*4882a593Smuzhiyun return -ENOMEM;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun dev_set_drvdata(dev, priv);
989*4882a593Smuzhiyun priv->dev = dev;
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun ret = tc358768_get_regulators(priv);
992*4882a593Smuzhiyun if (ret)
993*4882a593Smuzhiyun return ret;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun priv->refclk = devm_clk_get(dev, "refclk");
996*4882a593Smuzhiyun if (IS_ERR(priv->refclk))
997*4882a593Smuzhiyun return PTR_ERR(priv->refclk);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun /*
1000*4882a593Smuzhiyun * RESX is low active, to disable tc358768 initially (keep in reset)
1001*4882a593Smuzhiyun * the gpio line must be LOW. This is the ASSERTED state of
1002*4882a593Smuzhiyun * GPIO_ACTIVE_LOW (GPIOD_OUT_HIGH == ASSERTED).
1003*4882a593Smuzhiyun */
1004*4882a593Smuzhiyun priv->reset_gpio = devm_gpiod_get_optional(dev, "reset",
1005*4882a593Smuzhiyun GPIOD_OUT_HIGH);
1006*4882a593Smuzhiyun if (IS_ERR(priv->reset_gpio))
1007*4882a593Smuzhiyun return PTR_ERR(priv->reset_gpio);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun priv->regmap = devm_regmap_init_i2c(client, &tc358768_regmap_config);
1010*4882a593Smuzhiyun if (IS_ERR(priv->regmap)) {
1011*4882a593Smuzhiyun dev_err(dev, "Failed to init regmap\n");
1012*4882a593Smuzhiyun return PTR_ERR(priv->regmap);
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun priv->dsi_host.dev = dev;
1016*4882a593Smuzhiyun priv->dsi_host.ops = &tc358768_dsi_host_ops;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun priv->bridge.funcs = &tc358768_bridge_funcs;
1019*4882a593Smuzhiyun priv->bridge.timings = &default_tc358768_timings;
1020*4882a593Smuzhiyun priv->bridge.of_node = np;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun i2c_set_clientdata(client, priv);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun return mipi_dsi_host_register(&priv->dsi_host);
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
tc358768_i2c_remove(struct i2c_client * client)1027*4882a593Smuzhiyun static int tc358768_i2c_remove(struct i2c_client *client)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun struct tc358768_priv *priv = i2c_get_clientdata(client);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun mipi_dsi_host_unregister(&priv->dsi_host);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun return 0;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun static struct i2c_driver tc358768_driver = {
1037*4882a593Smuzhiyun .driver = {
1038*4882a593Smuzhiyun .name = "tc358768",
1039*4882a593Smuzhiyun .of_match_table = tc358768_of_ids,
1040*4882a593Smuzhiyun },
1041*4882a593Smuzhiyun .id_table = tc358768_i2c_ids,
1042*4882a593Smuzhiyun .probe = tc358768_i2c_probe,
1043*4882a593Smuzhiyun .remove = tc358768_i2c_remove,
1044*4882a593Smuzhiyun };
1045*4882a593Smuzhiyun module_i2c_driver(tc358768_driver);
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@ti.com>");
1048*4882a593Smuzhiyun MODULE_DESCRIPTION("TC358768AXBG/TC358778XBG DSI bridge");
1049*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1050