1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * tc358767 eDP bridge driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016 CogentEmbedded Inc
6*4882a593Smuzhiyun * Author: Andrey Gusakov <andrey.gusakov@cogentembedded.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 2016 Pengutronix, Philipp Zabel <p.zabel@pengutronix.de>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Copyright (C) 2016 Zodiac Inflight Innovations
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Initially based on: drivers/gpu/drm/i2c/tda998x_drv.c
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * Copyright (C) 2012 Texas Instruments
15*4882a593Smuzhiyun * Author: Rob Clark <robdclark@gmail.com>
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <linux/bitfield.h>
19*4882a593Smuzhiyun #include <linux/clk.h>
20*4882a593Smuzhiyun #include <linux/device.h>
21*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
22*4882a593Smuzhiyun #include <linux/i2c.h>
23*4882a593Smuzhiyun #include <linux/kernel.h>
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/regmap.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
29*4882a593Smuzhiyun #include <drm/drm_bridge.h>
30*4882a593Smuzhiyun #include <drm/drm_dp_helper.h>
31*4882a593Smuzhiyun #include <drm/drm_edid.h>
32*4882a593Smuzhiyun #include <drm/drm_of.h>
33*4882a593Smuzhiyun #include <drm/drm_panel.h>
34*4882a593Smuzhiyun #include <drm/drm_print.h>
35*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Registers */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Display Parallel Interface */
40*4882a593Smuzhiyun #define DPIPXLFMT 0x0440
41*4882a593Smuzhiyun #define VS_POL_ACTIVE_LOW (1 << 10)
42*4882a593Smuzhiyun #define HS_POL_ACTIVE_LOW (1 << 9)
43*4882a593Smuzhiyun #define DE_POL_ACTIVE_HIGH (0 << 8)
44*4882a593Smuzhiyun #define SUB_CFG_TYPE_CONFIG1 (0 << 2) /* LSB aligned */
45*4882a593Smuzhiyun #define SUB_CFG_TYPE_CONFIG2 (1 << 2) /* Loosely Packed */
46*4882a593Smuzhiyun #define SUB_CFG_TYPE_CONFIG3 (2 << 2) /* LSB aligned 8-bit */
47*4882a593Smuzhiyun #define DPI_BPP_RGB888 (0 << 0)
48*4882a593Smuzhiyun #define DPI_BPP_RGB666 (1 << 0)
49*4882a593Smuzhiyun #define DPI_BPP_RGB565 (2 << 0)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* Video Path */
52*4882a593Smuzhiyun #define VPCTRL0 0x0450
53*4882a593Smuzhiyun #define VSDELAY GENMASK(31, 20)
54*4882a593Smuzhiyun #define OPXLFMT_RGB666 (0 << 8)
55*4882a593Smuzhiyun #define OPXLFMT_RGB888 (1 << 8)
56*4882a593Smuzhiyun #define FRMSYNC_DISABLED (0 << 4) /* Video Timing Gen Disabled */
57*4882a593Smuzhiyun #define FRMSYNC_ENABLED (1 << 4) /* Video Timing Gen Enabled */
58*4882a593Smuzhiyun #define MSF_DISABLED (0 << 0) /* Magic Square FRC disabled */
59*4882a593Smuzhiyun #define MSF_ENABLED (1 << 0) /* Magic Square FRC enabled */
60*4882a593Smuzhiyun #define HTIM01 0x0454
61*4882a593Smuzhiyun #define HPW GENMASK(8, 0)
62*4882a593Smuzhiyun #define HBPR GENMASK(24, 16)
63*4882a593Smuzhiyun #define HTIM02 0x0458
64*4882a593Smuzhiyun #define HDISPR GENMASK(10, 0)
65*4882a593Smuzhiyun #define HFPR GENMASK(24, 16)
66*4882a593Smuzhiyun #define VTIM01 0x045c
67*4882a593Smuzhiyun #define VSPR GENMASK(7, 0)
68*4882a593Smuzhiyun #define VBPR GENMASK(23, 16)
69*4882a593Smuzhiyun #define VTIM02 0x0460
70*4882a593Smuzhiyun #define VFPR GENMASK(23, 16)
71*4882a593Smuzhiyun #define VDISPR GENMASK(10, 0)
72*4882a593Smuzhiyun #define VFUEN0 0x0464
73*4882a593Smuzhiyun #define VFUEN BIT(0) /* Video Frame Timing Upload */
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* System */
76*4882a593Smuzhiyun #define TC_IDREG 0x0500
77*4882a593Smuzhiyun #define SYSSTAT 0x0508
78*4882a593Smuzhiyun #define SYSCTRL 0x0510
79*4882a593Smuzhiyun #define DP0_AUDSRC_NO_INPUT (0 << 3)
80*4882a593Smuzhiyun #define DP0_AUDSRC_I2S_RX (1 << 3)
81*4882a593Smuzhiyun #define DP0_VIDSRC_NO_INPUT (0 << 0)
82*4882a593Smuzhiyun #define DP0_VIDSRC_DSI_RX (1 << 0)
83*4882a593Smuzhiyun #define DP0_VIDSRC_DPI_RX (2 << 0)
84*4882a593Smuzhiyun #define DP0_VIDSRC_COLOR_BAR (3 << 0)
85*4882a593Smuzhiyun #define SYSRSTENB 0x050c
86*4882a593Smuzhiyun #define ENBI2C (1 << 0)
87*4882a593Smuzhiyun #define ENBLCD0 (1 << 2)
88*4882a593Smuzhiyun #define ENBBM (1 << 3)
89*4882a593Smuzhiyun #define ENBDSIRX (1 << 4)
90*4882a593Smuzhiyun #define ENBREG (1 << 5)
91*4882a593Smuzhiyun #define ENBHDCP (1 << 8)
92*4882a593Smuzhiyun #define GPIOM 0x0540
93*4882a593Smuzhiyun #define GPIOC 0x0544
94*4882a593Smuzhiyun #define GPIOO 0x0548
95*4882a593Smuzhiyun #define GPIOI 0x054c
96*4882a593Smuzhiyun #define INTCTL_G 0x0560
97*4882a593Smuzhiyun #define INTSTS_G 0x0564
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define INT_SYSERR BIT(16)
100*4882a593Smuzhiyun #define INT_GPIO_H(x) (1 << (x == 0 ? 2 : 10))
101*4882a593Smuzhiyun #define INT_GPIO_LC(x) (1 << (x == 0 ? 3 : 11))
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define INT_GP0_LCNT 0x0584
104*4882a593Smuzhiyun #define INT_GP1_LCNT 0x0588
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Control */
107*4882a593Smuzhiyun #define DP0CTL 0x0600
108*4882a593Smuzhiyun #define VID_MN_GEN BIT(6) /* Auto-generate M/N values */
109*4882a593Smuzhiyun #define EF_EN BIT(5) /* Enable Enhanced Framing */
110*4882a593Smuzhiyun #define VID_EN BIT(1) /* Video transmission enable */
111*4882a593Smuzhiyun #define DP_EN BIT(0) /* Enable DPTX function */
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Clocks */
114*4882a593Smuzhiyun #define DP0_VIDMNGEN0 0x0610
115*4882a593Smuzhiyun #define DP0_VIDMNGEN1 0x0614
116*4882a593Smuzhiyun #define DP0_VMNGENSTATUS 0x0618
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* Main Channel */
119*4882a593Smuzhiyun #define DP0_SECSAMPLE 0x0640
120*4882a593Smuzhiyun #define DP0_VIDSYNCDELAY 0x0644
121*4882a593Smuzhiyun #define VID_SYNC_DLY GENMASK(15, 0)
122*4882a593Smuzhiyun #define THRESH_DLY GENMASK(31, 16)
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #define DP0_TOTALVAL 0x0648
125*4882a593Smuzhiyun #define H_TOTAL GENMASK(15, 0)
126*4882a593Smuzhiyun #define V_TOTAL GENMASK(31, 16)
127*4882a593Smuzhiyun #define DP0_STARTVAL 0x064c
128*4882a593Smuzhiyun #define H_START GENMASK(15, 0)
129*4882a593Smuzhiyun #define V_START GENMASK(31, 16)
130*4882a593Smuzhiyun #define DP0_ACTIVEVAL 0x0650
131*4882a593Smuzhiyun #define H_ACT GENMASK(15, 0)
132*4882a593Smuzhiyun #define V_ACT GENMASK(31, 16)
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #define DP0_SYNCVAL 0x0654
135*4882a593Smuzhiyun #define VS_WIDTH GENMASK(30, 16)
136*4882a593Smuzhiyun #define HS_WIDTH GENMASK(14, 0)
137*4882a593Smuzhiyun #define SYNCVAL_HS_POL_ACTIVE_LOW (1 << 15)
138*4882a593Smuzhiyun #define SYNCVAL_VS_POL_ACTIVE_LOW (1 << 31)
139*4882a593Smuzhiyun #define DP0_MISC 0x0658
140*4882a593Smuzhiyun #define TU_SIZE_RECOMMENDED (63) /* LSCLK cycles per TU */
141*4882a593Smuzhiyun #define MAX_TU_SYMBOL GENMASK(28, 23)
142*4882a593Smuzhiyun #define TU_SIZE GENMASK(21, 16)
143*4882a593Smuzhiyun #define BPC_6 (0 << 5)
144*4882a593Smuzhiyun #define BPC_8 (1 << 5)
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* AUX channel */
147*4882a593Smuzhiyun #define DP0_AUXCFG0 0x0660
148*4882a593Smuzhiyun #define DP0_AUXCFG0_BSIZE GENMASK(11, 8)
149*4882a593Smuzhiyun #define DP0_AUXCFG0_ADDR_ONLY BIT(4)
150*4882a593Smuzhiyun #define DP0_AUXCFG1 0x0664
151*4882a593Smuzhiyun #define AUX_RX_FILTER_EN BIT(16)
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define DP0_AUXADDR 0x0668
154*4882a593Smuzhiyun #define DP0_AUXWDATA(i) (0x066c + (i) * 4)
155*4882a593Smuzhiyun #define DP0_AUXRDATA(i) (0x067c + (i) * 4)
156*4882a593Smuzhiyun #define DP0_AUXSTATUS 0x068c
157*4882a593Smuzhiyun #define AUX_BYTES GENMASK(15, 8)
158*4882a593Smuzhiyun #define AUX_STATUS GENMASK(7, 4)
159*4882a593Smuzhiyun #define AUX_TIMEOUT BIT(1)
160*4882a593Smuzhiyun #define AUX_BUSY BIT(0)
161*4882a593Smuzhiyun #define DP0_AUXI2CADR 0x0698
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* Link Training */
164*4882a593Smuzhiyun #define DP0_SRCCTRL 0x06a0
165*4882a593Smuzhiyun #define DP0_SRCCTRL_SCRMBLDIS BIT(13)
166*4882a593Smuzhiyun #define DP0_SRCCTRL_EN810B BIT(12)
167*4882a593Smuzhiyun #define DP0_SRCCTRL_NOTP (0 << 8)
168*4882a593Smuzhiyun #define DP0_SRCCTRL_TP1 (1 << 8)
169*4882a593Smuzhiyun #define DP0_SRCCTRL_TP2 (2 << 8)
170*4882a593Smuzhiyun #define DP0_SRCCTRL_LANESKEW BIT(7)
171*4882a593Smuzhiyun #define DP0_SRCCTRL_SSCG BIT(3)
172*4882a593Smuzhiyun #define DP0_SRCCTRL_LANES_1 (0 << 2)
173*4882a593Smuzhiyun #define DP0_SRCCTRL_LANES_2 (1 << 2)
174*4882a593Smuzhiyun #define DP0_SRCCTRL_BW27 (1 << 1)
175*4882a593Smuzhiyun #define DP0_SRCCTRL_BW162 (0 << 1)
176*4882a593Smuzhiyun #define DP0_SRCCTRL_AUTOCORRECT BIT(0)
177*4882a593Smuzhiyun #define DP0_LTSTAT 0x06d0
178*4882a593Smuzhiyun #define LT_LOOPDONE BIT(13)
179*4882a593Smuzhiyun #define LT_STATUS_MASK (0x1f << 8)
180*4882a593Smuzhiyun #define LT_CHANNEL1_EQ_BITS (DP_CHANNEL_EQ_BITS << 4)
181*4882a593Smuzhiyun #define LT_INTERLANE_ALIGN_DONE BIT(3)
182*4882a593Smuzhiyun #define LT_CHANNEL0_EQ_BITS (DP_CHANNEL_EQ_BITS)
183*4882a593Smuzhiyun #define DP0_SNKLTCHGREQ 0x06d4
184*4882a593Smuzhiyun #define DP0_LTLOOPCTRL 0x06d8
185*4882a593Smuzhiyun #define DP0_SNKLTCTRL 0x06e4
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun #define DP1_SRCCTRL 0x07a0
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* PHY */
190*4882a593Smuzhiyun #define DP_PHY_CTRL 0x0800
191*4882a593Smuzhiyun #define DP_PHY_RST BIT(28) /* DP PHY Global Soft Reset */
192*4882a593Smuzhiyun #define BGREN BIT(25) /* AUX PHY BGR Enable */
193*4882a593Smuzhiyun #define PWR_SW_EN BIT(24) /* PHY Power Switch Enable */
194*4882a593Smuzhiyun #define PHY_M1_RST BIT(12) /* Reset PHY1 Main Channel */
195*4882a593Smuzhiyun #define PHY_RDY BIT(16) /* PHY Main Channels Ready */
196*4882a593Smuzhiyun #define PHY_M0_RST BIT(8) /* Reset PHY0 Main Channel */
197*4882a593Smuzhiyun #define PHY_2LANE BIT(2) /* PHY Enable 2 lanes */
198*4882a593Smuzhiyun #define PHY_A0_EN BIT(1) /* PHY Aux Channel0 Enable */
199*4882a593Smuzhiyun #define PHY_M0_EN BIT(0) /* PHY Main Channel0 Enable */
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* PLL */
202*4882a593Smuzhiyun #define DP0_PLLCTRL 0x0900
203*4882a593Smuzhiyun #define DP1_PLLCTRL 0x0904 /* not defined in DS */
204*4882a593Smuzhiyun #define PXL_PLLCTRL 0x0908
205*4882a593Smuzhiyun #define PLLUPDATE BIT(2)
206*4882a593Smuzhiyun #define PLLBYP BIT(1)
207*4882a593Smuzhiyun #define PLLEN BIT(0)
208*4882a593Smuzhiyun #define PXL_PLLPARAM 0x0914
209*4882a593Smuzhiyun #define IN_SEL_REFCLK (0 << 14)
210*4882a593Smuzhiyun #define SYS_PLLPARAM 0x0918
211*4882a593Smuzhiyun #define REF_FREQ_38M4 (0 << 8) /* 38.4 MHz */
212*4882a593Smuzhiyun #define REF_FREQ_19M2 (1 << 8) /* 19.2 MHz */
213*4882a593Smuzhiyun #define REF_FREQ_26M (2 << 8) /* 26 MHz */
214*4882a593Smuzhiyun #define REF_FREQ_13M (3 << 8) /* 13 MHz */
215*4882a593Smuzhiyun #define SYSCLK_SEL_LSCLK (0 << 4)
216*4882a593Smuzhiyun #define LSCLK_DIV_1 (0 << 0)
217*4882a593Smuzhiyun #define LSCLK_DIV_2 (1 << 0)
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* Test & Debug */
220*4882a593Smuzhiyun #define TSTCTL 0x0a00
221*4882a593Smuzhiyun #define COLOR_R GENMASK(31, 24)
222*4882a593Smuzhiyun #define COLOR_G GENMASK(23, 16)
223*4882a593Smuzhiyun #define COLOR_B GENMASK(15, 8)
224*4882a593Smuzhiyun #define ENI2CFILTER BIT(4)
225*4882a593Smuzhiyun #define COLOR_BAR_MODE GENMASK(1, 0)
226*4882a593Smuzhiyun #define COLOR_BAR_MODE_BARS 2
227*4882a593Smuzhiyun #define PLL_DBG 0x0a04
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun static bool tc_test_pattern;
230*4882a593Smuzhiyun module_param_named(test, tc_test_pattern, bool, 0644);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun struct tc_edp_link {
233*4882a593Smuzhiyun u8 dpcd[DP_RECEIVER_CAP_SIZE];
234*4882a593Smuzhiyun unsigned int rate;
235*4882a593Smuzhiyun u8 num_lanes;
236*4882a593Smuzhiyun u8 assr;
237*4882a593Smuzhiyun bool scrambler_dis;
238*4882a593Smuzhiyun bool spread;
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun struct tc_data {
242*4882a593Smuzhiyun struct device *dev;
243*4882a593Smuzhiyun struct regmap *regmap;
244*4882a593Smuzhiyun struct drm_dp_aux aux;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun struct drm_bridge bridge;
247*4882a593Smuzhiyun struct drm_bridge *panel_bridge;
248*4882a593Smuzhiyun struct drm_connector connector;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* link settings */
251*4882a593Smuzhiyun struct tc_edp_link link;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* current mode */
254*4882a593Smuzhiyun struct drm_display_mode mode;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun u32 rev;
257*4882a593Smuzhiyun u8 assr;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun struct gpio_desc *sd_gpio;
260*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
261*4882a593Smuzhiyun struct clk *refclk;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* do we have IRQ */
264*4882a593Smuzhiyun bool have_irq;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* HPD pin number (0 or 1) or -ENODEV */
267*4882a593Smuzhiyun int hpd_pin;
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
aux_to_tc(struct drm_dp_aux * a)270*4882a593Smuzhiyun static inline struct tc_data *aux_to_tc(struct drm_dp_aux *a)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun return container_of(a, struct tc_data, aux);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
bridge_to_tc(struct drm_bridge * b)275*4882a593Smuzhiyun static inline struct tc_data *bridge_to_tc(struct drm_bridge *b)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun return container_of(b, struct tc_data, bridge);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
connector_to_tc(struct drm_connector * c)280*4882a593Smuzhiyun static inline struct tc_data *connector_to_tc(struct drm_connector *c)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun return container_of(c, struct tc_data, connector);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
tc_poll_timeout(struct tc_data * tc,unsigned int addr,unsigned int cond_mask,unsigned int cond_value,unsigned long sleep_us,u64 timeout_us)285*4882a593Smuzhiyun static inline int tc_poll_timeout(struct tc_data *tc, unsigned int addr,
286*4882a593Smuzhiyun unsigned int cond_mask,
287*4882a593Smuzhiyun unsigned int cond_value,
288*4882a593Smuzhiyun unsigned long sleep_us, u64 timeout_us)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun unsigned int val;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun return regmap_read_poll_timeout(tc->regmap, addr, val,
293*4882a593Smuzhiyun (val & cond_mask) == cond_value,
294*4882a593Smuzhiyun sleep_us, timeout_us);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
tc_aux_wait_busy(struct tc_data * tc)297*4882a593Smuzhiyun static int tc_aux_wait_busy(struct tc_data *tc)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun return tc_poll_timeout(tc, DP0_AUXSTATUS, AUX_BUSY, 0, 100, 100000);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
tc_aux_write_data(struct tc_data * tc,const void * data,size_t size)302*4882a593Smuzhiyun static int tc_aux_write_data(struct tc_data *tc, const void *data,
303*4882a593Smuzhiyun size_t size)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun u32 auxwdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)] = { 0 };
306*4882a593Smuzhiyun int ret, count = ALIGN(size, sizeof(u32));
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun memcpy(auxwdata, data, size);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun ret = regmap_raw_write(tc->regmap, DP0_AUXWDATA(0), auxwdata, count);
311*4882a593Smuzhiyun if (ret)
312*4882a593Smuzhiyun return ret;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun return size;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
tc_aux_read_data(struct tc_data * tc,void * data,size_t size)317*4882a593Smuzhiyun static int tc_aux_read_data(struct tc_data *tc, void *data, size_t size)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun u32 auxrdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)];
320*4882a593Smuzhiyun int ret, count = ALIGN(size, sizeof(u32));
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun ret = regmap_raw_read(tc->regmap, DP0_AUXRDATA(0), auxrdata, count);
323*4882a593Smuzhiyun if (ret)
324*4882a593Smuzhiyun return ret;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun memcpy(data, auxrdata, size);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun return size;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
tc_auxcfg0(struct drm_dp_aux_msg * msg,size_t size)331*4882a593Smuzhiyun static u32 tc_auxcfg0(struct drm_dp_aux_msg *msg, size_t size)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun u32 auxcfg0 = msg->request;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun if (size)
336*4882a593Smuzhiyun auxcfg0 |= FIELD_PREP(DP0_AUXCFG0_BSIZE, size - 1);
337*4882a593Smuzhiyun else
338*4882a593Smuzhiyun auxcfg0 |= DP0_AUXCFG0_ADDR_ONLY;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun return auxcfg0;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
tc_aux_transfer(struct drm_dp_aux * aux,struct drm_dp_aux_msg * msg)343*4882a593Smuzhiyun static ssize_t tc_aux_transfer(struct drm_dp_aux *aux,
344*4882a593Smuzhiyun struct drm_dp_aux_msg *msg)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun struct tc_data *tc = aux_to_tc(aux);
347*4882a593Smuzhiyun size_t size = min_t(size_t, DP_AUX_MAX_PAYLOAD_BYTES - 1, msg->size);
348*4882a593Smuzhiyun u8 request = msg->request & ~DP_AUX_I2C_MOT;
349*4882a593Smuzhiyun u32 auxstatus;
350*4882a593Smuzhiyun int ret;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun ret = tc_aux_wait_busy(tc);
353*4882a593Smuzhiyun if (ret)
354*4882a593Smuzhiyun return ret;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun switch (request) {
357*4882a593Smuzhiyun case DP_AUX_NATIVE_READ:
358*4882a593Smuzhiyun case DP_AUX_I2C_READ:
359*4882a593Smuzhiyun break;
360*4882a593Smuzhiyun case DP_AUX_NATIVE_WRITE:
361*4882a593Smuzhiyun case DP_AUX_I2C_WRITE:
362*4882a593Smuzhiyun if (size) {
363*4882a593Smuzhiyun ret = tc_aux_write_data(tc, msg->buffer, size);
364*4882a593Smuzhiyun if (ret < 0)
365*4882a593Smuzhiyun return ret;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun break;
368*4882a593Smuzhiyun default:
369*4882a593Smuzhiyun return -EINVAL;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* Store address */
373*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0_AUXADDR, msg->address);
374*4882a593Smuzhiyun if (ret)
375*4882a593Smuzhiyun return ret;
376*4882a593Smuzhiyun /* Start transfer */
377*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0_AUXCFG0, tc_auxcfg0(msg, size));
378*4882a593Smuzhiyun if (ret)
379*4882a593Smuzhiyun return ret;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun ret = tc_aux_wait_busy(tc);
382*4882a593Smuzhiyun if (ret)
383*4882a593Smuzhiyun return ret;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun ret = regmap_read(tc->regmap, DP0_AUXSTATUS, &auxstatus);
386*4882a593Smuzhiyun if (ret)
387*4882a593Smuzhiyun return ret;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (auxstatus & AUX_TIMEOUT)
390*4882a593Smuzhiyun return -ETIMEDOUT;
391*4882a593Smuzhiyun /*
392*4882a593Smuzhiyun * For some reason address-only DP_AUX_I2C_WRITE (MOT), still
393*4882a593Smuzhiyun * reports 1 byte transferred in its status. To deal we that
394*4882a593Smuzhiyun * we ignore aux_bytes field if we know that this was an
395*4882a593Smuzhiyun * address-only transfer
396*4882a593Smuzhiyun */
397*4882a593Smuzhiyun if (size)
398*4882a593Smuzhiyun size = FIELD_GET(AUX_BYTES, auxstatus);
399*4882a593Smuzhiyun msg->reply = FIELD_GET(AUX_STATUS, auxstatus);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun switch (request) {
402*4882a593Smuzhiyun case DP_AUX_NATIVE_READ:
403*4882a593Smuzhiyun case DP_AUX_I2C_READ:
404*4882a593Smuzhiyun if (size)
405*4882a593Smuzhiyun return tc_aux_read_data(tc, msg->buffer, size);
406*4882a593Smuzhiyun break;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun return size;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun static const char * const training_pattern1_errors[] = {
413*4882a593Smuzhiyun "No errors",
414*4882a593Smuzhiyun "Aux write error",
415*4882a593Smuzhiyun "Aux read error",
416*4882a593Smuzhiyun "Max voltage reached error",
417*4882a593Smuzhiyun "Loop counter expired error",
418*4882a593Smuzhiyun "res", "res", "res"
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun static const char * const training_pattern2_errors[] = {
422*4882a593Smuzhiyun "No errors",
423*4882a593Smuzhiyun "Aux write error",
424*4882a593Smuzhiyun "Aux read error",
425*4882a593Smuzhiyun "Clock recovery failed error",
426*4882a593Smuzhiyun "Loop counter expired error",
427*4882a593Smuzhiyun "res", "res", "res"
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun
tc_srcctrl(struct tc_data * tc)430*4882a593Smuzhiyun static u32 tc_srcctrl(struct tc_data *tc)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun /*
433*4882a593Smuzhiyun * No training pattern, skew lane 1 data by two LSCLK cycles with
434*4882a593Smuzhiyun * respect to lane 0 data, AutoCorrect Mode = 0
435*4882a593Smuzhiyun */
436*4882a593Smuzhiyun u32 reg = DP0_SRCCTRL_NOTP | DP0_SRCCTRL_LANESKEW | DP0_SRCCTRL_EN810B;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun if (tc->link.scrambler_dis)
439*4882a593Smuzhiyun reg |= DP0_SRCCTRL_SCRMBLDIS; /* Scrambler Disabled */
440*4882a593Smuzhiyun if (tc->link.spread)
441*4882a593Smuzhiyun reg |= DP0_SRCCTRL_SSCG; /* Spread Spectrum Enable */
442*4882a593Smuzhiyun if (tc->link.num_lanes == 2)
443*4882a593Smuzhiyun reg |= DP0_SRCCTRL_LANES_2; /* Two Main Channel Lanes */
444*4882a593Smuzhiyun if (tc->link.rate != 162000)
445*4882a593Smuzhiyun reg |= DP0_SRCCTRL_BW27; /* 2.7 Gbps link */
446*4882a593Smuzhiyun return reg;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
tc_pllupdate(struct tc_data * tc,unsigned int pllctrl)449*4882a593Smuzhiyun static int tc_pllupdate(struct tc_data *tc, unsigned int pllctrl)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun int ret;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun ret = regmap_write(tc->regmap, pllctrl, PLLUPDATE | PLLEN);
454*4882a593Smuzhiyun if (ret)
455*4882a593Smuzhiyun return ret;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /* Wait for PLL to lock: up to 2.09 ms, depending on refclk */
458*4882a593Smuzhiyun usleep_range(3000, 6000);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun return 0;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
tc_pxl_pll_en(struct tc_data * tc,u32 refclk,u32 pixelclock)463*4882a593Smuzhiyun static int tc_pxl_pll_en(struct tc_data *tc, u32 refclk, u32 pixelclock)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun int ret;
466*4882a593Smuzhiyun int i_pre, best_pre = 1;
467*4882a593Smuzhiyun int i_post, best_post = 1;
468*4882a593Smuzhiyun int div, best_div = 1;
469*4882a593Smuzhiyun int mul, best_mul = 1;
470*4882a593Smuzhiyun int delta, best_delta;
471*4882a593Smuzhiyun int ext_div[] = {1, 2, 3, 5, 7};
472*4882a593Smuzhiyun int best_pixelclock = 0;
473*4882a593Smuzhiyun int vco_hi = 0;
474*4882a593Smuzhiyun u32 pxl_pllparam;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun dev_dbg(tc->dev, "PLL: requested %d pixelclock, ref %d\n", pixelclock,
477*4882a593Smuzhiyun refclk);
478*4882a593Smuzhiyun best_delta = pixelclock;
479*4882a593Smuzhiyun /* Loop over all possible ext_divs, skipping invalid configurations */
480*4882a593Smuzhiyun for (i_pre = 0; i_pre < ARRAY_SIZE(ext_div); i_pre++) {
481*4882a593Smuzhiyun /*
482*4882a593Smuzhiyun * refclk / ext_pre_div should be in the 1 to 200 MHz range.
483*4882a593Smuzhiyun * We don't allow any refclk > 200 MHz, only check lower bounds.
484*4882a593Smuzhiyun */
485*4882a593Smuzhiyun if (refclk / ext_div[i_pre] < 1000000)
486*4882a593Smuzhiyun continue;
487*4882a593Smuzhiyun for (i_post = 0; i_post < ARRAY_SIZE(ext_div); i_post++) {
488*4882a593Smuzhiyun for (div = 1; div <= 16; div++) {
489*4882a593Smuzhiyun u32 clk;
490*4882a593Smuzhiyun u64 tmp;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun tmp = pixelclock * ext_div[i_pre] *
493*4882a593Smuzhiyun ext_div[i_post] * div;
494*4882a593Smuzhiyun do_div(tmp, refclk);
495*4882a593Smuzhiyun mul = tmp;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* Check limits */
498*4882a593Smuzhiyun if ((mul < 1) || (mul > 128))
499*4882a593Smuzhiyun continue;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun clk = (refclk / ext_div[i_pre] / div) * mul;
502*4882a593Smuzhiyun /*
503*4882a593Smuzhiyun * refclk * mul / (ext_pre_div * pre_div)
504*4882a593Smuzhiyun * should be in the 150 to 650 MHz range
505*4882a593Smuzhiyun */
506*4882a593Smuzhiyun if ((clk > 650000000) || (clk < 150000000))
507*4882a593Smuzhiyun continue;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun clk = clk / ext_div[i_post];
510*4882a593Smuzhiyun delta = clk - pixelclock;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun if (abs(delta) < abs(best_delta)) {
513*4882a593Smuzhiyun best_pre = i_pre;
514*4882a593Smuzhiyun best_post = i_post;
515*4882a593Smuzhiyun best_div = div;
516*4882a593Smuzhiyun best_mul = mul;
517*4882a593Smuzhiyun best_delta = delta;
518*4882a593Smuzhiyun best_pixelclock = clk;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun if (best_pixelclock == 0) {
524*4882a593Smuzhiyun dev_err(tc->dev, "Failed to calc clock for %d pixelclock\n",
525*4882a593Smuzhiyun pixelclock);
526*4882a593Smuzhiyun return -EINVAL;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun dev_dbg(tc->dev, "PLL: got %d, delta %d\n", best_pixelclock,
530*4882a593Smuzhiyun best_delta);
531*4882a593Smuzhiyun dev_dbg(tc->dev, "PLL: %d / %d / %d * %d / %d\n", refclk,
532*4882a593Smuzhiyun ext_div[best_pre], best_div, best_mul, ext_div[best_post]);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* if VCO >= 300 MHz */
535*4882a593Smuzhiyun if (refclk / ext_div[best_pre] / best_div * best_mul >= 300000000)
536*4882a593Smuzhiyun vco_hi = 1;
537*4882a593Smuzhiyun /* see DS */
538*4882a593Smuzhiyun if (best_div == 16)
539*4882a593Smuzhiyun best_div = 0;
540*4882a593Smuzhiyun if (best_mul == 128)
541*4882a593Smuzhiyun best_mul = 0;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /* Power up PLL and switch to bypass */
544*4882a593Smuzhiyun ret = regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP | PLLEN);
545*4882a593Smuzhiyun if (ret)
546*4882a593Smuzhiyun return ret;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun pxl_pllparam = vco_hi << 24; /* For PLL VCO >= 300 MHz = 1 */
549*4882a593Smuzhiyun pxl_pllparam |= ext_div[best_pre] << 20; /* External Pre-divider */
550*4882a593Smuzhiyun pxl_pllparam |= ext_div[best_post] << 16; /* External Post-divider */
551*4882a593Smuzhiyun pxl_pllparam |= IN_SEL_REFCLK; /* Use RefClk as PLL input */
552*4882a593Smuzhiyun pxl_pllparam |= best_div << 8; /* Divider for PLL RefClk */
553*4882a593Smuzhiyun pxl_pllparam |= best_mul; /* Multiplier for PLL */
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun ret = regmap_write(tc->regmap, PXL_PLLPARAM, pxl_pllparam);
556*4882a593Smuzhiyun if (ret)
557*4882a593Smuzhiyun return ret;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* Force PLL parameter update and disable bypass */
560*4882a593Smuzhiyun return tc_pllupdate(tc, PXL_PLLCTRL);
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
tc_pxl_pll_dis(struct tc_data * tc)563*4882a593Smuzhiyun static int tc_pxl_pll_dis(struct tc_data *tc)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun /* Enable PLL bypass, power down PLL */
566*4882a593Smuzhiyun return regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
tc_stream_clock_calc(struct tc_data * tc)569*4882a593Smuzhiyun static int tc_stream_clock_calc(struct tc_data *tc)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun /*
572*4882a593Smuzhiyun * If the Stream clock and Link Symbol clock are
573*4882a593Smuzhiyun * asynchronous with each other, the value of M changes over
574*4882a593Smuzhiyun * time. This way of generating link clock and stream
575*4882a593Smuzhiyun * clock is called Asynchronous Clock mode. The value M
576*4882a593Smuzhiyun * must change while the value N stays constant. The
577*4882a593Smuzhiyun * value of N in this Asynchronous Clock mode must be set
578*4882a593Smuzhiyun * to 2^15 or 32,768.
579*4882a593Smuzhiyun *
580*4882a593Smuzhiyun * LSCLK = 1/10 of high speed link clock
581*4882a593Smuzhiyun *
582*4882a593Smuzhiyun * f_STRMCLK = M/N * f_LSCLK
583*4882a593Smuzhiyun * M/N = f_STRMCLK / f_LSCLK
584*4882a593Smuzhiyun *
585*4882a593Smuzhiyun */
586*4882a593Smuzhiyun return regmap_write(tc->regmap, DP0_VIDMNGEN1, 32768);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
tc_set_syspllparam(struct tc_data * tc)589*4882a593Smuzhiyun static int tc_set_syspllparam(struct tc_data *tc)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun unsigned long rate;
592*4882a593Smuzhiyun u32 pllparam = SYSCLK_SEL_LSCLK | LSCLK_DIV_2;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun rate = clk_get_rate(tc->refclk);
595*4882a593Smuzhiyun switch (rate) {
596*4882a593Smuzhiyun case 38400000:
597*4882a593Smuzhiyun pllparam |= REF_FREQ_38M4;
598*4882a593Smuzhiyun break;
599*4882a593Smuzhiyun case 26000000:
600*4882a593Smuzhiyun pllparam |= REF_FREQ_26M;
601*4882a593Smuzhiyun break;
602*4882a593Smuzhiyun case 19200000:
603*4882a593Smuzhiyun pllparam |= REF_FREQ_19M2;
604*4882a593Smuzhiyun break;
605*4882a593Smuzhiyun case 13000000:
606*4882a593Smuzhiyun pllparam |= REF_FREQ_13M;
607*4882a593Smuzhiyun break;
608*4882a593Smuzhiyun default:
609*4882a593Smuzhiyun dev_err(tc->dev, "Invalid refclk rate: %lu Hz\n", rate);
610*4882a593Smuzhiyun return -EINVAL;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun return regmap_write(tc->regmap, SYS_PLLPARAM, pllparam);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
tc_aux_link_setup(struct tc_data * tc)616*4882a593Smuzhiyun static int tc_aux_link_setup(struct tc_data *tc)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun int ret;
619*4882a593Smuzhiyun u32 dp0_auxcfg1;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun /* Setup DP-PHY / PLL */
622*4882a593Smuzhiyun ret = tc_set_syspllparam(tc);
623*4882a593Smuzhiyun if (ret)
624*4882a593Smuzhiyun goto err;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP_PHY_CTRL,
627*4882a593Smuzhiyun BGREN | PWR_SW_EN | PHY_A0_EN);
628*4882a593Smuzhiyun if (ret)
629*4882a593Smuzhiyun goto err;
630*4882a593Smuzhiyun /*
631*4882a593Smuzhiyun * Initially PLLs are in bypass. Force PLL parameter update,
632*4882a593Smuzhiyun * disable PLL bypass, enable PLL
633*4882a593Smuzhiyun */
634*4882a593Smuzhiyun ret = tc_pllupdate(tc, DP0_PLLCTRL);
635*4882a593Smuzhiyun if (ret)
636*4882a593Smuzhiyun goto err;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun ret = tc_pllupdate(tc, DP1_PLLCTRL);
639*4882a593Smuzhiyun if (ret)
640*4882a593Smuzhiyun goto err;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 100, 100000);
643*4882a593Smuzhiyun if (ret == -ETIMEDOUT) {
644*4882a593Smuzhiyun dev_err(tc->dev, "Timeout waiting for PHY to become ready");
645*4882a593Smuzhiyun return ret;
646*4882a593Smuzhiyun } else if (ret) {
647*4882a593Smuzhiyun goto err;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun /* Setup AUX link */
651*4882a593Smuzhiyun dp0_auxcfg1 = AUX_RX_FILTER_EN;
652*4882a593Smuzhiyun dp0_auxcfg1 |= 0x06 << 8; /* Aux Bit Period Calculator Threshold */
653*4882a593Smuzhiyun dp0_auxcfg1 |= 0x3f << 0; /* Aux Response Timeout Timer */
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0_AUXCFG1, dp0_auxcfg1);
656*4882a593Smuzhiyun if (ret)
657*4882a593Smuzhiyun goto err;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun return 0;
660*4882a593Smuzhiyun err:
661*4882a593Smuzhiyun dev_err(tc->dev, "tc_aux_link_setup failed: %d\n", ret);
662*4882a593Smuzhiyun return ret;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
tc_get_display_props(struct tc_data * tc)665*4882a593Smuzhiyun static int tc_get_display_props(struct tc_data *tc)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun u8 revision, num_lanes;
668*4882a593Smuzhiyun unsigned int rate;
669*4882a593Smuzhiyun int ret;
670*4882a593Smuzhiyun u8 reg;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun /* Read DP Rx Link Capability */
673*4882a593Smuzhiyun ret = drm_dp_dpcd_read(&tc->aux, DP_DPCD_REV, tc->link.dpcd,
674*4882a593Smuzhiyun DP_RECEIVER_CAP_SIZE);
675*4882a593Smuzhiyun if (ret < 0)
676*4882a593Smuzhiyun goto err_dpcd_read;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun revision = tc->link.dpcd[DP_DPCD_REV];
679*4882a593Smuzhiyun rate = drm_dp_max_link_rate(tc->link.dpcd);
680*4882a593Smuzhiyun num_lanes = drm_dp_max_lane_count(tc->link.dpcd);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun if (rate != 162000 && rate != 270000) {
683*4882a593Smuzhiyun dev_dbg(tc->dev, "Falling to 2.7 Gbps rate\n");
684*4882a593Smuzhiyun rate = 270000;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun tc->link.rate = rate;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun if (num_lanes > 2) {
690*4882a593Smuzhiyun dev_dbg(tc->dev, "Falling to 2 lanes\n");
691*4882a593Smuzhiyun num_lanes = 2;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun tc->link.num_lanes = num_lanes;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun ret = drm_dp_dpcd_readb(&tc->aux, DP_MAX_DOWNSPREAD, ®);
697*4882a593Smuzhiyun if (ret < 0)
698*4882a593Smuzhiyun goto err_dpcd_read;
699*4882a593Smuzhiyun tc->link.spread = reg & DP_MAX_DOWNSPREAD_0_5;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun ret = drm_dp_dpcd_readb(&tc->aux, DP_MAIN_LINK_CHANNEL_CODING, ®);
702*4882a593Smuzhiyun if (ret < 0)
703*4882a593Smuzhiyun goto err_dpcd_read;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun tc->link.scrambler_dis = false;
706*4882a593Smuzhiyun /* read assr */
707*4882a593Smuzhiyun ret = drm_dp_dpcd_readb(&tc->aux, DP_EDP_CONFIGURATION_SET, ®);
708*4882a593Smuzhiyun if (ret < 0)
709*4882a593Smuzhiyun goto err_dpcd_read;
710*4882a593Smuzhiyun tc->link.assr = reg & DP_ALTERNATE_SCRAMBLER_RESET_ENABLE;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun dev_dbg(tc->dev, "DPCD rev: %d.%d, rate: %s, lanes: %d, framing: %s\n",
713*4882a593Smuzhiyun revision >> 4, revision & 0x0f,
714*4882a593Smuzhiyun (tc->link.rate == 162000) ? "1.62Gbps" : "2.7Gbps",
715*4882a593Smuzhiyun tc->link.num_lanes,
716*4882a593Smuzhiyun drm_dp_enhanced_frame_cap(tc->link.dpcd) ?
717*4882a593Smuzhiyun "enhanced" : "default");
718*4882a593Smuzhiyun dev_dbg(tc->dev, "Downspread: %s, scrambler: %s\n",
719*4882a593Smuzhiyun tc->link.spread ? "0.5%" : "0.0%",
720*4882a593Smuzhiyun tc->link.scrambler_dis ? "disabled" : "enabled");
721*4882a593Smuzhiyun dev_dbg(tc->dev, "Display ASSR: %d, TC358767 ASSR: %d\n",
722*4882a593Smuzhiyun tc->link.assr, tc->assr);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun return 0;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun err_dpcd_read:
727*4882a593Smuzhiyun dev_err(tc->dev, "failed to read DPCD: %d\n", ret);
728*4882a593Smuzhiyun return ret;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
tc_set_video_mode(struct tc_data * tc,const struct drm_display_mode * mode)731*4882a593Smuzhiyun static int tc_set_video_mode(struct tc_data *tc,
732*4882a593Smuzhiyun const struct drm_display_mode *mode)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun int ret;
735*4882a593Smuzhiyun int vid_sync_dly;
736*4882a593Smuzhiyun int max_tu_symbol;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun int left_margin = mode->htotal - mode->hsync_end;
739*4882a593Smuzhiyun int right_margin = mode->hsync_start - mode->hdisplay;
740*4882a593Smuzhiyun int hsync_len = mode->hsync_end - mode->hsync_start;
741*4882a593Smuzhiyun int upper_margin = mode->vtotal - mode->vsync_end;
742*4882a593Smuzhiyun int lower_margin = mode->vsync_start - mode->vdisplay;
743*4882a593Smuzhiyun int vsync_len = mode->vsync_end - mode->vsync_start;
744*4882a593Smuzhiyun u32 dp0_syncval;
745*4882a593Smuzhiyun u32 bits_per_pixel = 24;
746*4882a593Smuzhiyun u32 in_bw, out_bw;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /*
749*4882a593Smuzhiyun * Recommended maximum number of symbols transferred in a transfer unit:
750*4882a593Smuzhiyun * DIV_ROUND_UP((input active video bandwidth in bytes) * tu_size,
751*4882a593Smuzhiyun * (output active video bandwidth in bytes))
752*4882a593Smuzhiyun * Must be less than tu_size.
753*4882a593Smuzhiyun */
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun in_bw = mode->clock * bits_per_pixel / 8;
756*4882a593Smuzhiyun out_bw = tc->link.num_lanes * tc->link.rate;
757*4882a593Smuzhiyun max_tu_symbol = DIV_ROUND_UP(in_bw * TU_SIZE_RECOMMENDED, out_bw);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun dev_dbg(tc->dev, "set mode %dx%d\n",
760*4882a593Smuzhiyun mode->hdisplay, mode->vdisplay);
761*4882a593Smuzhiyun dev_dbg(tc->dev, "H margin %d,%d sync %d\n",
762*4882a593Smuzhiyun left_margin, right_margin, hsync_len);
763*4882a593Smuzhiyun dev_dbg(tc->dev, "V margin %d,%d sync %d\n",
764*4882a593Smuzhiyun upper_margin, lower_margin, vsync_len);
765*4882a593Smuzhiyun dev_dbg(tc->dev, "total: %dx%d\n", mode->htotal, mode->vtotal);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun /*
769*4882a593Smuzhiyun * LCD Ctl Frame Size
770*4882a593Smuzhiyun * datasheet is not clear of vsdelay in case of DPI
771*4882a593Smuzhiyun * assume we do not need any delay when DPI is a source of
772*4882a593Smuzhiyun * sync signals
773*4882a593Smuzhiyun */
774*4882a593Smuzhiyun ret = regmap_write(tc->regmap, VPCTRL0,
775*4882a593Smuzhiyun FIELD_PREP(VSDELAY, 0) |
776*4882a593Smuzhiyun OPXLFMT_RGB888 | FRMSYNC_DISABLED | MSF_DISABLED);
777*4882a593Smuzhiyun if (ret)
778*4882a593Smuzhiyun return ret;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun ret = regmap_write(tc->regmap, HTIM01,
781*4882a593Smuzhiyun FIELD_PREP(HBPR, ALIGN(left_margin, 2)) |
782*4882a593Smuzhiyun FIELD_PREP(HPW, ALIGN(hsync_len, 2)));
783*4882a593Smuzhiyun if (ret)
784*4882a593Smuzhiyun return ret;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun ret = regmap_write(tc->regmap, HTIM02,
787*4882a593Smuzhiyun FIELD_PREP(HDISPR, ALIGN(mode->hdisplay, 2)) |
788*4882a593Smuzhiyun FIELD_PREP(HFPR, ALIGN(right_margin, 2)));
789*4882a593Smuzhiyun if (ret)
790*4882a593Smuzhiyun return ret;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun ret = regmap_write(tc->regmap, VTIM01,
793*4882a593Smuzhiyun FIELD_PREP(VBPR, upper_margin) |
794*4882a593Smuzhiyun FIELD_PREP(VSPR, vsync_len));
795*4882a593Smuzhiyun if (ret)
796*4882a593Smuzhiyun return ret;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun ret = regmap_write(tc->regmap, VTIM02,
799*4882a593Smuzhiyun FIELD_PREP(VFPR, lower_margin) |
800*4882a593Smuzhiyun FIELD_PREP(VDISPR, mode->vdisplay));
801*4882a593Smuzhiyun if (ret)
802*4882a593Smuzhiyun return ret;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun ret = regmap_write(tc->regmap, VFUEN0, VFUEN); /* update settings */
805*4882a593Smuzhiyun if (ret)
806*4882a593Smuzhiyun return ret;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun /* Test pattern settings */
809*4882a593Smuzhiyun ret = regmap_write(tc->regmap, TSTCTL,
810*4882a593Smuzhiyun FIELD_PREP(COLOR_R, 120) |
811*4882a593Smuzhiyun FIELD_PREP(COLOR_G, 20) |
812*4882a593Smuzhiyun FIELD_PREP(COLOR_B, 99) |
813*4882a593Smuzhiyun ENI2CFILTER |
814*4882a593Smuzhiyun FIELD_PREP(COLOR_BAR_MODE, COLOR_BAR_MODE_BARS));
815*4882a593Smuzhiyun if (ret)
816*4882a593Smuzhiyun return ret;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun /* DP Main Stream Attributes */
819*4882a593Smuzhiyun vid_sync_dly = hsync_len + left_margin + mode->hdisplay;
820*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0_VIDSYNCDELAY,
821*4882a593Smuzhiyun FIELD_PREP(THRESH_DLY, max_tu_symbol) |
822*4882a593Smuzhiyun FIELD_PREP(VID_SYNC_DLY, vid_sync_dly));
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0_TOTALVAL,
825*4882a593Smuzhiyun FIELD_PREP(H_TOTAL, mode->htotal) |
826*4882a593Smuzhiyun FIELD_PREP(V_TOTAL, mode->vtotal));
827*4882a593Smuzhiyun if (ret)
828*4882a593Smuzhiyun return ret;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0_STARTVAL,
831*4882a593Smuzhiyun FIELD_PREP(H_START, left_margin + hsync_len) |
832*4882a593Smuzhiyun FIELD_PREP(V_START, upper_margin + vsync_len));
833*4882a593Smuzhiyun if (ret)
834*4882a593Smuzhiyun return ret;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0_ACTIVEVAL,
837*4882a593Smuzhiyun FIELD_PREP(V_ACT, mode->vdisplay) |
838*4882a593Smuzhiyun FIELD_PREP(H_ACT, mode->hdisplay));
839*4882a593Smuzhiyun if (ret)
840*4882a593Smuzhiyun return ret;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun dp0_syncval = FIELD_PREP(VS_WIDTH, vsync_len) |
843*4882a593Smuzhiyun FIELD_PREP(HS_WIDTH, hsync_len);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_NVSYNC)
846*4882a593Smuzhiyun dp0_syncval |= SYNCVAL_VS_POL_ACTIVE_LOW;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_NHSYNC)
849*4882a593Smuzhiyun dp0_syncval |= SYNCVAL_HS_POL_ACTIVE_LOW;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0_SYNCVAL, dp0_syncval);
852*4882a593Smuzhiyun if (ret)
853*4882a593Smuzhiyun return ret;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DPIPXLFMT,
856*4882a593Smuzhiyun VS_POL_ACTIVE_LOW | HS_POL_ACTIVE_LOW |
857*4882a593Smuzhiyun DE_POL_ACTIVE_HIGH | SUB_CFG_TYPE_CONFIG1 |
858*4882a593Smuzhiyun DPI_BPP_RGB888);
859*4882a593Smuzhiyun if (ret)
860*4882a593Smuzhiyun return ret;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0_MISC,
863*4882a593Smuzhiyun FIELD_PREP(MAX_TU_SYMBOL, max_tu_symbol) |
864*4882a593Smuzhiyun FIELD_PREP(TU_SIZE, TU_SIZE_RECOMMENDED) |
865*4882a593Smuzhiyun BPC_8);
866*4882a593Smuzhiyun if (ret)
867*4882a593Smuzhiyun return ret;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun return 0;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
tc_wait_link_training(struct tc_data * tc)872*4882a593Smuzhiyun static int tc_wait_link_training(struct tc_data *tc)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun u32 value;
875*4882a593Smuzhiyun int ret;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun ret = tc_poll_timeout(tc, DP0_LTSTAT, LT_LOOPDONE,
878*4882a593Smuzhiyun LT_LOOPDONE, 500, 100000);
879*4882a593Smuzhiyun if (ret) {
880*4882a593Smuzhiyun dev_err(tc->dev, "Link training timeout waiting for LT_LOOPDONE!\n");
881*4882a593Smuzhiyun return ret;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun ret = regmap_read(tc->regmap, DP0_LTSTAT, &value);
885*4882a593Smuzhiyun if (ret)
886*4882a593Smuzhiyun return ret;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun return (value >> 8) & 0x7;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
tc_main_link_enable(struct tc_data * tc)891*4882a593Smuzhiyun static int tc_main_link_enable(struct tc_data *tc)
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun struct drm_dp_aux *aux = &tc->aux;
894*4882a593Smuzhiyun struct device *dev = tc->dev;
895*4882a593Smuzhiyun u32 dp_phy_ctrl;
896*4882a593Smuzhiyun u32 value;
897*4882a593Smuzhiyun int ret;
898*4882a593Smuzhiyun u8 tmp[DP_LINK_STATUS_SIZE];
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun dev_dbg(tc->dev, "link enable\n");
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun ret = regmap_read(tc->regmap, DP0CTL, &value);
903*4882a593Smuzhiyun if (ret)
904*4882a593Smuzhiyun return ret;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun if (WARN_ON(value & DP_EN)) {
907*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0CTL, 0);
908*4882a593Smuzhiyun if (ret)
909*4882a593Smuzhiyun return ret;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc));
913*4882a593Smuzhiyun if (ret)
914*4882a593Smuzhiyun return ret;
915*4882a593Smuzhiyun /* SSCG and BW27 on DP1 must be set to the same as on DP0 */
916*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP1_SRCCTRL,
917*4882a593Smuzhiyun (tc->link.spread ? DP0_SRCCTRL_SSCG : 0) |
918*4882a593Smuzhiyun ((tc->link.rate != 162000) ? DP0_SRCCTRL_BW27 : 0));
919*4882a593Smuzhiyun if (ret)
920*4882a593Smuzhiyun return ret;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun ret = tc_set_syspllparam(tc);
923*4882a593Smuzhiyun if (ret)
924*4882a593Smuzhiyun return ret;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun /* Setup Main Link */
927*4882a593Smuzhiyun dp_phy_ctrl = BGREN | PWR_SW_EN | PHY_A0_EN | PHY_M0_EN;
928*4882a593Smuzhiyun if (tc->link.num_lanes == 2)
929*4882a593Smuzhiyun dp_phy_ctrl |= PHY_2LANE;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
932*4882a593Smuzhiyun if (ret)
933*4882a593Smuzhiyun return ret;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /* PLL setup */
936*4882a593Smuzhiyun ret = tc_pllupdate(tc, DP0_PLLCTRL);
937*4882a593Smuzhiyun if (ret)
938*4882a593Smuzhiyun return ret;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun ret = tc_pllupdate(tc, DP1_PLLCTRL);
941*4882a593Smuzhiyun if (ret)
942*4882a593Smuzhiyun return ret;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /* Reset/Enable Main Links */
945*4882a593Smuzhiyun dp_phy_ctrl |= DP_PHY_RST | PHY_M1_RST | PHY_M0_RST;
946*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
947*4882a593Smuzhiyun usleep_range(100, 200);
948*4882a593Smuzhiyun dp_phy_ctrl &= ~(DP_PHY_RST | PHY_M1_RST | PHY_M0_RST);
949*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 500, 100000);
952*4882a593Smuzhiyun if (ret) {
953*4882a593Smuzhiyun dev_err(dev, "timeout waiting for phy become ready");
954*4882a593Smuzhiyun return ret;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun /* Set misc: 8 bits per color */
958*4882a593Smuzhiyun ret = regmap_update_bits(tc->regmap, DP0_MISC, BPC_8, BPC_8);
959*4882a593Smuzhiyun if (ret)
960*4882a593Smuzhiyun return ret;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /*
963*4882a593Smuzhiyun * ASSR mode
964*4882a593Smuzhiyun * on TC358767 side ASSR configured through strap pin
965*4882a593Smuzhiyun * seems there is no way to change this setting from SW
966*4882a593Smuzhiyun *
967*4882a593Smuzhiyun * check is tc configured for same mode
968*4882a593Smuzhiyun */
969*4882a593Smuzhiyun if (tc->assr != tc->link.assr) {
970*4882a593Smuzhiyun dev_dbg(dev, "Trying to set display to ASSR: %d\n",
971*4882a593Smuzhiyun tc->assr);
972*4882a593Smuzhiyun /* try to set ASSR on display side */
973*4882a593Smuzhiyun tmp[0] = tc->assr;
974*4882a593Smuzhiyun ret = drm_dp_dpcd_writeb(aux, DP_EDP_CONFIGURATION_SET, tmp[0]);
975*4882a593Smuzhiyun if (ret < 0)
976*4882a593Smuzhiyun goto err_dpcd_read;
977*4882a593Smuzhiyun /* read back */
978*4882a593Smuzhiyun ret = drm_dp_dpcd_readb(aux, DP_EDP_CONFIGURATION_SET, tmp);
979*4882a593Smuzhiyun if (ret < 0)
980*4882a593Smuzhiyun goto err_dpcd_read;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun if (tmp[0] != tc->assr) {
983*4882a593Smuzhiyun dev_dbg(dev, "Failed to switch display ASSR to %d, falling back to unscrambled mode\n",
984*4882a593Smuzhiyun tc->assr);
985*4882a593Smuzhiyun /* trying with disabled scrambler */
986*4882a593Smuzhiyun tc->link.scrambler_dis = true;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun /* Setup Link & DPRx Config for Training */
991*4882a593Smuzhiyun tmp[0] = drm_dp_link_rate_to_bw_code(tc->link.rate);
992*4882a593Smuzhiyun tmp[1] = tc->link.num_lanes;
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun if (drm_dp_enhanced_frame_cap(tc->link.dpcd))
995*4882a593Smuzhiyun tmp[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun ret = drm_dp_dpcd_write(aux, DP_LINK_BW_SET, tmp, 2);
998*4882a593Smuzhiyun if (ret < 0)
999*4882a593Smuzhiyun goto err_dpcd_write;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun /* DOWNSPREAD_CTRL */
1002*4882a593Smuzhiyun tmp[0] = tc->link.spread ? DP_SPREAD_AMP_0_5 : 0x00;
1003*4882a593Smuzhiyun /* MAIN_LINK_CHANNEL_CODING_SET */
1004*4882a593Smuzhiyun tmp[1] = DP_SET_ANSI_8B10B;
1005*4882a593Smuzhiyun ret = drm_dp_dpcd_write(aux, DP_DOWNSPREAD_CTRL, tmp, 2);
1006*4882a593Smuzhiyun if (ret < 0)
1007*4882a593Smuzhiyun goto err_dpcd_write;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun /* Reset voltage-swing & pre-emphasis */
1010*4882a593Smuzhiyun tmp[0] = tmp[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 |
1011*4882a593Smuzhiyun DP_TRAIN_PRE_EMPH_LEVEL_0;
1012*4882a593Smuzhiyun ret = drm_dp_dpcd_write(aux, DP_TRAINING_LANE0_SET, tmp, 2);
1013*4882a593Smuzhiyun if (ret < 0)
1014*4882a593Smuzhiyun goto err_dpcd_write;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun /* Clock-Recovery */
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun /* Set DPCD 0x102 for Training Pattern 1 */
1019*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0_SNKLTCTRL,
1020*4882a593Smuzhiyun DP_LINK_SCRAMBLING_DISABLE |
1021*4882a593Smuzhiyun DP_TRAINING_PATTERN_1);
1022*4882a593Smuzhiyun if (ret)
1023*4882a593Smuzhiyun return ret;
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0_LTLOOPCTRL,
1026*4882a593Smuzhiyun (15 << 28) | /* Defer Iteration Count */
1027*4882a593Smuzhiyun (15 << 24) | /* Loop Iteration Count */
1028*4882a593Smuzhiyun (0xd << 0)); /* Loop Timer Delay */
1029*4882a593Smuzhiyun if (ret)
1030*4882a593Smuzhiyun return ret;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0_SRCCTRL,
1033*4882a593Smuzhiyun tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS |
1034*4882a593Smuzhiyun DP0_SRCCTRL_AUTOCORRECT |
1035*4882a593Smuzhiyun DP0_SRCCTRL_TP1);
1036*4882a593Smuzhiyun if (ret)
1037*4882a593Smuzhiyun return ret;
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun /* Enable DP0 to start Link Training */
1040*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0CTL,
1041*4882a593Smuzhiyun (drm_dp_enhanced_frame_cap(tc->link.dpcd) ?
1042*4882a593Smuzhiyun EF_EN : 0) | DP_EN);
1043*4882a593Smuzhiyun if (ret)
1044*4882a593Smuzhiyun return ret;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun /* wait */
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun ret = tc_wait_link_training(tc);
1049*4882a593Smuzhiyun if (ret < 0)
1050*4882a593Smuzhiyun return ret;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun if (ret) {
1053*4882a593Smuzhiyun dev_err(tc->dev, "Link training phase 1 failed: %s\n",
1054*4882a593Smuzhiyun training_pattern1_errors[ret]);
1055*4882a593Smuzhiyun return -ENODEV;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun /* Channel Equalization */
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun /* Set DPCD 0x102 for Training Pattern 2 */
1061*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0_SNKLTCTRL,
1062*4882a593Smuzhiyun DP_LINK_SCRAMBLING_DISABLE |
1063*4882a593Smuzhiyun DP_TRAINING_PATTERN_2);
1064*4882a593Smuzhiyun if (ret)
1065*4882a593Smuzhiyun return ret;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0_SRCCTRL,
1068*4882a593Smuzhiyun tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS |
1069*4882a593Smuzhiyun DP0_SRCCTRL_AUTOCORRECT |
1070*4882a593Smuzhiyun DP0_SRCCTRL_TP2);
1071*4882a593Smuzhiyun if (ret)
1072*4882a593Smuzhiyun return ret;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun /* wait */
1075*4882a593Smuzhiyun ret = tc_wait_link_training(tc);
1076*4882a593Smuzhiyun if (ret < 0)
1077*4882a593Smuzhiyun return ret;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun if (ret) {
1080*4882a593Smuzhiyun dev_err(tc->dev, "Link training phase 2 failed: %s\n",
1081*4882a593Smuzhiyun training_pattern2_errors[ret]);
1082*4882a593Smuzhiyun return -ENODEV;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun /*
1086*4882a593Smuzhiyun * Toshiba's documentation suggests to first clear DPCD 0x102, then
1087*4882a593Smuzhiyun * clear the training pattern bit in DP0_SRCCTRL. Testing shows
1088*4882a593Smuzhiyun * that the link sometimes drops if those steps are done in that order,
1089*4882a593Smuzhiyun * but if the steps are done in reverse order, the link stays up.
1090*4882a593Smuzhiyun *
1091*4882a593Smuzhiyun * So we do the steps differently than documented here.
1092*4882a593Smuzhiyun */
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun /* Clear Training Pattern, set AutoCorrect Mode = 1 */
1095*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc) |
1096*4882a593Smuzhiyun DP0_SRCCTRL_AUTOCORRECT);
1097*4882a593Smuzhiyun if (ret)
1098*4882a593Smuzhiyun return ret;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun /* Clear DPCD 0x102 */
1101*4882a593Smuzhiyun /* Note: Can Not use DP0_SNKLTCTRL (0x06E4) short cut */
1102*4882a593Smuzhiyun tmp[0] = tc->link.scrambler_dis ? DP_LINK_SCRAMBLING_DISABLE : 0x00;
1103*4882a593Smuzhiyun ret = drm_dp_dpcd_writeb(aux, DP_TRAINING_PATTERN_SET, tmp[0]);
1104*4882a593Smuzhiyun if (ret < 0)
1105*4882a593Smuzhiyun goto err_dpcd_write;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun /* Check link status */
1108*4882a593Smuzhiyun ret = drm_dp_dpcd_read_link_status(aux, tmp);
1109*4882a593Smuzhiyun if (ret < 0)
1110*4882a593Smuzhiyun goto err_dpcd_read;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun ret = 0;
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun value = tmp[0] & DP_CHANNEL_EQ_BITS;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun if (value != DP_CHANNEL_EQ_BITS) {
1117*4882a593Smuzhiyun dev_err(tc->dev, "Lane 0 failed: %x\n", value);
1118*4882a593Smuzhiyun ret = -ENODEV;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun if (tc->link.num_lanes == 2) {
1122*4882a593Smuzhiyun value = (tmp[0] >> 4) & DP_CHANNEL_EQ_BITS;
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun if (value != DP_CHANNEL_EQ_BITS) {
1125*4882a593Smuzhiyun dev_err(tc->dev, "Lane 1 failed: %x\n", value);
1126*4882a593Smuzhiyun ret = -ENODEV;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun if (!(tmp[2] & DP_INTERLANE_ALIGN_DONE)) {
1130*4882a593Smuzhiyun dev_err(tc->dev, "Interlane align failed\n");
1131*4882a593Smuzhiyun ret = -ENODEV;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun if (ret) {
1136*4882a593Smuzhiyun dev_err(dev, "0x0202 LANE0_1_STATUS: 0x%02x\n", tmp[0]);
1137*4882a593Smuzhiyun dev_err(dev, "0x0203 LANE2_3_STATUS 0x%02x\n", tmp[1]);
1138*4882a593Smuzhiyun dev_err(dev, "0x0204 LANE_ALIGN_STATUS_UPDATED: 0x%02x\n", tmp[2]);
1139*4882a593Smuzhiyun dev_err(dev, "0x0205 SINK_STATUS: 0x%02x\n", tmp[3]);
1140*4882a593Smuzhiyun dev_err(dev, "0x0206 ADJUST_REQUEST_LANE0_1: 0x%02x\n", tmp[4]);
1141*4882a593Smuzhiyun dev_err(dev, "0x0207 ADJUST_REQUEST_LANE2_3: 0x%02x\n", tmp[5]);
1142*4882a593Smuzhiyun return ret;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun return 0;
1146*4882a593Smuzhiyun err_dpcd_read:
1147*4882a593Smuzhiyun dev_err(tc->dev, "Failed to read DPCD: %d\n", ret);
1148*4882a593Smuzhiyun return ret;
1149*4882a593Smuzhiyun err_dpcd_write:
1150*4882a593Smuzhiyun dev_err(tc->dev, "Failed to write DPCD: %d\n", ret);
1151*4882a593Smuzhiyun return ret;
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun
tc_main_link_disable(struct tc_data * tc)1154*4882a593Smuzhiyun static int tc_main_link_disable(struct tc_data *tc)
1155*4882a593Smuzhiyun {
1156*4882a593Smuzhiyun int ret;
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun dev_dbg(tc->dev, "link disable\n");
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0_SRCCTRL, 0);
1161*4882a593Smuzhiyun if (ret)
1162*4882a593Smuzhiyun return ret;
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun return regmap_write(tc->regmap, DP0CTL, 0);
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun
tc_stream_enable(struct tc_data * tc)1167*4882a593Smuzhiyun static int tc_stream_enable(struct tc_data *tc)
1168*4882a593Smuzhiyun {
1169*4882a593Smuzhiyun int ret;
1170*4882a593Smuzhiyun u32 value;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun dev_dbg(tc->dev, "enable video stream\n");
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun /* PXL PLL setup */
1175*4882a593Smuzhiyun if (tc_test_pattern) {
1176*4882a593Smuzhiyun ret = tc_pxl_pll_en(tc, clk_get_rate(tc->refclk),
1177*4882a593Smuzhiyun 1000 * tc->mode.clock);
1178*4882a593Smuzhiyun if (ret)
1179*4882a593Smuzhiyun return ret;
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun ret = tc_set_video_mode(tc, &tc->mode);
1183*4882a593Smuzhiyun if (ret)
1184*4882a593Smuzhiyun return ret;
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun /* Set M/N */
1187*4882a593Smuzhiyun ret = tc_stream_clock_calc(tc);
1188*4882a593Smuzhiyun if (ret)
1189*4882a593Smuzhiyun return ret;
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun value = VID_MN_GEN | DP_EN;
1192*4882a593Smuzhiyun if (drm_dp_enhanced_frame_cap(tc->link.dpcd))
1193*4882a593Smuzhiyun value |= EF_EN;
1194*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0CTL, value);
1195*4882a593Smuzhiyun if (ret)
1196*4882a593Smuzhiyun return ret;
1197*4882a593Smuzhiyun /*
1198*4882a593Smuzhiyun * VID_EN assertion should be delayed by at least N * LSCLK
1199*4882a593Smuzhiyun * cycles from the time VID_MN_GEN is enabled in order to
1200*4882a593Smuzhiyun * generate stable values for VID_M. LSCLK is 270 MHz or
1201*4882a593Smuzhiyun * 162 MHz, VID_N is set to 32768 in tc_stream_clock_calc(),
1202*4882a593Smuzhiyun * so a delay of at least 203 us should suffice.
1203*4882a593Smuzhiyun */
1204*4882a593Smuzhiyun usleep_range(500, 1000);
1205*4882a593Smuzhiyun value |= VID_EN;
1206*4882a593Smuzhiyun ret = regmap_write(tc->regmap, DP0CTL, value);
1207*4882a593Smuzhiyun if (ret)
1208*4882a593Smuzhiyun return ret;
1209*4882a593Smuzhiyun /* Set input interface */
1210*4882a593Smuzhiyun value = DP0_AUDSRC_NO_INPUT;
1211*4882a593Smuzhiyun if (tc_test_pattern)
1212*4882a593Smuzhiyun value |= DP0_VIDSRC_COLOR_BAR;
1213*4882a593Smuzhiyun else
1214*4882a593Smuzhiyun value |= DP0_VIDSRC_DPI_RX;
1215*4882a593Smuzhiyun ret = regmap_write(tc->regmap, SYSCTRL, value);
1216*4882a593Smuzhiyun if (ret)
1217*4882a593Smuzhiyun return ret;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun return 0;
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun
tc_stream_disable(struct tc_data * tc)1222*4882a593Smuzhiyun static int tc_stream_disable(struct tc_data *tc)
1223*4882a593Smuzhiyun {
1224*4882a593Smuzhiyun int ret;
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun dev_dbg(tc->dev, "disable video stream\n");
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun ret = regmap_update_bits(tc->regmap, DP0CTL, VID_EN, 0);
1229*4882a593Smuzhiyun if (ret)
1230*4882a593Smuzhiyun return ret;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun tc_pxl_pll_dis(tc);
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun return 0;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun
tc_bridge_enable(struct drm_bridge * bridge)1237*4882a593Smuzhiyun static void tc_bridge_enable(struct drm_bridge *bridge)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun struct tc_data *tc = bridge_to_tc(bridge);
1240*4882a593Smuzhiyun int ret;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun ret = tc_get_display_props(tc);
1243*4882a593Smuzhiyun if (ret < 0) {
1244*4882a593Smuzhiyun dev_err(tc->dev, "failed to read display props: %d\n", ret);
1245*4882a593Smuzhiyun return;
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun ret = tc_main_link_enable(tc);
1249*4882a593Smuzhiyun if (ret < 0) {
1250*4882a593Smuzhiyun dev_err(tc->dev, "main link enable error: %d\n", ret);
1251*4882a593Smuzhiyun return;
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun ret = tc_stream_enable(tc);
1255*4882a593Smuzhiyun if (ret < 0) {
1256*4882a593Smuzhiyun dev_err(tc->dev, "main link stream start error: %d\n", ret);
1257*4882a593Smuzhiyun tc_main_link_disable(tc);
1258*4882a593Smuzhiyun return;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun
tc_bridge_disable(struct drm_bridge * bridge)1262*4882a593Smuzhiyun static void tc_bridge_disable(struct drm_bridge *bridge)
1263*4882a593Smuzhiyun {
1264*4882a593Smuzhiyun struct tc_data *tc = bridge_to_tc(bridge);
1265*4882a593Smuzhiyun int ret;
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun ret = tc_stream_disable(tc);
1268*4882a593Smuzhiyun if (ret < 0)
1269*4882a593Smuzhiyun dev_err(tc->dev, "main link stream stop error: %d\n", ret);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun ret = tc_main_link_disable(tc);
1272*4882a593Smuzhiyun if (ret < 0)
1273*4882a593Smuzhiyun dev_err(tc->dev, "main link disable error: %d\n", ret);
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
tc_bridge_mode_fixup(struct drm_bridge * bridge,const struct drm_display_mode * mode,struct drm_display_mode * adj)1276*4882a593Smuzhiyun static bool tc_bridge_mode_fixup(struct drm_bridge *bridge,
1277*4882a593Smuzhiyun const struct drm_display_mode *mode,
1278*4882a593Smuzhiyun struct drm_display_mode *adj)
1279*4882a593Smuzhiyun {
1280*4882a593Smuzhiyun /* Fixup sync polarities, both hsync and vsync are active low */
1281*4882a593Smuzhiyun adj->flags = mode->flags;
1282*4882a593Smuzhiyun adj->flags |= (DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC);
1283*4882a593Smuzhiyun adj->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun return true;
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun
tc_mode_valid(struct drm_bridge * bridge,const struct drm_display_info * info,const struct drm_display_mode * mode)1288*4882a593Smuzhiyun static enum drm_mode_status tc_mode_valid(struct drm_bridge *bridge,
1289*4882a593Smuzhiyun const struct drm_display_info *info,
1290*4882a593Smuzhiyun const struct drm_display_mode *mode)
1291*4882a593Smuzhiyun {
1292*4882a593Smuzhiyun struct tc_data *tc = bridge_to_tc(bridge);
1293*4882a593Smuzhiyun u32 req, avail;
1294*4882a593Smuzhiyun u32 bits_per_pixel = 24;
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun /* DPI interface clock limitation: upto 154 MHz */
1297*4882a593Smuzhiyun if (mode->clock > 154000)
1298*4882a593Smuzhiyun return MODE_CLOCK_HIGH;
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun req = mode->clock * bits_per_pixel / 8;
1301*4882a593Smuzhiyun avail = tc->link.num_lanes * tc->link.rate;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun if (req > avail)
1304*4882a593Smuzhiyun return MODE_BAD;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun return MODE_OK;
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun
tc_bridge_mode_set(struct drm_bridge * bridge,const struct drm_display_mode * mode,const struct drm_display_mode * adj)1309*4882a593Smuzhiyun static void tc_bridge_mode_set(struct drm_bridge *bridge,
1310*4882a593Smuzhiyun const struct drm_display_mode *mode,
1311*4882a593Smuzhiyun const struct drm_display_mode *adj)
1312*4882a593Smuzhiyun {
1313*4882a593Smuzhiyun struct tc_data *tc = bridge_to_tc(bridge);
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun tc->mode = *mode;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
tc_get_edid(struct drm_bridge * bridge,struct drm_connector * connector)1318*4882a593Smuzhiyun static struct edid *tc_get_edid(struct drm_bridge *bridge,
1319*4882a593Smuzhiyun struct drm_connector *connector)
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun struct tc_data *tc = bridge_to_tc(bridge);
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun return drm_get_edid(connector, &tc->aux.ddc);
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun
tc_connector_get_modes(struct drm_connector * connector)1326*4882a593Smuzhiyun static int tc_connector_get_modes(struct drm_connector *connector)
1327*4882a593Smuzhiyun {
1328*4882a593Smuzhiyun struct tc_data *tc = connector_to_tc(connector);
1329*4882a593Smuzhiyun int num_modes;
1330*4882a593Smuzhiyun struct edid *edid;
1331*4882a593Smuzhiyun int ret;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun ret = tc_get_display_props(tc);
1334*4882a593Smuzhiyun if (ret < 0) {
1335*4882a593Smuzhiyun dev_err(tc->dev, "failed to read display props: %d\n", ret);
1336*4882a593Smuzhiyun return 0;
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun if (tc->panel_bridge) {
1340*4882a593Smuzhiyun num_modes = drm_bridge_get_modes(tc->panel_bridge, connector);
1341*4882a593Smuzhiyun if (num_modes > 0)
1342*4882a593Smuzhiyun return num_modes;
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun edid = tc_get_edid(&tc->bridge, connector);
1346*4882a593Smuzhiyun num_modes = drm_add_edid_modes(connector, edid);
1347*4882a593Smuzhiyun kfree(edid);
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun return num_modes;
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun static const struct drm_connector_helper_funcs tc_connector_helper_funcs = {
1353*4882a593Smuzhiyun .get_modes = tc_connector_get_modes,
1354*4882a593Smuzhiyun };
1355*4882a593Smuzhiyun
tc_bridge_detect(struct drm_bridge * bridge)1356*4882a593Smuzhiyun static enum drm_connector_status tc_bridge_detect(struct drm_bridge *bridge)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun struct tc_data *tc = bridge_to_tc(bridge);
1359*4882a593Smuzhiyun bool conn;
1360*4882a593Smuzhiyun u32 val;
1361*4882a593Smuzhiyun int ret;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun ret = regmap_read(tc->regmap, GPIOI, &val);
1364*4882a593Smuzhiyun if (ret)
1365*4882a593Smuzhiyun return connector_status_unknown;
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun conn = val & BIT(tc->hpd_pin);
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun if (conn)
1370*4882a593Smuzhiyun return connector_status_connected;
1371*4882a593Smuzhiyun else
1372*4882a593Smuzhiyun return connector_status_disconnected;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun static enum drm_connector_status
tc_connector_detect(struct drm_connector * connector,bool force)1376*4882a593Smuzhiyun tc_connector_detect(struct drm_connector *connector, bool force)
1377*4882a593Smuzhiyun {
1378*4882a593Smuzhiyun struct tc_data *tc = connector_to_tc(connector);
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun if (tc->hpd_pin >= 0)
1381*4882a593Smuzhiyun return tc_bridge_detect(&tc->bridge);
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun if (tc->panel_bridge)
1384*4882a593Smuzhiyun return connector_status_connected;
1385*4882a593Smuzhiyun else
1386*4882a593Smuzhiyun return connector_status_unknown;
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun static const struct drm_connector_funcs tc_connector_funcs = {
1390*4882a593Smuzhiyun .detect = tc_connector_detect,
1391*4882a593Smuzhiyun .fill_modes = drm_helper_probe_single_connector_modes,
1392*4882a593Smuzhiyun .destroy = drm_connector_cleanup,
1393*4882a593Smuzhiyun .reset = drm_atomic_helper_connector_reset,
1394*4882a593Smuzhiyun .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1395*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1396*4882a593Smuzhiyun };
1397*4882a593Smuzhiyun
tc_bridge_attach(struct drm_bridge * bridge,enum drm_bridge_attach_flags flags)1398*4882a593Smuzhiyun static int tc_bridge_attach(struct drm_bridge *bridge,
1399*4882a593Smuzhiyun enum drm_bridge_attach_flags flags)
1400*4882a593Smuzhiyun {
1401*4882a593Smuzhiyun u32 bus_format = MEDIA_BUS_FMT_RGB888_1X24;
1402*4882a593Smuzhiyun struct tc_data *tc = bridge_to_tc(bridge);
1403*4882a593Smuzhiyun struct drm_device *drm = bridge->dev;
1404*4882a593Smuzhiyun int ret;
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun if (tc->panel_bridge) {
1407*4882a593Smuzhiyun /* If a connector is required then this driver shall create it */
1408*4882a593Smuzhiyun ret = drm_bridge_attach(tc->bridge.encoder, tc->panel_bridge,
1409*4882a593Smuzhiyun &tc->bridge, flags | DRM_BRIDGE_ATTACH_NO_CONNECTOR);
1410*4882a593Smuzhiyun if (ret)
1411*4882a593Smuzhiyun return ret;
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun if (flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR)
1415*4882a593Smuzhiyun return 0;
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun /* Create DP/eDP connector */
1418*4882a593Smuzhiyun drm_connector_helper_add(&tc->connector, &tc_connector_helper_funcs);
1419*4882a593Smuzhiyun ret = drm_connector_init(drm, &tc->connector, &tc_connector_funcs, tc->bridge.type);
1420*4882a593Smuzhiyun if (ret)
1421*4882a593Smuzhiyun return ret;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun /* Don't poll if don't have HPD connected */
1424*4882a593Smuzhiyun if (tc->hpd_pin >= 0) {
1425*4882a593Smuzhiyun if (tc->have_irq)
1426*4882a593Smuzhiyun tc->connector.polled = DRM_CONNECTOR_POLL_HPD;
1427*4882a593Smuzhiyun else
1428*4882a593Smuzhiyun tc->connector.polled = DRM_CONNECTOR_POLL_CONNECT |
1429*4882a593Smuzhiyun DRM_CONNECTOR_POLL_DISCONNECT;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun drm_display_info_set_bus_formats(&tc->connector.display_info,
1433*4882a593Smuzhiyun &bus_format, 1);
1434*4882a593Smuzhiyun tc->connector.display_info.bus_flags =
1435*4882a593Smuzhiyun DRM_BUS_FLAG_DE_HIGH |
1436*4882a593Smuzhiyun DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE |
1437*4882a593Smuzhiyun DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE;
1438*4882a593Smuzhiyun drm_connector_attach_encoder(&tc->connector, tc->bridge.encoder);
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun return 0;
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun static const struct drm_bridge_funcs tc_bridge_funcs = {
1444*4882a593Smuzhiyun .attach = tc_bridge_attach,
1445*4882a593Smuzhiyun .mode_valid = tc_mode_valid,
1446*4882a593Smuzhiyun .mode_set = tc_bridge_mode_set,
1447*4882a593Smuzhiyun .enable = tc_bridge_enable,
1448*4882a593Smuzhiyun .disable = tc_bridge_disable,
1449*4882a593Smuzhiyun .mode_fixup = tc_bridge_mode_fixup,
1450*4882a593Smuzhiyun .detect = tc_bridge_detect,
1451*4882a593Smuzhiyun .get_edid = tc_get_edid,
1452*4882a593Smuzhiyun };
1453*4882a593Smuzhiyun
tc_readable_reg(struct device * dev,unsigned int reg)1454*4882a593Smuzhiyun static bool tc_readable_reg(struct device *dev, unsigned int reg)
1455*4882a593Smuzhiyun {
1456*4882a593Smuzhiyun return reg != SYSCTRL;
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun static const struct regmap_range tc_volatile_ranges[] = {
1460*4882a593Smuzhiyun regmap_reg_range(DP0_AUXWDATA(0), DP0_AUXSTATUS),
1461*4882a593Smuzhiyun regmap_reg_range(DP0_LTSTAT, DP0_SNKLTCHGREQ),
1462*4882a593Smuzhiyun regmap_reg_range(DP_PHY_CTRL, DP_PHY_CTRL),
1463*4882a593Smuzhiyun regmap_reg_range(DP0_PLLCTRL, PXL_PLLCTRL),
1464*4882a593Smuzhiyun regmap_reg_range(VFUEN0, VFUEN0),
1465*4882a593Smuzhiyun regmap_reg_range(INTSTS_G, INTSTS_G),
1466*4882a593Smuzhiyun regmap_reg_range(GPIOI, GPIOI),
1467*4882a593Smuzhiyun };
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun static const struct regmap_access_table tc_volatile_table = {
1470*4882a593Smuzhiyun .yes_ranges = tc_volatile_ranges,
1471*4882a593Smuzhiyun .n_yes_ranges = ARRAY_SIZE(tc_volatile_ranges),
1472*4882a593Smuzhiyun };
1473*4882a593Smuzhiyun
tc_writeable_reg(struct device * dev,unsigned int reg)1474*4882a593Smuzhiyun static bool tc_writeable_reg(struct device *dev, unsigned int reg)
1475*4882a593Smuzhiyun {
1476*4882a593Smuzhiyun return (reg != TC_IDREG) &&
1477*4882a593Smuzhiyun (reg != DP0_LTSTAT) &&
1478*4882a593Smuzhiyun (reg != DP0_SNKLTCHGREQ);
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun static const struct regmap_config tc_regmap_config = {
1482*4882a593Smuzhiyun .name = "tc358767",
1483*4882a593Smuzhiyun .reg_bits = 16,
1484*4882a593Smuzhiyun .val_bits = 32,
1485*4882a593Smuzhiyun .reg_stride = 4,
1486*4882a593Smuzhiyun .max_register = PLL_DBG,
1487*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
1488*4882a593Smuzhiyun .readable_reg = tc_readable_reg,
1489*4882a593Smuzhiyun .volatile_table = &tc_volatile_table,
1490*4882a593Smuzhiyun .writeable_reg = tc_writeable_reg,
1491*4882a593Smuzhiyun .reg_format_endian = REGMAP_ENDIAN_BIG,
1492*4882a593Smuzhiyun .val_format_endian = REGMAP_ENDIAN_LITTLE,
1493*4882a593Smuzhiyun };
1494*4882a593Smuzhiyun
tc_irq_handler(int irq,void * arg)1495*4882a593Smuzhiyun static irqreturn_t tc_irq_handler(int irq, void *arg)
1496*4882a593Smuzhiyun {
1497*4882a593Smuzhiyun struct tc_data *tc = arg;
1498*4882a593Smuzhiyun u32 val;
1499*4882a593Smuzhiyun int r;
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun r = regmap_read(tc->regmap, INTSTS_G, &val);
1502*4882a593Smuzhiyun if (r)
1503*4882a593Smuzhiyun return IRQ_NONE;
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun if (!val)
1506*4882a593Smuzhiyun return IRQ_NONE;
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun if (val & INT_SYSERR) {
1509*4882a593Smuzhiyun u32 stat = 0;
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun regmap_read(tc->regmap, SYSSTAT, &stat);
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun dev_err(tc->dev, "syserr %x\n", stat);
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun if (tc->hpd_pin >= 0 && tc->bridge.dev) {
1517*4882a593Smuzhiyun /*
1518*4882a593Smuzhiyun * H is triggered when the GPIO goes high.
1519*4882a593Smuzhiyun *
1520*4882a593Smuzhiyun * LC is triggered when the GPIO goes low and stays low for
1521*4882a593Smuzhiyun * the duration of LCNT
1522*4882a593Smuzhiyun */
1523*4882a593Smuzhiyun bool h = val & INT_GPIO_H(tc->hpd_pin);
1524*4882a593Smuzhiyun bool lc = val & INT_GPIO_LC(tc->hpd_pin);
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun dev_dbg(tc->dev, "GPIO%d: %s %s\n", tc->hpd_pin,
1527*4882a593Smuzhiyun h ? "H" : "", lc ? "LC" : "");
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun if (h || lc)
1530*4882a593Smuzhiyun drm_kms_helper_hotplug_event(tc->bridge.dev);
1531*4882a593Smuzhiyun }
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun regmap_write(tc->regmap, INTSTS_G, val);
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun return IRQ_HANDLED;
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun
tc_probe_edp_bridge_endpoint(struct tc_data * tc)1538*4882a593Smuzhiyun static int tc_probe_edp_bridge_endpoint(struct tc_data *tc)
1539*4882a593Smuzhiyun {
1540*4882a593Smuzhiyun struct device *dev = tc->dev;
1541*4882a593Smuzhiyun struct drm_panel *panel;
1542*4882a593Smuzhiyun int ret;
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun /* port@2 is the output port */
1545*4882a593Smuzhiyun ret = drm_of_find_panel_or_bridge(dev->of_node, 2, 0, &panel, NULL);
1546*4882a593Smuzhiyun if (ret && ret != -ENODEV)
1547*4882a593Smuzhiyun return ret;
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun if (panel) {
1550*4882a593Smuzhiyun struct drm_bridge *panel_bridge;
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun panel_bridge = devm_drm_panel_bridge_add(dev, panel);
1553*4882a593Smuzhiyun if (IS_ERR(panel_bridge))
1554*4882a593Smuzhiyun return PTR_ERR(panel_bridge);
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun tc->panel_bridge = panel_bridge;
1557*4882a593Smuzhiyun tc->bridge.type = DRM_MODE_CONNECTOR_eDP;
1558*4882a593Smuzhiyun } else {
1559*4882a593Smuzhiyun tc->bridge.type = DRM_MODE_CONNECTOR_DisplayPort;
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun return 0;
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun
tc_clk_disable(void * data)1565*4882a593Smuzhiyun static void tc_clk_disable(void *data)
1566*4882a593Smuzhiyun {
1567*4882a593Smuzhiyun struct clk *refclk = data;
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun clk_disable_unprepare(refclk);
1570*4882a593Smuzhiyun }
1571*4882a593Smuzhiyun
tc_probe(struct i2c_client * client,const struct i2c_device_id * id)1572*4882a593Smuzhiyun static int tc_probe(struct i2c_client *client, const struct i2c_device_id *id)
1573*4882a593Smuzhiyun {
1574*4882a593Smuzhiyun struct device *dev = &client->dev;
1575*4882a593Smuzhiyun struct tc_data *tc;
1576*4882a593Smuzhiyun int ret;
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun tc = devm_kzalloc(dev, sizeof(*tc), GFP_KERNEL);
1579*4882a593Smuzhiyun if (!tc)
1580*4882a593Smuzhiyun return -ENOMEM;
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun tc->dev = dev;
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun ret = tc_probe_edp_bridge_endpoint(tc);
1585*4882a593Smuzhiyun if (ret)
1586*4882a593Smuzhiyun return ret;
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun tc->refclk = devm_clk_get(dev, "ref");
1589*4882a593Smuzhiyun if (IS_ERR(tc->refclk)) {
1590*4882a593Smuzhiyun ret = PTR_ERR(tc->refclk);
1591*4882a593Smuzhiyun dev_err(dev, "Failed to get refclk: %d\n", ret);
1592*4882a593Smuzhiyun return ret;
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun ret = clk_prepare_enable(tc->refclk);
1596*4882a593Smuzhiyun if (ret)
1597*4882a593Smuzhiyun return ret;
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, tc_clk_disable, tc->refclk);
1600*4882a593Smuzhiyun if (ret)
1601*4882a593Smuzhiyun return ret;
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun /* tRSTW = 100 cycles , at 13 MHz that is ~7.69 us */
1604*4882a593Smuzhiyun usleep_range(10, 15);
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun /* Shut down GPIO is optional */
1607*4882a593Smuzhiyun tc->sd_gpio = devm_gpiod_get_optional(dev, "shutdown", GPIOD_OUT_HIGH);
1608*4882a593Smuzhiyun if (IS_ERR(tc->sd_gpio))
1609*4882a593Smuzhiyun return PTR_ERR(tc->sd_gpio);
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun if (tc->sd_gpio) {
1612*4882a593Smuzhiyun gpiod_set_value_cansleep(tc->sd_gpio, 0);
1613*4882a593Smuzhiyun usleep_range(5000, 10000);
1614*4882a593Smuzhiyun }
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun /* Reset GPIO is optional */
1617*4882a593Smuzhiyun tc->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
1618*4882a593Smuzhiyun if (IS_ERR(tc->reset_gpio))
1619*4882a593Smuzhiyun return PTR_ERR(tc->reset_gpio);
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun if (tc->reset_gpio) {
1622*4882a593Smuzhiyun gpiod_set_value_cansleep(tc->reset_gpio, 1);
1623*4882a593Smuzhiyun usleep_range(5000, 10000);
1624*4882a593Smuzhiyun }
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun tc->regmap = devm_regmap_init_i2c(client, &tc_regmap_config);
1627*4882a593Smuzhiyun if (IS_ERR(tc->regmap)) {
1628*4882a593Smuzhiyun ret = PTR_ERR(tc->regmap);
1629*4882a593Smuzhiyun dev_err(dev, "Failed to initialize regmap: %d\n", ret);
1630*4882a593Smuzhiyun return ret;
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun ret = of_property_read_u32(dev->of_node, "toshiba,hpd-pin",
1634*4882a593Smuzhiyun &tc->hpd_pin);
1635*4882a593Smuzhiyun if (ret) {
1636*4882a593Smuzhiyun tc->hpd_pin = -ENODEV;
1637*4882a593Smuzhiyun } else {
1638*4882a593Smuzhiyun if (tc->hpd_pin < 0 || tc->hpd_pin > 1) {
1639*4882a593Smuzhiyun dev_err(dev, "failed to parse HPD number\n");
1640*4882a593Smuzhiyun return ret;
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun }
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun if (client->irq > 0) {
1645*4882a593Smuzhiyun /* enable SysErr */
1646*4882a593Smuzhiyun regmap_write(tc->regmap, INTCTL_G, INT_SYSERR);
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun ret = devm_request_threaded_irq(dev, client->irq,
1649*4882a593Smuzhiyun NULL, tc_irq_handler,
1650*4882a593Smuzhiyun IRQF_ONESHOT,
1651*4882a593Smuzhiyun "tc358767-irq", tc);
1652*4882a593Smuzhiyun if (ret) {
1653*4882a593Smuzhiyun dev_err(dev, "failed to register dp interrupt\n");
1654*4882a593Smuzhiyun return ret;
1655*4882a593Smuzhiyun }
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun tc->have_irq = true;
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun ret = regmap_read(tc->regmap, TC_IDREG, &tc->rev);
1661*4882a593Smuzhiyun if (ret) {
1662*4882a593Smuzhiyun dev_err(tc->dev, "can not read device ID: %d\n", ret);
1663*4882a593Smuzhiyun return ret;
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun if ((tc->rev != 0x6601) && (tc->rev != 0x6603)) {
1667*4882a593Smuzhiyun dev_err(tc->dev, "invalid device ID: 0x%08x\n", tc->rev);
1668*4882a593Smuzhiyun return -EINVAL;
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun tc->assr = (tc->rev == 0x6601); /* Enable ASSR for eDP panels */
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun if (!tc->reset_gpio) {
1674*4882a593Smuzhiyun /*
1675*4882a593Smuzhiyun * If the reset pin isn't present, do a software reset. It isn't
1676*4882a593Smuzhiyun * as thorough as the hardware reset, as we can't reset the I2C
1677*4882a593Smuzhiyun * communication block for obvious reasons, but it's getting the
1678*4882a593Smuzhiyun * chip into a defined state.
1679*4882a593Smuzhiyun */
1680*4882a593Smuzhiyun regmap_update_bits(tc->regmap, SYSRSTENB,
1681*4882a593Smuzhiyun ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP,
1682*4882a593Smuzhiyun 0);
1683*4882a593Smuzhiyun regmap_update_bits(tc->regmap, SYSRSTENB,
1684*4882a593Smuzhiyun ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP,
1685*4882a593Smuzhiyun ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP);
1686*4882a593Smuzhiyun usleep_range(5000, 10000);
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun if (tc->hpd_pin >= 0) {
1690*4882a593Smuzhiyun u32 lcnt_reg = tc->hpd_pin == 0 ? INT_GP0_LCNT : INT_GP1_LCNT;
1691*4882a593Smuzhiyun u32 h_lc = INT_GPIO_H(tc->hpd_pin) | INT_GPIO_LC(tc->hpd_pin);
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun /* Set LCNT to 2ms */
1694*4882a593Smuzhiyun regmap_write(tc->regmap, lcnt_reg,
1695*4882a593Smuzhiyun clk_get_rate(tc->refclk) * 2 / 1000);
1696*4882a593Smuzhiyun /* We need the "alternate" mode for HPD */
1697*4882a593Smuzhiyun regmap_write(tc->regmap, GPIOM, BIT(tc->hpd_pin));
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun if (tc->have_irq) {
1700*4882a593Smuzhiyun /* enable H & LC */
1701*4882a593Smuzhiyun regmap_update_bits(tc->regmap, INTCTL_G, h_lc, h_lc);
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun }
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun ret = tc_aux_link_setup(tc);
1706*4882a593Smuzhiyun if (ret)
1707*4882a593Smuzhiyun return ret;
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun /* Register DP AUX channel */
1710*4882a593Smuzhiyun tc->aux.name = "TC358767 AUX i2c adapter";
1711*4882a593Smuzhiyun tc->aux.dev = tc->dev;
1712*4882a593Smuzhiyun tc->aux.transfer = tc_aux_transfer;
1713*4882a593Smuzhiyun ret = drm_dp_aux_register(&tc->aux);
1714*4882a593Smuzhiyun if (ret)
1715*4882a593Smuzhiyun return ret;
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun tc->bridge.funcs = &tc_bridge_funcs;
1718*4882a593Smuzhiyun if (tc->hpd_pin >= 0)
1719*4882a593Smuzhiyun tc->bridge.ops |= DRM_BRIDGE_OP_DETECT;
1720*4882a593Smuzhiyun tc->bridge.ops |= DRM_BRIDGE_OP_EDID;
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun tc->bridge.of_node = dev->of_node;
1723*4882a593Smuzhiyun drm_bridge_add(&tc->bridge);
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun i2c_set_clientdata(client, tc);
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun return 0;
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun
tc_remove(struct i2c_client * client)1730*4882a593Smuzhiyun static int tc_remove(struct i2c_client *client)
1731*4882a593Smuzhiyun {
1732*4882a593Smuzhiyun struct tc_data *tc = i2c_get_clientdata(client);
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun drm_bridge_remove(&tc->bridge);
1735*4882a593Smuzhiyun drm_dp_aux_unregister(&tc->aux);
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun return 0;
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun static const struct i2c_device_id tc358767_i2c_ids[] = {
1741*4882a593Smuzhiyun { "tc358767", 0 },
1742*4882a593Smuzhiyun { }
1743*4882a593Smuzhiyun };
1744*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, tc358767_i2c_ids);
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun static const struct of_device_id tc358767_of_ids[] = {
1747*4882a593Smuzhiyun { .compatible = "toshiba,tc358767", },
1748*4882a593Smuzhiyun { }
1749*4882a593Smuzhiyun };
1750*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tc358767_of_ids);
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun static struct i2c_driver tc358767_driver = {
1753*4882a593Smuzhiyun .driver = {
1754*4882a593Smuzhiyun .name = "tc358767",
1755*4882a593Smuzhiyun .of_match_table = tc358767_of_ids,
1756*4882a593Smuzhiyun },
1757*4882a593Smuzhiyun .id_table = tc358767_i2c_ids,
1758*4882a593Smuzhiyun .probe = tc_probe,
1759*4882a593Smuzhiyun .remove = tc_remove,
1760*4882a593Smuzhiyun };
1761*4882a593Smuzhiyun module_i2c_driver(tc358767_driver);
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun MODULE_AUTHOR("Andrey Gusakov <andrey.gusakov@cogentembedded.com>");
1764*4882a593Smuzhiyun MODULE_DESCRIPTION("tc358767 eDP encoder driver");
1765*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1766