xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/bridge/synopsys/dw-mipi-dsi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2016, Fuzhou Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun  * Copyright (C) STMicroelectronics SA 2017
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Modified by Philippe Cornu <philippe.cornu@st.com>
7*4882a593Smuzhiyun  * This generic Synopsys DesignWare MIPI DSI host driver is based on the
8*4882a593Smuzhiyun  * Rockchip version from rockchip/dw-mipi-dsi.c with phy & bridge APIs.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/component.h>
13*4882a593Smuzhiyun #include <linux/debugfs.h>
14*4882a593Smuzhiyun #include <linux/iopoll.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/pm_runtime.h>
18*4882a593Smuzhiyun #include <linux/reset.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <video/mipi_display.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <drm/bridge/dw_mipi_dsi.h>
23*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
24*4882a593Smuzhiyun #include <drm/drm_bridge.h>
25*4882a593Smuzhiyun #include <drm/drm_crtc.h>
26*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
27*4882a593Smuzhiyun #include <drm/drm_modes.h>
28*4882a593Smuzhiyun #include <drm/drm_of.h>
29*4882a593Smuzhiyun #include <drm/drm_panel.h>
30*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
31*4882a593Smuzhiyun #include <drm/drm_print.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define HWVER_131			0x31333100	/* IP version 1.31 */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define DSI_VERSION			0x00
36*4882a593Smuzhiyun #define VERSION				GENMASK(31, 8)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define DSI_PWR_UP			0x04
39*4882a593Smuzhiyun #define RESET				0
40*4882a593Smuzhiyun #define POWERUP				BIT(0)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define DSI_CLKMGR_CFG			0x08
43*4882a593Smuzhiyun #define TO_CLK_DIVISION(div)		(((div) & 0xff) << 8)
44*4882a593Smuzhiyun #define TX_ESC_CLK_DIVISION(div)	((div) & 0xff)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define DSI_DPI_VCID			0x0c
47*4882a593Smuzhiyun #define DPI_VCID(vcid)			((vcid) & 0x3)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define DSI_DPI_COLOR_CODING		0x10
50*4882a593Smuzhiyun #define LOOSELY18_EN			BIT(8)
51*4882a593Smuzhiyun #define DPI_COLOR_CODING_16BIT_1	0x0
52*4882a593Smuzhiyun #define DPI_COLOR_CODING_16BIT_2	0x1
53*4882a593Smuzhiyun #define DPI_COLOR_CODING_16BIT_3	0x2
54*4882a593Smuzhiyun #define DPI_COLOR_CODING_18BIT_1	0x3
55*4882a593Smuzhiyun #define DPI_COLOR_CODING_18BIT_2	0x4
56*4882a593Smuzhiyun #define DPI_COLOR_CODING_24BIT		0x5
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define DSI_DPI_CFG_POL			0x14
59*4882a593Smuzhiyun #define COLORM_ACTIVE_LOW		BIT(4)
60*4882a593Smuzhiyun #define SHUTD_ACTIVE_LOW		BIT(3)
61*4882a593Smuzhiyun #define HSYNC_ACTIVE_LOW		BIT(2)
62*4882a593Smuzhiyun #define VSYNC_ACTIVE_LOW		BIT(1)
63*4882a593Smuzhiyun #define DATAEN_ACTIVE_LOW		BIT(0)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define DSI_DPI_LP_CMD_TIM		0x18
66*4882a593Smuzhiyun #define OUTVACT_LPCMD_TIME(p)		(((p) & 0xff) << 16)
67*4882a593Smuzhiyun #define INVACT_LPCMD_TIME(p)		((p) & 0xff)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define DSI_DBI_VCID			0x1c
70*4882a593Smuzhiyun #define DSI_DBI_CFG			0x20
71*4882a593Smuzhiyun #define DSI_DBI_PARTITIONING_EN		0x24
72*4882a593Smuzhiyun #define DSI_DBI_CMDSIZE			0x28
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define DSI_PCKHDL_CFG			0x2c
75*4882a593Smuzhiyun #define CRC_RX_EN			BIT(4)
76*4882a593Smuzhiyun #define ECC_RX_EN			BIT(3)
77*4882a593Smuzhiyun #define BTA_EN				BIT(2)
78*4882a593Smuzhiyun #define EOTP_RX_EN			BIT(1)
79*4882a593Smuzhiyun #define EOTP_TX_EN			BIT(0)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define DSI_GEN_VCID			0x30
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define DSI_MODE_CFG			0x34
84*4882a593Smuzhiyun #define ENABLE_VIDEO_MODE		0
85*4882a593Smuzhiyun #define ENABLE_CMD_MODE			BIT(0)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define DSI_VID_MODE_CFG		0x38
88*4882a593Smuzhiyun #define LP_HFP_EN			BIT(13)
89*4882a593Smuzhiyun #define LP_HBP_EN			BIT(12)
90*4882a593Smuzhiyun #define LP_VACT_EN			BIT(11)
91*4882a593Smuzhiyun #define LP_VFP_EN			BIT(10)
92*4882a593Smuzhiyun #define LP_VBP_EN			BIT(9)
93*4882a593Smuzhiyun #define LP_VSA_EN			BIT(8)
94*4882a593Smuzhiyun #define VID_MODE_TYPE_NON_BURST_SYNC_PULSES	0x0
95*4882a593Smuzhiyun #define VID_MODE_TYPE_NON_BURST_SYNC_EVENTS	0x1
96*4882a593Smuzhiyun #define VID_MODE_TYPE_BURST			0x2
97*4882a593Smuzhiyun #define VID_MODE_TYPE_MASK			0x3
98*4882a593Smuzhiyun #define ENABLE_LOW_POWER_CMD		BIT(15)
99*4882a593Smuzhiyun #define VID_MODE_VPG_ENABLE		BIT(16)
100*4882a593Smuzhiyun #define VID_MODE_VPG_MODE		BIT(20)
101*4882a593Smuzhiyun #define VID_MODE_VPG_HORIZONTAL		BIT(24)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define DSI_VID_PKT_SIZE		0x3c
104*4882a593Smuzhiyun #define VID_PKT_SIZE(p)			((p) & 0x3fff)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define DSI_VID_NUM_CHUNKS		0x40
107*4882a593Smuzhiyun #define VID_NUM_CHUNKS(c)		((c) & 0x1fff)
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define DSI_VID_NULL_SIZE		0x44
110*4882a593Smuzhiyun #define VID_NULL_SIZE(b)		((b) & 0x1fff)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define DSI_VID_HSA_TIME		0x48
113*4882a593Smuzhiyun #define DSI_VID_HBP_TIME		0x4c
114*4882a593Smuzhiyun #define DSI_VID_HLINE_TIME		0x50
115*4882a593Smuzhiyun #define DSI_VID_VSA_LINES		0x54
116*4882a593Smuzhiyun #define DSI_VID_VBP_LINES		0x58
117*4882a593Smuzhiyun #define DSI_VID_VFP_LINES		0x5c
118*4882a593Smuzhiyun #define DSI_VID_VACTIVE_LINES		0x60
119*4882a593Smuzhiyun #define DSI_EDPI_CMD_SIZE		0x64
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define DSI_CMD_MODE_CFG		0x68
122*4882a593Smuzhiyun #define MAX_RD_PKT_SIZE_LP		BIT(24)
123*4882a593Smuzhiyun #define DCS_LW_TX_LP			BIT(19)
124*4882a593Smuzhiyun #define DCS_SR_0P_TX_LP			BIT(18)
125*4882a593Smuzhiyun #define DCS_SW_1P_TX_LP			BIT(17)
126*4882a593Smuzhiyun #define DCS_SW_0P_TX_LP			BIT(16)
127*4882a593Smuzhiyun #define GEN_LW_TX_LP			BIT(14)
128*4882a593Smuzhiyun #define GEN_SR_2P_TX_LP			BIT(13)
129*4882a593Smuzhiyun #define GEN_SR_1P_TX_LP			BIT(12)
130*4882a593Smuzhiyun #define GEN_SR_0P_TX_LP			BIT(11)
131*4882a593Smuzhiyun #define GEN_SW_2P_TX_LP			BIT(10)
132*4882a593Smuzhiyun #define GEN_SW_1P_TX_LP			BIT(9)
133*4882a593Smuzhiyun #define GEN_SW_0P_TX_LP			BIT(8)
134*4882a593Smuzhiyun #define ACK_RQST_EN			BIT(1)
135*4882a593Smuzhiyun #define TEAR_FX_EN			BIT(0)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define CMD_MODE_ALL_LP			(MAX_RD_PKT_SIZE_LP | \
138*4882a593Smuzhiyun 					 DCS_LW_TX_LP | \
139*4882a593Smuzhiyun 					 DCS_SR_0P_TX_LP | \
140*4882a593Smuzhiyun 					 DCS_SW_1P_TX_LP | \
141*4882a593Smuzhiyun 					 DCS_SW_0P_TX_LP | \
142*4882a593Smuzhiyun 					 GEN_LW_TX_LP | \
143*4882a593Smuzhiyun 					 GEN_SR_2P_TX_LP | \
144*4882a593Smuzhiyun 					 GEN_SR_1P_TX_LP | \
145*4882a593Smuzhiyun 					 GEN_SR_0P_TX_LP | \
146*4882a593Smuzhiyun 					 GEN_SW_2P_TX_LP | \
147*4882a593Smuzhiyun 					 GEN_SW_1P_TX_LP | \
148*4882a593Smuzhiyun 					 GEN_SW_0P_TX_LP)
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define DSI_GEN_HDR			0x6c
151*4882a593Smuzhiyun #define DSI_GEN_PLD_DATA		0x70
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define DSI_CMD_PKT_STATUS		0x74
154*4882a593Smuzhiyun #define GEN_RD_CMD_BUSY			BIT(6)
155*4882a593Smuzhiyun #define GEN_PLD_R_FULL			BIT(5)
156*4882a593Smuzhiyun #define GEN_PLD_R_EMPTY			BIT(4)
157*4882a593Smuzhiyun #define GEN_PLD_W_FULL			BIT(3)
158*4882a593Smuzhiyun #define GEN_PLD_W_EMPTY			BIT(2)
159*4882a593Smuzhiyun #define GEN_CMD_FULL			BIT(1)
160*4882a593Smuzhiyun #define GEN_CMD_EMPTY			BIT(0)
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define DSI_TO_CNT_CFG			0x78
163*4882a593Smuzhiyun #define HSTX_TO_CNT(p)			(((p) & 0xffff) << 16)
164*4882a593Smuzhiyun #define LPRX_TO_CNT(p)			((p) & 0xffff)
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define DSI_HS_RD_TO_CNT		0x7c
167*4882a593Smuzhiyun #define DSI_LP_RD_TO_CNT		0x80
168*4882a593Smuzhiyun #define DSI_HS_WR_TO_CNT		0x84
169*4882a593Smuzhiyun #define DSI_LP_WR_TO_CNT		0x88
170*4882a593Smuzhiyun #define DSI_BTA_TO_CNT			0x8c
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define DSI_LPCLK_CTRL			0x94
173*4882a593Smuzhiyun #define AUTO_CLKLANE_CTRL		BIT(1)
174*4882a593Smuzhiyun #define PHY_TXREQUESTCLKHS		BIT(0)
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define DSI_PHY_TMR_LPCLK_CFG		0x98
177*4882a593Smuzhiyun #define PHY_CLKHS2LP_TIME(lbcc)		(((lbcc) & 0x3ff) << 16)
178*4882a593Smuzhiyun #define PHY_CLKLP2HS_TIME(lbcc)		((lbcc) & 0x3ff)
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define DSI_PHY_TMR_CFG			0x9c
181*4882a593Smuzhiyun #define PHY_HS2LP_TIME(lbcc)		(((lbcc) & 0xff) << 24)
182*4882a593Smuzhiyun #define PHY_LP2HS_TIME(lbcc)		(((lbcc) & 0xff) << 16)
183*4882a593Smuzhiyun #define MAX_RD_TIME(lbcc)		((lbcc) & 0x7fff)
184*4882a593Smuzhiyun #define PHY_HS2LP_TIME_V131(lbcc)	(((lbcc) & 0x3ff) << 16)
185*4882a593Smuzhiyun #define PHY_LP2HS_TIME_V131(lbcc)	((lbcc) & 0x3ff)
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define DSI_PHY_RSTZ			0xa0
188*4882a593Smuzhiyun #define PHY_DISFORCEPLL			0
189*4882a593Smuzhiyun #define PHY_ENFORCEPLL			BIT(3)
190*4882a593Smuzhiyun #define PHY_DISABLECLK			0
191*4882a593Smuzhiyun #define PHY_ENABLECLK			BIT(2)
192*4882a593Smuzhiyun #define PHY_RSTZ			0
193*4882a593Smuzhiyun #define PHY_UNRSTZ			BIT(1)
194*4882a593Smuzhiyun #define PHY_SHUTDOWNZ			0
195*4882a593Smuzhiyun #define PHY_UNSHUTDOWNZ			BIT(0)
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define DSI_PHY_IF_CFG			0xa4
198*4882a593Smuzhiyun #define PHY_STOP_WAIT_TIME(cycle)	(((cycle) & 0xff) << 8)
199*4882a593Smuzhiyun #define N_LANES(n)			(((n) - 1) & 0x3)
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #define DSI_PHY_ULPS_CTRL		0xa8
202*4882a593Smuzhiyun #define DSI_PHY_TX_TRIGGERS		0xac
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define DSI_PHY_STATUS			0xb0
205*4882a593Smuzhiyun #define PHY_STOP_STATE_CLK_LANE		BIT(2)
206*4882a593Smuzhiyun #define PHY_LOCK			BIT(0)
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #define DSI_PHY_TST_CTRL0		0xb4
209*4882a593Smuzhiyun #define PHY_TESTCLK			BIT(1)
210*4882a593Smuzhiyun #define PHY_UNTESTCLK			0
211*4882a593Smuzhiyun #define PHY_TESTCLR			BIT(0)
212*4882a593Smuzhiyun #define PHY_UNTESTCLR			0
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define DSI_PHY_TST_CTRL1		0xb8
215*4882a593Smuzhiyun #define PHY_TESTEN			BIT(16)
216*4882a593Smuzhiyun #define PHY_UNTESTEN			0
217*4882a593Smuzhiyun #define PHY_TESTDOUT(n)			(((n) & 0xff) << 8)
218*4882a593Smuzhiyun #define PHY_TESTDIN(n)			((n) & 0xff)
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define DSI_INT_ST0			0xbc
221*4882a593Smuzhiyun #define DSI_INT_ST1			0xc0
222*4882a593Smuzhiyun #define DSI_INT_MSK0			0xc4
223*4882a593Smuzhiyun #define DSI_INT_MSK1			0xc8
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #define DSI_PHY_TMR_RD_CFG		0xf4
226*4882a593Smuzhiyun #define MAX_RD_TIME_V131(lbcc)		((lbcc) & 0x7fff)
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define PHY_STATUS_TIMEOUT_US		10000
229*4882a593Smuzhiyun #define CMD_PKT_STATUS_TIMEOUT_US	20000
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
232*4882a593Smuzhiyun #define VPG_DEFS(name, dsi) \
233*4882a593Smuzhiyun 	((void __force *)&((*dsi).vpg_defs.name))
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #define REGISTER(name, mask, dsi) \
236*4882a593Smuzhiyun 	{ #name, VPG_DEFS(name, dsi), mask, dsi }
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun struct debugfs_entries {
239*4882a593Smuzhiyun 	const char				*name;
240*4882a593Smuzhiyun 	bool					*reg;
241*4882a593Smuzhiyun 	u32					mask;
242*4882a593Smuzhiyun 	struct dw_mipi_dsi			*dsi;
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun #endif /* CONFIG_DEBUG_FS */
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun struct dw_mipi_dsi {
247*4882a593Smuzhiyun 	struct drm_bridge bridge;
248*4882a593Smuzhiyun 	struct drm_connector connector;
249*4882a593Smuzhiyun 	struct drm_encoder *encoder;
250*4882a593Smuzhiyun 	struct mipi_dsi_host dsi_host;
251*4882a593Smuzhiyun 	struct drm_panel *panel;
252*4882a593Smuzhiyun 	struct drm_bridge *next_bridge;
253*4882a593Smuzhiyun 	struct device *dev;
254*4882a593Smuzhiyun 	void __iomem *base;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	struct reset_control *apb_rst;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	unsigned int lane_mbps; /* per lane */
259*4882a593Smuzhiyun 	u32 channel;
260*4882a593Smuzhiyun 	u32 lanes;
261*4882a593Smuzhiyun 	u32 format;
262*4882a593Smuzhiyun 	struct drm_display_mode mode;
263*4882a593Smuzhiyun 	unsigned long mode_flags;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
266*4882a593Smuzhiyun 	struct dentry *debugfs;
267*4882a593Smuzhiyun 	struct debugfs_entries *debugfs_vpg;
268*4882a593Smuzhiyun 	struct {
269*4882a593Smuzhiyun 		bool vpg;
270*4882a593Smuzhiyun 		bool vpg_horizontal;
271*4882a593Smuzhiyun 		bool vpg_ber_pattern;
272*4882a593Smuzhiyun 	} vpg_defs;
273*4882a593Smuzhiyun #endif /* CONFIG_DEBUG_FS */
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	struct dw_mipi_dsi *master; /* dual-dsi master ptr */
276*4882a593Smuzhiyun 	struct dw_mipi_dsi *slave; /* dual-dsi slave ptr */
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	const struct dw_mipi_dsi_plat_data *plat_data;
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /*
282*4882a593Smuzhiyun  * Check if either a link to a master or slave is present
283*4882a593Smuzhiyun  */
dw_mipi_is_dual_mode(struct dw_mipi_dsi * dsi)284*4882a593Smuzhiyun static inline bool dw_mipi_is_dual_mode(struct dw_mipi_dsi *dsi)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	return dsi->slave || dsi->master;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /*
290*4882a593Smuzhiyun  * The controller should generate 2 frames before
291*4882a593Smuzhiyun  * preparing the peripheral.
292*4882a593Smuzhiyun  */
dw_mipi_dsi_wait_for_two_frames(const struct drm_display_mode * mode)293*4882a593Smuzhiyun static void dw_mipi_dsi_wait_for_two_frames(const struct drm_display_mode *mode)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	int refresh, two_frames;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	refresh = drm_mode_vrefresh(mode);
298*4882a593Smuzhiyun 	two_frames = DIV_ROUND_UP(MSEC_PER_SEC, refresh) * 2;
299*4882a593Smuzhiyun 	msleep(two_frames);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
host_to_dsi(struct mipi_dsi_host * host)302*4882a593Smuzhiyun static inline struct dw_mipi_dsi *host_to_dsi(struct mipi_dsi_host *host)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	return container_of(host, struct dw_mipi_dsi, dsi_host);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
bridge_to_dsi(struct drm_bridge * bridge)307*4882a593Smuzhiyun static inline struct dw_mipi_dsi *bridge_to_dsi(struct drm_bridge *bridge)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	return container_of(bridge, struct dw_mipi_dsi, bridge);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
con_to_dsi(struct drm_connector * con)312*4882a593Smuzhiyun static inline struct dw_mipi_dsi *con_to_dsi(struct drm_connector *con)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	return container_of(con, struct dw_mipi_dsi, connector);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
dsi_write(struct dw_mipi_dsi * dsi,u32 reg,u32 val)317*4882a593Smuzhiyun static inline void dsi_write(struct dw_mipi_dsi *dsi, u32 reg, u32 val)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	writel(val, dsi->base + reg);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
dsi_read(struct dw_mipi_dsi * dsi,u32 reg)322*4882a593Smuzhiyun static inline u32 dsi_read(struct dw_mipi_dsi *dsi, u32 reg)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	return readl(dsi->base + reg);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
dw_mipi_dsi_host_attach(struct mipi_dsi_host * host,struct mipi_dsi_device * device)327*4882a593Smuzhiyun static int dw_mipi_dsi_host_attach(struct mipi_dsi_host *host,
328*4882a593Smuzhiyun 				   struct mipi_dsi_device *device)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	struct dw_mipi_dsi *dsi = host_to_dsi(host);
331*4882a593Smuzhiyun 	const struct dw_mipi_dsi_plat_data *pdata = dsi->plat_data;
332*4882a593Smuzhiyun 	int max_data_lanes = dsi->plat_data->max_data_lanes;
333*4882a593Smuzhiyun 	int ret;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	dsi->lanes = (device->lanes > max_data_lanes) ? device->lanes / 2 : device->lanes;
336*4882a593Smuzhiyun 	dsi->channel = device->channel;
337*4882a593Smuzhiyun 	dsi->format = device->format;
338*4882a593Smuzhiyun 	dsi->mode_flags = device->mode_flags;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	ret = drm_of_find_panel_or_bridge(host->dev->of_node, 1, -1,
341*4882a593Smuzhiyun 					  &dsi->panel, &dsi->next_bridge);
342*4882a593Smuzhiyun 	if (ret) {
343*4882a593Smuzhiyun 		DRM_DEV_ERROR(dsi->dev, "Failed to find panel or bridge: %d\n", ret);
344*4882a593Smuzhiyun 		return ret;
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	drm_bridge_add(&dsi->bridge);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	if (pdata->host_ops && pdata->host_ops->attach) {
350*4882a593Smuzhiyun 		ret = pdata->host_ops->attach(pdata->priv_data, device);
351*4882a593Smuzhiyun 		if (ret < 0)
352*4882a593Smuzhiyun 			return ret;
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
dw_mipi_dsi_host_detach(struct mipi_dsi_host * host,struct mipi_dsi_device * device)358*4882a593Smuzhiyun static int dw_mipi_dsi_host_detach(struct mipi_dsi_host *host,
359*4882a593Smuzhiyun 				   struct mipi_dsi_device *device)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	struct dw_mipi_dsi *dsi = host_to_dsi(host);
362*4882a593Smuzhiyun 	const struct dw_mipi_dsi_plat_data *pdata = dsi->plat_data;
363*4882a593Smuzhiyun 	int ret;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	if (pdata->host_ops && pdata->host_ops->detach) {
366*4882a593Smuzhiyun 		ret = pdata->host_ops->detach(pdata->priv_data, device);
367*4882a593Smuzhiyun 		if (ret < 0)
368*4882a593Smuzhiyun 			return ret;
369*4882a593Smuzhiyun 	}
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	drm_of_panel_bridge_remove(host->dev->of_node, 1, 0);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	drm_bridge_remove(&dsi->bridge);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	return 0;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
dw_mipi_message_config(struct dw_mipi_dsi * dsi,const struct mipi_dsi_msg * msg)378*4882a593Smuzhiyun static void dw_mipi_message_config(struct dw_mipi_dsi *dsi,
379*4882a593Smuzhiyun 				   const struct mipi_dsi_msg *msg)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	bool lpm = msg->flags & MIPI_DSI_MSG_USE_LPM;
382*4882a593Smuzhiyun 	u32 val = 0;
383*4882a593Smuzhiyun 	u32 ctrl = 0;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/*
386*4882a593Smuzhiyun 	 * TODO dw drv improvements
387*4882a593Smuzhiyun 	 * largest packet sizes during hfp or during vsa/vpb/vfp
388*4882a593Smuzhiyun 	 * should be computed according to byte lane, lane number and only
389*4882a593Smuzhiyun 	 * if sending lp cmds in high speed is enable (PHY_TXREQUESTCLKHS)
390*4882a593Smuzhiyun 	 */
391*4882a593Smuzhiyun 	dsi_write(dsi, DSI_DPI_LP_CMD_TIM, OUTVACT_LPCMD_TIME(16)
392*4882a593Smuzhiyun 		  | INVACT_LPCMD_TIME(4));
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (msg->flags & MIPI_DSI_MSG_REQ_ACK)
395*4882a593Smuzhiyun 		val |= ACK_RQST_EN;
396*4882a593Smuzhiyun 	if (lpm)
397*4882a593Smuzhiyun 		val |= CMD_MODE_ALL_LP;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	dsi_write(dsi, DSI_CMD_MODE_CFG, val);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	val = dsi_read(dsi, DSI_VID_MODE_CFG);
402*4882a593Smuzhiyun 	ctrl = dsi_read(dsi, DSI_LPCLK_CTRL);
403*4882a593Smuzhiyun 	if (lpm) {
404*4882a593Smuzhiyun 		val |= ENABLE_LOW_POWER_CMD;
405*4882a593Smuzhiyun 		ctrl &= ~PHY_TXREQUESTCLKHS;
406*4882a593Smuzhiyun 	} else {
407*4882a593Smuzhiyun 		val &= ~ENABLE_LOW_POWER_CMD;
408*4882a593Smuzhiyun 		ctrl |= PHY_TXREQUESTCLKHS;
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	dsi_write(dsi, DSI_VID_MODE_CFG, val);
412*4882a593Smuzhiyun 	dsi_write(dsi, DSI_LPCLK_CTRL, ctrl);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
dw_mipi_dsi_gen_pkt_hdr_write(struct dw_mipi_dsi * dsi,u32 hdr_val)415*4882a593Smuzhiyun static int dw_mipi_dsi_gen_pkt_hdr_write(struct dw_mipi_dsi *dsi, u32 hdr_val)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	int ret;
418*4882a593Smuzhiyun 	u32 val, mask;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	ret = readl_poll_timeout(dsi->base + DSI_CMD_PKT_STATUS,
421*4882a593Smuzhiyun 				 val, !(val & GEN_CMD_FULL), 1000,
422*4882a593Smuzhiyun 				 CMD_PKT_STATUS_TIMEOUT_US);
423*4882a593Smuzhiyun 	if (ret) {
424*4882a593Smuzhiyun 		dev_err(dsi->dev, "failed to get available command FIFO\n");
425*4882a593Smuzhiyun 		return ret;
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	dsi_write(dsi, DSI_GEN_HDR, hdr_val);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	mask = GEN_CMD_EMPTY | GEN_PLD_W_EMPTY;
431*4882a593Smuzhiyun 	ret = readl_poll_timeout(dsi->base + DSI_CMD_PKT_STATUS,
432*4882a593Smuzhiyun 				 val, (val & mask) == mask,
433*4882a593Smuzhiyun 				 1000, CMD_PKT_STATUS_TIMEOUT_US);
434*4882a593Smuzhiyun 	if (ret) {
435*4882a593Smuzhiyun 		dev_err(dsi->dev, "failed to write command FIFO\n");
436*4882a593Smuzhiyun 		return ret;
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	return 0;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
dw_mipi_dsi_write(struct dw_mipi_dsi * dsi,const struct mipi_dsi_packet * packet)442*4882a593Smuzhiyun static int dw_mipi_dsi_write(struct dw_mipi_dsi *dsi,
443*4882a593Smuzhiyun 			     const struct mipi_dsi_packet *packet)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	const u8 *tx_buf = packet->payload;
446*4882a593Smuzhiyun 	int len = packet->payload_length, pld_data_bytes = sizeof(u32), ret;
447*4882a593Smuzhiyun 	__le32 word;
448*4882a593Smuzhiyun 	u32 val;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	while (len) {
451*4882a593Smuzhiyun 		if (len < pld_data_bytes) {
452*4882a593Smuzhiyun 			word = 0;
453*4882a593Smuzhiyun 			memcpy(&word, tx_buf, len);
454*4882a593Smuzhiyun 			dsi_write(dsi, DSI_GEN_PLD_DATA, le32_to_cpu(word));
455*4882a593Smuzhiyun 			len = 0;
456*4882a593Smuzhiyun 		} else {
457*4882a593Smuzhiyun 			memcpy(&word, tx_buf, pld_data_bytes);
458*4882a593Smuzhiyun 			dsi_write(dsi, DSI_GEN_PLD_DATA, le32_to_cpu(word));
459*4882a593Smuzhiyun 			tx_buf += pld_data_bytes;
460*4882a593Smuzhiyun 			len -= pld_data_bytes;
461*4882a593Smuzhiyun 		}
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 		ret = readl_poll_timeout(dsi->base + DSI_CMD_PKT_STATUS,
464*4882a593Smuzhiyun 					 val, !(val & GEN_PLD_W_FULL), 1000,
465*4882a593Smuzhiyun 					 CMD_PKT_STATUS_TIMEOUT_US);
466*4882a593Smuzhiyun 		if (ret) {
467*4882a593Smuzhiyun 			dev_err(dsi->dev,
468*4882a593Smuzhiyun 				"failed to get available write payload FIFO\n");
469*4882a593Smuzhiyun 			return ret;
470*4882a593Smuzhiyun 		}
471*4882a593Smuzhiyun 	}
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	word = 0;
474*4882a593Smuzhiyun 	memcpy(&word, packet->header, sizeof(packet->header));
475*4882a593Smuzhiyun 	return dw_mipi_dsi_gen_pkt_hdr_write(dsi, le32_to_cpu(word));
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
dw_mipi_dsi_read(struct dw_mipi_dsi * dsi,const struct mipi_dsi_msg * msg)478*4882a593Smuzhiyun static int dw_mipi_dsi_read(struct dw_mipi_dsi *dsi,
479*4882a593Smuzhiyun 			    const struct mipi_dsi_msg *msg)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	int i, j, ret, len = msg->rx_len;
482*4882a593Smuzhiyun 	u8 *buf = msg->rx_buf;
483*4882a593Smuzhiyun 	u32 val;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	/* Wait end of the read operation */
486*4882a593Smuzhiyun 	ret = readl_poll_timeout(dsi->base + DSI_CMD_PKT_STATUS,
487*4882a593Smuzhiyun 				 val, !(val & GEN_RD_CMD_BUSY),
488*4882a593Smuzhiyun 				 1000, CMD_PKT_STATUS_TIMEOUT_US);
489*4882a593Smuzhiyun 	if (ret) {
490*4882a593Smuzhiyun 		dev_err(dsi->dev, "Timeout during read operation\n");
491*4882a593Smuzhiyun 		return ret;
492*4882a593Smuzhiyun 	}
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	for (i = 0; i < len; i += 4) {
495*4882a593Smuzhiyun 		/* Read fifo must not be empty before all bytes are read */
496*4882a593Smuzhiyun 		ret = readl_poll_timeout(dsi->base + DSI_CMD_PKT_STATUS,
497*4882a593Smuzhiyun 					 val, !(val & GEN_PLD_R_EMPTY),
498*4882a593Smuzhiyun 					 1000, CMD_PKT_STATUS_TIMEOUT_US);
499*4882a593Smuzhiyun 		if (ret) {
500*4882a593Smuzhiyun 			dev_err(dsi->dev, "Read payload FIFO is empty\n");
501*4882a593Smuzhiyun 			return ret;
502*4882a593Smuzhiyun 		}
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 		val = dsi_read(dsi, DSI_GEN_PLD_DATA);
505*4882a593Smuzhiyun 		for (j = 0; j < 4 && j + i < len; j++)
506*4882a593Smuzhiyun 			buf[i + j] = val >> (8 * j);
507*4882a593Smuzhiyun 	}
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	return ret;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
dw_mipi_dsi_host_transfer(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)512*4882a593Smuzhiyun static ssize_t dw_mipi_dsi_host_transfer(struct mipi_dsi_host *host,
513*4882a593Smuzhiyun 					 const struct mipi_dsi_msg *msg)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	struct dw_mipi_dsi *dsi = host_to_dsi(host);
516*4882a593Smuzhiyun 	struct mipi_dsi_packet packet;
517*4882a593Smuzhiyun 	int ret, nb_bytes;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	ret = mipi_dsi_create_packet(&packet, msg);
520*4882a593Smuzhiyun 	if (ret) {
521*4882a593Smuzhiyun 		dev_err(dsi->dev, "failed to create packet: %d\n", ret);
522*4882a593Smuzhiyun 		return ret;
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	dw_mipi_message_config(dsi, msg);
526*4882a593Smuzhiyun 	if (dsi->slave)
527*4882a593Smuzhiyun 		dw_mipi_message_config(dsi->slave, msg);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	ret = dw_mipi_dsi_write(dsi, &packet);
530*4882a593Smuzhiyun 	if (ret)
531*4882a593Smuzhiyun 		return ret;
532*4882a593Smuzhiyun 	if (dsi->slave) {
533*4882a593Smuzhiyun 		ret = dw_mipi_dsi_write(dsi->slave, &packet);
534*4882a593Smuzhiyun 		if (ret)
535*4882a593Smuzhiyun 			return ret;
536*4882a593Smuzhiyun 	}
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	if (msg->rx_buf && msg->rx_len) {
539*4882a593Smuzhiyun 		ret = dw_mipi_dsi_read(dsi, msg);
540*4882a593Smuzhiyun 		if (ret)
541*4882a593Smuzhiyun 			return ret;
542*4882a593Smuzhiyun 		nb_bytes = msg->rx_len;
543*4882a593Smuzhiyun 	} else {
544*4882a593Smuzhiyun 		nb_bytes = packet.size;
545*4882a593Smuzhiyun 	}
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	return nb_bytes;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun static const struct mipi_dsi_host_ops dw_mipi_dsi_host_ops = {
551*4882a593Smuzhiyun 	.attach = dw_mipi_dsi_host_attach,
552*4882a593Smuzhiyun 	.detach = dw_mipi_dsi_host_detach,
553*4882a593Smuzhiyun 	.transfer = dw_mipi_dsi_host_transfer,
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun 
dw_mipi_dsi_video_mode_config(struct dw_mipi_dsi * dsi)556*4882a593Smuzhiyun static void dw_mipi_dsi_video_mode_config(struct dw_mipi_dsi *dsi)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun 	u32 val = LP_VSA_EN | LP_VBP_EN | LP_VFP_EN |
559*4882a593Smuzhiyun 		  LP_VACT_EN | LP_HBP_EN | LP_HFP_EN;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP)
562*4882a593Smuzhiyun 		val &= ~LP_HFP_EN;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP)
565*4882a593Smuzhiyun 		val &= ~LP_HBP_EN;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
568*4882a593Smuzhiyun 		val |= VID_MODE_TYPE_BURST;
569*4882a593Smuzhiyun 	else if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
570*4882a593Smuzhiyun 		val |= VID_MODE_TYPE_NON_BURST_SYNC_PULSES;
571*4882a593Smuzhiyun 	else
572*4882a593Smuzhiyun 		val |= VID_MODE_TYPE_NON_BURST_SYNC_EVENTS;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
575*4882a593Smuzhiyun 	if (dsi->vpg_defs.vpg) {
576*4882a593Smuzhiyun 		val |= VID_MODE_VPG_ENABLE;
577*4882a593Smuzhiyun 		val |= dsi->vpg_defs.vpg_horizontal ?
578*4882a593Smuzhiyun 		       VID_MODE_VPG_HORIZONTAL : 0;
579*4882a593Smuzhiyun 		val |= dsi->vpg_defs.vpg_ber_pattern ? VID_MODE_VPG_MODE : 0;
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun #endif /* CONFIG_DEBUG_FS */
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	dsi_write(dsi, DSI_VID_MODE_CFG, val);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun 
dw_mipi_dsi_set_mode(struct dw_mipi_dsi * dsi,unsigned long mode_flags)586*4882a593Smuzhiyun static void dw_mipi_dsi_set_mode(struct dw_mipi_dsi *dsi,
587*4882a593Smuzhiyun 				 unsigned long mode_flags)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	dsi_write(dsi, DSI_PWR_UP, RESET);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	if (mode_flags & MIPI_DSI_MODE_VIDEO) {
592*4882a593Smuzhiyun 		dsi_write(dsi, DSI_MODE_CFG, ENABLE_VIDEO_MODE);
593*4882a593Smuzhiyun 		dw_mipi_dsi_video_mode_config(dsi);
594*4882a593Smuzhiyun 	} else {
595*4882a593Smuzhiyun 		dsi_write(dsi, DSI_MODE_CFG, ENABLE_CMD_MODE);
596*4882a593Smuzhiyun 	}
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	dsi_write(dsi, DSI_PWR_UP, POWERUP);
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
dw_mipi_dsi_disable(struct dw_mipi_dsi * dsi)601*4882a593Smuzhiyun static void dw_mipi_dsi_disable(struct dw_mipi_dsi *dsi)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	dsi_write(dsi, DSI_LPCLK_CTRL, 0);
604*4882a593Smuzhiyun 	dsi_write(dsi, DSI_EDPI_CMD_SIZE, 0);
605*4882a593Smuzhiyun 	dw_mipi_dsi_set_mode(dsi, 0);
606*4882a593Smuzhiyun 	if (dsi->slave)
607*4882a593Smuzhiyun 		dw_mipi_dsi_disable(dsi->slave);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
dw_mipi_dsi_init(struct dw_mipi_dsi * dsi)610*4882a593Smuzhiyun static void dw_mipi_dsi_init(struct dw_mipi_dsi *dsi)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	const struct dw_mipi_dsi_phy_ops *phy_ops = dsi->plat_data->phy_ops;
613*4882a593Smuzhiyun 	unsigned int esc_rate; /* in MHz */
614*4882a593Smuzhiyun 	u32 esc_clk_division;
615*4882a593Smuzhiyun 	int ret;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	/*
618*4882a593Smuzhiyun 	 * The maximum permitted escape clock is 20MHz and it is derived from
619*4882a593Smuzhiyun 	 * lanebyteclk, which is running at "lane_mbps / 8".
620*4882a593Smuzhiyun 	 */
621*4882a593Smuzhiyun 	if (phy_ops->get_esc_clk_rate) {
622*4882a593Smuzhiyun 		ret = phy_ops->get_esc_clk_rate(dsi->plat_data->priv_data,
623*4882a593Smuzhiyun 						&esc_rate);
624*4882a593Smuzhiyun 		if (ret)
625*4882a593Smuzhiyun 			DRM_DEBUG_DRIVER("Phy get_esc_clk_rate() failed\n");
626*4882a593Smuzhiyun 	} else
627*4882a593Smuzhiyun 		esc_rate = 20; /* Default to 20MHz */
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	/*
630*4882a593Smuzhiyun 	 * We want :
631*4882a593Smuzhiyun 	 *     (lane_mbps >> 3) / esc_clk_division < X
632*4882a593Smuzhiyun 	 * which is:
633*4882a593Smuzhiyun 	 *     (lane_mbps >> 3) / X > esc_clk_division
634*4882a593Smuzhiyun 	 */
635*4882a593Smuzhiyun 	esc_clk_division = (dsi->lane_mbps >> 3) / esc_rate + 1;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	dsi_write(dsi, DSI_PWR_UP, RESET);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	/*
640*4882a593Smuzhiyun 	 * TODO dw drv improvements
641*4882a593Smuzhiyun 	 * timeout clock division should be computed with the
642*4882a593Smuzhiyun 	 * high speed transmission counter timeout and byte lane...
643*4882a593Smuzhiyun 	 */
644*4882a593Smuzhiyun 	dsi_write(dsi, DSI_CLKMGR_CFG, TO_CLK_DIVISION(10) |
645*4882a593Smuzhiyun 		  TX_ESC_CLK_DIVISION(esc_clk_division));
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
dw_mipi_dsi_dpi_config(struct dw_mipi_dsi * dsi,const struct drm_display_mode * mode)648*4882a593Smuzhiyun static void dw_mipi_dsi_dpi_config(struct dw_mipi_dsi *dsi,
649*4882a593Smuzhiyun 				   const struct drm_display_mode *mode)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	u32 val = 0, color = 0;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	switch (dsi->format) {
654*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB888:
655*4882a593Smuzhiyun 		color = DPI_COLOR_CODING_24BIT;
656*4882a593Smuzhiyun 		break;
657*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB666:
658*4882a593Smuzhiyun 		color = DPI_COLOR_CODING_18BIT_2 | LOOSELY18_EN;
659*4882a593Smuzhiyun 		break;
660*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB666_PACKED:
661*4882a593Smuzhiyun 		color = DPI_COLOR_CODING_18BIT_1;
662*4882a593Smuzhiyun 		break;
663*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB565:
664*4882a593Smuzhiyun 		color = DPI_COLOR_CODING_16BIT_1;
665*4882a593Smuzhiyun 		break;
666*4882a593Smuzhiyun 	}
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
669*4882a593Smuzhiyun 		val |= VSYNC_ACTIVE_LOW;
670*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
671*4882a593Smuzhiyun 		val |= HSYNC_ACTIVE_LOW;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	dsi_write(dsi, DSI_DPI_VCID, DPI_VCID(dsi->channel));
674*4882a593Smuzhiyun 	dsi_write(dsi, DSI_DPI_COLOR_CODING, color);
675*4882a593Smuzhiyun 	dsi_write(dsi, DSI_DPI_CFG_POL, val);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun 
dw_mipi_dsi_packet_handler_config(struct dw_mipi_dsi * dsi)678*4882a593Smuzhiyun static void dw_mipi_dsi_packet_handler_config(struct dw_mipi_dsi *dsi)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun 	dsi_write(dsi, DSI_PCKHDL_CFG, CRC_RX_EN | ECC_RX_EN | BTA_EN);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun 
dw_mipi_dsi_video_packet_config(struct dw_mipi_dsi * dsi,const struct drm_display_mode * mode)683*4882a593Smuzhiyun static void dw_mipi_dsi_video_packet_config(struct dw_mipi_dsi *dsi,
684*4882a593Smuzhiyun 					    const struct drm_display_mode *mode)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun 	/*
687*4882a593Smuzhiyun 	 * TODO dw drv improvements
688*4882a593Smuzhiyun 	 * only burst mode is supported here. For non-burst video modes,
689*4882a593Smuzhiyun 	 * we should compute DSI_VID_PKT_SIZE, DSI_VCCR.NUMC &
690*4882a593Smuzhiyun 	 * DSI_VNPCR.NPSIZE... especially because this driver supports
691*4882a593Smuzhiyun 	 * non-burst video modes, see dw_mipi_dsi_video_mode_config()...
692*4882a593Smuzhiyun 	 */
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	dsi_write(dsi, DSI_VID_PKT_SIZE,
695*4882a593Smuzhiyun 		       dw_mipi_is_dual_mode(dsi) ?
696*4882a593Smuzhiyun 				VID_PKT_SIZE(mode->hdisplay / 2) :
697*4882a593Smuzhiyun 				VID_PKT_SIZE(mode->hdisplay));
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun 
dw_mipi_dsi_command_mode_config(struct dw_mipi_dsi * dsi)700*4882a593Smuzhiyun static void dw_mipi_dsi_command_mode_config(struct dw_mipi_dsi *dsi)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun 	/*
703*4882a593Smuzhiyun 	 * TODO dw drv improvements
704*4882a593Smuzhiyun 	 * compute high speed transmission counter timeout according
705*4882a593Smuzhiyun 	 * to the timeout clock division (TO_CLK_DIVISION) and byte lane...
706*4882a593Smuzhiyun 	 */
707*4882a593Smuzhiyun 	dsi_write(dsi, DSI_TO_CNT_CFG, HSTX_TO_CNT(1000) | LPRX_TO_CNT(1000));
708*4882a593Smuzhiyun 	/*
709*4882a593Smuzhiyun 	 * TODO dw drv improvements
710*4882a593Smuzhiyun 	 * the Bus-Turn-Around Timeout Counter should be computed
711*4882a593Smuzhiyun 	 * according to byte lane...
712*4882a593Smuzhiyun 	 */
713*4882a593Smuzhiyun 	dsi_write(dsi, DSI_BTA_TO_CNT, 0xd00);
714*4882a593Smuzhiyun 	dsi_write(dsi, DSI_MODE_CFG, ENABLE_CMD_MODE);
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun /* Get lane byte clock cycles. */
dw_mipi_dsi_get_hcomponent_lbcc(struct dw_mipi_dsi * dsi,const struct drm_display_mode * mode,u32 hcomponent)718*4882a593Smuzhiyun static u32 dw_mipi_dsi_get_hcomponent_lbcc(struct dw_mipi_dsi *dsi,
719*4882a593Smuzhiyun 					   const struct drm_display_mode *mode,
720*4882a593Smuzhiyun 					   u32 hcomponent)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun 	u32 lbcc;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	lbcc = hcomponent * dsi->lane_mbps * MSEC_PER_SEC / 8;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	if (mode->clock == 0) {
727*4882a593Smuzhiyun 		DRM_ERROR("dsi mode clock is 0!\n");
728*4882a593Smuzhiyun 		return 0;
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	return DIV_ROUND_CLOSEST_ULL(lbcc, mode->clock);
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
dw_mipi_dsi_line_timer_config(struct dw_mipi_dsi * dsi,const struct drm_display_mode * mode)734*4882a593Smuzhiyun static void dw_mipi_dsi_line_timer_config(struct dw_mipi_dsi *dsi,
735*4882a593Smuzhiyun 					  const struct drm_display_mode *mode)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun 	u32 htotal, hsa, hbp, lbcc;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	htotal = mode->htotal;
740*4882a593Smuzhiyun 	hsa = mode->hsync_end - mode->hsync_start;
741*4882a593Smuzhiyun 	hbp = mode->htotal - mode->hsync_end;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	/*
744*4882a593Smuzhiyun 	 * TODO dw drv improvements
745*4882a593Smuzhiyun 	 * computations below may be improved...
746*4882a593Smuzhiyun 	 */
747*4882a593Smuzhiyun 	lbcc = dw_mipi_dsi_get_hcomponent_lbcc(dsi, mode, htotal);
748*4882a593Smuzhiyun 	dsi_write(dsi, DSI_VID_HLINE_TIME, lbcc);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	lbcc = dw_mipi_dsi_get_hcomponent_lbcc(dsi, mode, hsa);
751*4882a593Smuzhiyun 	dsi_write(dsi, DSI_VID_HSA_TIME, lbcc);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	lbcc = dw_mipi_dsi_get_hcomponent_lbcc(dsi, mode, hbp);
754*4882a593Smuzhiyun 	dsi_write(dsi, DSI_VID_HBP_TIME, lbcc);
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun 
dw_mipi_dsi_vertical_timing_config(struct dw_mipi_dsi * dsi,const struct drm_display_mode * mode)757*4882a593Smuzhiyun static void dw_mipi_dsi_vertical_timing_config(struct dw_mipi_dsi *dsi,
758*4882a593Smuzhiyun 					const struct drm_display_mode *mode)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	u32 vactive, vsa, vfp, vbp;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	vactive = mode->vdisplay;
763*4882a593Smuzhiyun 	vsa = mode->vsync_end - mode->vsync_start;
764*4882a593Smuzhiyun 	vfp = mode->vsync_start - mode->vdisplay;
765*4882a593Smuzhiyun 	vbp = mode->vtotal - mode->vsync_end;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	dsi_write(dsi, DSI_VID_VACTIVE_LINES, vactive);
768*4882a593Smuzhiyun 	dsi_write(dsi, DSI_VID_VSA_LINES, vsa);
769*4882a593Smuzhiyun 	dsi_write(dsi, DSI_VID_VFP_LINES, vfp);
770*4882a593Smuzhiyun 	dsi_write(dsi, DSI_VID_VBP_LINES, vbp);
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun 
dw_mipi_dsi_dphy_timing_config(struct dw_mipi_dsi * dsi)773*4882a593Smuzhiyun static void dw_mipi_dsi_dphy_timing_config(struct dw_mipi_dsi *dsi)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun 	const struct dw_mipi_dsi_phy_ops *phy_ops = dsi->plat_data->phy_ops;
776*4882a593Smuzhiyun 	struct dw_mipi_dsi_dphy_timing timing;
777*4882a593Smuzhiyun 	u32 hw_version;
778*4882a593Smuzhiyun 	int ret;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	ret = phy_ops->get_timing(dsi->plat_data->priv_data,
781*4882a593Smuzhiyun 				  dsi->lane_mbps, &timing);
782*4882a593Smuzhiyun 	if (ret)
783*4882a593Smuzhiyun 		DRM_DEV_ERROR(dsi->dev, "Retrieving phy timings failed\n");
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	/*
786*4882a593Smuzhiyun 	 * TODO dw drv improvements
787*4882a593Smuzhiyun 	 * data & clock lane timers should be computed according to panel
788*4882a593Smuzhiyun 	 * blankings and to the automatic clock lane control mode...
789*4882a593Smuzhiyun 	 * note: DSI_PHY_TMR_CFG.MAX_RD_TIME should be in line with
790*4882a593Smuzhiyun 	 * DSI_CMD_MODE_CFG.MAX_RD_PKT_SIZE_LP (see CMD_MODE_ALL_LP)
791*4882a593Smuzhiyun 	 */
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	hw_version = dsi_read(dsi, DSI_VERSION) & VERSION;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	if (hw_version >= HWVER_131) {
796*4882a593Smuzhiyun 		dsi_write(dsi, DSI_PHY_TMR_CFG,
797*4882a593Smuzhiyun 			  PHY_HS2LP_TIME_V131(timing.data_hs2lp) |
798*4882a593Smuzhiyun 			  PHY_LP2HS_TIME_V131(timing.data_lp2hs));
799*4882a593Smuzhiyun 		dsi_write(dsi, DSI_PHY_TMR_RD_CFG, MAX_RD_TIME_V131(10000));
800*4882a593Smuzhiyun 	} else {
801*4882a593Smuzhiyun 		dsi_write(dsi, DSI_PHY_TMR_CFG,
802*4882a593Smuzhiyun 			  PHY_HS2LP_TIME(timing.data_hs2lp) |
803*4882a593Smuzhiyun 			  PHY_LP2HS_TIME(timing.data_lp2hs) |
804*4882a593Smuzhiyun 			  MAX_RD_TIME(10000));
805*4882a593Smuzhiyun 	}
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	dsi_write(dsi, DSI_PHY_TMR_LPCLK_CFG,
808*4882a593Smuzhiyun 		  PHY_CLKHS2LP_TIME(timing.clk_hs2lp) |
809*4882a593Smuzhiyun 		  PHY_CLKLP2HS_TIME(timing.clk_lp2hs));
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun 
dw_mipi_dsi_dphy_interface_config(struct dw_mipi_dsi * dsi)812*4882a593Smuzhiyun static void dw_mipi_dsi_dphy_interface_config(struct dw_mipi_dsi *dsi)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	/*
815*4882a593Smuzhiyun 	 * TODO dw drv improvements
816*4882a593Smuzhiyun 	 * stop wait time should be the maximum between host dsi
817*4882a593Smuzhiyun 	 * and panel stop wait times
818*4882a593Smuzhiyun 	 */
819*4882a593Smuzhiyun 	dsi_write(dsi, DSI_PHY_IF_CFG, PHY_STOP_WAIT_TIME(0x20) |
820*4882a593Smuzhiyun 		  N_LANES(dsi->lanes));
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun 
dw_mipi_dsi_dphy_init(struct dw_mipi_dsi * dsi)823*4882a593Smuzhiyun static void dw_mipi_dsi_dphy_init(struct dw_mipi_dsi *dsi)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun 	/* Clear PHY state */
826*4882a593Smuzhiyun 	dsi_write(dsi, DSI_PHY_RSTZ, PHY_DISFORCEPLL | PHY_DISABLECLK
827*4882a593Smuzhiyun 		  | PHY_RSTZ | PHY_SHUTDOWNZ);
828*4882a593Smuzhiyun 	dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_UNTESTCLR);
829*4882a593Smuzhiyun 	dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_TESTCLR);
830*4882a593Smuzhiyun 	dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_UNTESTCLR);
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun 
dw_mipi_dsi_dphy_enable(struct dw_mipi_dsi * dsi)833*4882a593Smuzhiyun static void dw_mipi_dsi_dphy_enable(struct dw_mipi_dsi *dsi)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun 	u32 val;
836*4882a593Smuzhiyun 	int ret;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	dsi_write(dsi, DSI_PHY_RSTZ, PHY_ENFORCEPLL | PHY_ENABLECLK |
839*4882a593Smuzhiyun 		  PHY_UNRSTZ | PHY_UNSHUTDOWNZ);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	ret = readl_poll_timeout(dsi->base + DSI_PHY_STATUS, val,
842*4882a593Smuzhiyun 				 val & PHY_LOCK, 1000, PHY_STATUS_TIMEOUT_US);
843*4882a593Smuzhiyun 	if (ret)
844*4882a593Smuzhiyun 		DRM_ERROR("failed to wait phy lock state\n");
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	ret = readl_poll_timeout(dsi->base + DSI_PHY_STATUS,
847*4882a593Smuzhiyun 				 val, val & PHY_STOP_STATE_CLK_LANE, 1000,
848*4882a593Smuzhiyun 				 PHY_STATUS_TIMEOUT_US);
849*4882a593Smuzhiyun 	if (ret)
850*4882a593Smuzhiyun 		DRM_ERROR("failed to wait phy clk lane stop state\n");
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun 
dw_mipi_dsi_clear_err(struct dw_mipi_dsi * dsi)853*4882a593Smuzhiyun static void dw_mipi_dsi_clear_err(struct dw_mipi_dsi *dsi)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun 	dsi_read(dsi, DSI_INT_ST0);
856*4882a593Smuzhiyun 	dsi_read(dsi, DSI_INT_ST1);
857*4882a593Smuzhiyun 	dsi_write(dsi, DSI_INT_MSK0, 0);
858*4882a593Smuzhiyun 	dsi_write(dsi, DSI_INT_MSK1, 0);
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun 
dw_mipi_dsi_post_disable(struct dw_mipi_dsi * dsi)861*4882a593Smuzhiyun static void dw_mipi_dsi_post_disable(struct dw_mipi_dsi *dsi)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun 	const struct dw_mipi_dsi_phy_ops *phy_ops = dsi->plat_data->phy_ops;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	if (phy_ops->power_off)
866*4882a593Smuzhiyun 		phy_ops->power_off(dsi->plat_data->priv_data);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	dsi_write(dsi, DSI_PWR_UP, RESET);
869*4882a593Smuzhiyun 	dsi_write(dsi, DSI_PHY_RSTZ, PHY_RSTZ);
870*4882a593Smuzhiyun 	pm_runtime_put(dsi->dev);
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	if (dsi->slave)
873*4882a593Smuzhiyun 		dw_mipi_dsi_post_disable(dsi->slave);
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun 
dw_mipi_dsi_bridge_post_disable(struct drm_bridge * bridge)876*4882a593Smuzhiyun static void dw_mipi_dsi_bridge_post_disable(struct drm_bridge *bridge)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun 	struct dw_mipi_dsi *dsi = bridge_to_dsi(bridge);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	if (dsi->panel)
881*4882a593Smuzhiyun 		drm_panel_unprepare(dsi->panel);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	dw_mipi_dsi_post_disable(dsi);
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun 
dw_mipi_dsi_bridge_disable(struct drm_bridge * bridge)886*4882a593Smuzhiyun static void dw_mipi_dsi_bridge_disable(struct drm_bridge *bridge)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun 	struct dw_mipi_dsi *dsi = bridge_to_dsi(bridge);
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	if (dsi->panel)
891*4882a593Smuzhiyun 		drm_panel_disable(dsi->panel);
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	dw_mipi_dsi_disable(dsi);
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun 
dw_mipi_dsi_get_lanes(struct dw_mipi_dsi * dsi)896*4882a593Smuzhiyun static unsigned int dw_mipi_dsi_get_lanes(struct dw_mipi_dsi *dsi)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun 	/* this instance is the slave, so add the master's lanes */
899*4882a593Smuzhiyun 	if (dsi->master)
900*4882a593Smuzhiyun 		return dsi->master->lanes + dsi->lanes;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	/* this instance is the master, so add the slave's lanes */
903*4882a593Smuzhiyun 	if (dsi->slave)
904*4882a593Smuzhiyun 		return dsi->lanes + dsi->slave->lanes;
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	/* single-dsi, so no other instance to consider */
907*4882a593Smuzhiyun 	return dsi->lanes;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun 
dw_mipi_dsi_bridge_mode_set(struct drm_bridge * bridge,const struct drm_display_mode * mode,const struct drm_display_mode * adjusted_mode)910*4882a593Smuzhiyun static void dw_mipi_dsi_bridge_mode_set(struct drm_bridge *bridge,
911*4882a593Smuzhiyun 					const struct drm_display_mode *mode,
912*4882a593Smuzhiyun 					const struct drm_display_mode *adjusted_mode)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun 	struct dw_mipi_dsi *dsi = bridge_to_dsi(bridge);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	drm_mode_copy(&dsi->mode, adjusted_mode);
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	if (dsi->slave)
919*4882a593Smuzhiyun 		drm_mode_copy(&dsi->slave->mode, adjusted_mode);
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun 
dw_mipi_dsi_pre_enable(struct dw_mipi_dsi * dsi)922*4882a593Smuzhiyun static void dw_mipi_dsi_pre_enable(struct dw_mipi_dsi *dsi)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun 	const struct dw_mipi_dsi_phy_ops *phy_ops = dsi->plat_data->phy_ops;
925*4882a593Smuzhiyun 	void *priv_data = dsi->plat_data->priv_data;
926*4882a593Smuzhiyun 	const struct drm_display_mode *adjusted_mode = &dsi->mode;
927*4882a593Smuzhiyun 	int ret;
928*4882a593Smuzhiyun 	u32 lanes = dw_mipi_dsi_get_lanes(dsi);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	if (dsi->apb_rst) {
931*4882a593Smuzhiyun 		reset_control_assert(dsi->apb_rst);
932*4882a593Smuzhiyun 		usleep_range(10, 20);
933*4882a593Smuzhiyun 		reset_control_deassert(dsi->apb_rst);
934*4882a593Smuzhiyun 	}
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	ret = phy_ops->get_lane_mbps(priv_data, adjusted_mode, dsi->mode_flags,
937*4882a593Smuzhiyun 				     lanes, dsi->format, &dsi->lane_mbps);
938*4882a593Smuzhiyun 	if (ret)
939*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("Phy get_lane_mbps() failed\n");
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	pm_runtime_get_sync(dsi->dev);
942*4882a593Smuzhiyun 	dw_mipi_dsi_init(dsi);
943*4882a593Smuzhiyun 	dw_mipi_dsi_dpi_config(dsi, adjusted_mode);
944*4882a593Smuzhiyun 	dw_mipi_dsi_packet_handler_config(dsi);
945*4882a593Smuzhiyun 	dw_mipi_dsi_video_mode_config(dsi);
946*4882a593Smuzhiyun 	dw_mipi_dsi_video_packet_config(dsi, adjusted_mode);
947*4882a593Smuzhiyun 	dw_mipi_dsi_command_mode_config(dsi);
948*4882a593Smuzhiyun 	dw_mipi_dsi_line_timer_config(dsi, adjusted_mode);
949*4882a593Smuzhiyun 	dw_mipi_dsi_vertical_timing_config(dsi, adjusted_mode);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	dw_mipi_dsi_dphy_init(dsi);
952*4882a593Smuzhiyun 	dw_mipi_dsi_dphy_timing_config(dsi);
953*4882a593Smuzhiyun 	dw_mipi_dsi_dphy_interface_config(dsi);
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	dw_mipi_dsi_clear_err(dsi);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	ret = phy_ops->init(priv_data);
958*4882a593Smuzhiyun 	if (ret)
959*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("Phy init() failed\n");
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	if (phy_ops->power_on)
962*4882a593Smuzhiyun 		phy_ops->power_on(dsi->plat_data->priv_data);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	dw_mipi_dsi_dphy_enable(dsi);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	dw_mipi_dsi_wait_for_two_frames(adjusted_mode);
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	/* Switch to cmd mode for panel-bridge pre_enable & panel prepare */
969*4882a593Smuzhiyun 	dw_mipi_dsi_set_mode(dsi, 0);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	if (dsi->slave)
972*4882a593Smuzhiyun 		dw_mipi_dsi_pre_enable(dsi->slave);
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun 
dw_mipi_dsi_bridge_pre_enable(struct drm_bridge * bridge)975*4882a593Smuzhiyun static void dw_mipi_dsi_bridge_pre_enable(struct drm_bridge *bridge)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun 	struct dw_mipi_dsi *dsi = bridge_to_dsi(bridge);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	dw_mipi_dsi_pre_enable(dsi);
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	if (dsi->panel)
982*4882a593Smuzhiyun 		drm_panel_prepare(dsi->panel);
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
dw_mipi_dsi_enable(struct dw_mipi_dsi * dsi)985*4882a593Smuzhiyun static void dw_mipi_dsi_enable(struct dw_mipi_dsi *dsi)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun 	u32 val;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	val = PHY_TXREQUESTCLKHS;
990*4882a593Smuzhiyun 	if (dsi->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS)
991*4882a593Smuzhiyun 		val |= AUTO_CLKLANE_CTRL;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	dsi_write(dsi, DSI_LPCLK_CTRL, val);
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
996*4882a593Smuzhiyun 		dw_mipi_dsi_set_mode(dsi, MIPI_DSI_MODE_VIDEO);
997*4882a593Smuzhiyun 	} else {
998*4882a593Smuzhiyun 		dsi_write(dsi, DSI_EDPI_CMD_SIZE, dsi->mode.hdisplay);
999*4882a593Smuzhiyun 		dw_mipi_dsi_set_mode(dsi, 0);
1000*4882a593Smuzhiyun 	}
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	if (dsi->slave)
1003*4882a593Smuzhiyun 		dw_mipi_dsi_enable(dsi->slave);
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun 
dw_mipi_dsi_bridge_enable(struct drm_bridge * bridge)1006*4882a593Smuzhiyun static void dw_mipi_dsi_bridge_enable(struct drm_bridge *bridge)
1007*4882a593Smuzhiyun {
1008*4882a593Smuzhiyun 	struct dw_mipi_dsi *dsi = bridge_to_dsi(bridge);
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	dw_mipi_dsi_enable(dsi);
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	if (dsi->panel)
1013*4882a593Smuzhiyun 		drm_panel_enable(dsi->panel);
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	DRM_DEV_INFO(dsi->dev, "final DSI-Link bandwidth: %u x %d Mbps\n",
1016*4882a593Smuzhiyun 		     dsi->lane_mbps, dsi->slave ? dsi->lanes * 2 : dsi->lanes);
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun static enum drm_mode_status
dw_mipi_dsi_bridge_mode_valid(struct drm_bridge * bridge,const struct drm_display_info * info,const struct drm_display_mode * mode)1020*4882a593Smuzhiyun dw_mipi_dsi_bridge_mode_valid(struct drm_bridge *bridge,
1021*4882a593Smuzhiyun 			      const struct drm_display_info *info,
1022*4882a593Smuzhiyun 			      const struct drm_display_mode *mode)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun 	struct dw_mipi_dsi *dsi = bridge_to_dsi(bridge);
1025*4882a593Smuzhiyun 	const struct dw_mipi_dsi_plat_data *pdata = dsi->plat_data;
1026*4882a593Smuzhiyun 	enum drm_mode_status mode_status = MODE_OK;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	if (pdata->mode_valid)
1029*4882a593Smuzhiyun 		mode_status = pdata->mode_valid(pdata->priv_data, mode);
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	return mode_status;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun 
dw_mipi_dsi_bridge_attach(struct drm_bridge * bridge,enum drm_bridge_attach_flags flags)1034*4882a593Smuzhiyun static int dw_mipi_dsi_bridge_attach(struct drm_bridge *bridge,
1035*4882a593Smuzhiyun 				     enum drm_bridge_attach_flags flags)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun 	struct dw_mipi_dsi *dsi = bridge_to_dsi(bridge);
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	if (!bridge->encoder) {
1040*4882a593Smuzhiyun 		DRM_ERROR("Parent encoder object not found\n");
1041*4882a593Smuzhiyun 		return -ENODEV;
1042*4882a593Smuzhiyun 	}
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	/* Set the encoder type as caller does not know it */
1045*4882a593Smuzhiyun 	bridge->encoder->encoder_type = DRM_MODE_ENCODER_DSI;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	/* Attach the next-bridge to the dsi bridge */
1048*4882a593Smuzhiyun 	if (dsi->next_bridge)
1049*4882a593Smuzhiyun 		return drm_bridge_attach(bridge->encoder, dsi->next_bridge,
1050*4882a593Smuzhiyun 					 bridge, flags);
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	return 0;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun static const struct drm_bridge_funcs dw_mipi_dsi_bridge_funcs = {
1056*4882a593Smuzhiyun 	.mode_set     = dw_mipi_dsi_bridge_mode_set,
1057*4882a593Smuzhiyun 	.pre_enable   = dw_mipi_dsi_bridge_pre_enable,
1058*4882a593Smuzhiyun 	.enable	      = dw_mipi_dsi_bridge_enable,
1059*4882a593Smuzhiyun 	.post_disable = dw_mipi_dsi_bridge_post_disable,
1060*4882a593Smuzhiyun 	.disable      = dw_mipi_dsi_bridge_disable,
1061*4882a593Smuzhiyun 	.mode_valid   = dw_mipi_dsi_bridge_mode_valid,
1062*4882a593Smuzhiyun 	.attach	      = dw_mipi_dsi_bridge_attach,
1063*4882a593Smuzhiyun };
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
1066*4882a593Smuzhiyun 
dw_mipi_dsi_debugfs_write(void * data,u64 val)1067*4882a593Smuzhiyun static int dw_mipi_dsi_debugfs_write(void *data, u64 val)
1068*4882a593Smuzhiyun {
1069*4882a593Smuzhiyun 	struct debugfs_entries *vpg = data;
1070*4882a593Smuzhiyun 	struct dw_mipi_dsi *dsi;
1071*4882a593Smuzhiyun 	u32 mode_cfg;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	if (!vpg)
1074*4882a593Smuzhiyun 		return -ENODEV;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	dsi = vpg->dsi;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	*vpg->reg = (bool)val;
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	mode_cfg = dsi_read(dsi, DSI_VID_MODE_CFG);
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	if (*vpg->reg)
1083*4882a593Smuzhiyun 		mode_cfg |= vpg->mask;
1084*4882a593Smuzhiyun 	else
1085*4882a593Smuzhiyun 		mode_cfg &= ~vpg->mask;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	dsi_write(dsi, DSI_VID_MODE_CFG, mode_cfg);
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	return 0;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun 
dw_mipi_dsi_debugfs_show(void * data,u64 * val)1092*4882a593Smuzhiyun static int dw_mipi_dsi_debugfs_show(void *data, u64 *val)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun 	struct debugfs_entries *vpg = data;
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	if (!vpg)
1097*4882a593Smuzhiyun 		return -ENODEV;
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	*val = *vpg->reg;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	return 0;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun DEFINE_DEBUGFS_ATTRIBUTE(fops_x32, dw_mipi_dsi_debugfs_show,
1105*4882a593Smuzhiyun 			 dw_mipi_dsi_debugfs_write, "%llu\n");
1106*4882a593Smuzhiyun 
debugfs_create_files(void * data)1107*4882a593Smuzhiyun static void debugfs_create_files(void *data)
1108*4882a593Smuzhiyun {
1109*4882a593Smuzhiyun 	struct dw_mipi_dsi *dsi = data;
1110*4882a593Smuzhiyun 	struct debugfs_entries debugfs[] = {
1111*4882a593Smuzhiyun 		REGISTER(vpg, VID_MODE_VPG_ENABLE, dsi),
1112*4882a593Smuzhiyun 		REGISTER(vpg_horizontal, VID_MODE_VPG_HORIZONTAL, dsi),
1113*4882a593Smuzhiyun 		REGISTER(vpg_ber_pattern, VID_MODE_VPG_MODE, dsi),
1114*4882a593Smuzhiyun 	};
1115*4882a593Smuzhiyun 	int i;
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	dsi->debugfs_vpg = kmemdup(debugfs, sizeof(debugfs), GFP_KERNEL);
1118*4882a593Smuzhiyun 	if (!dsi->debugfs_vpg)
1119*4882a593Smuzhiyun 		return;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(debugfs); i++)
1122*4882a593Smuzhiyun 		debugfs_create_file(dsi->debugfs_vpg[i].name, 0644,
1123*4882a593Smuzhiyun 				    dsi->debugfs, &dsi->debugfs_vpg[i],
1124*4882a593Smuzhiyun 				    &fops_x32);
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun 
dw_mipi_dsi_debugfs_init(struct dw_mipi_dsi * dsi)1127*4882a593Smuzhiyun static void dw_mipi_dsi_debugfs_init(struct dw_mipi_dsi *dsi)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun 	dsi->debugfs = debugfs_create_dir(dev_name(dsi->dev), NULL);
1130*4882a593Smuzhiyun 	if (IS_ERR(dsi->debugfs)) {
1131*4882a593Smuzhiyun 		dev_err(dsi->dev, "failed to create debugfs root\n");
1132*4882a593Smuzhiyun 		return;
1133*4882a593Smuzhiyun 	}
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	debugfs_create_files(dsi);
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun 
dw_mipi_dsi_debugfs_remove(struct dw_mipi_dsi * dsi)1138*4882a593Smuzhiyun static void dw_mipi_dsi_debugfs_remove(struct dw_mipi_dsi *dsi)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun 	debugfs_remove_recursive(dsi->debugfs);
1141*4882a593Smuzhiyun 	kfree(dsi->debugfs_vpg);
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun #else
1145*4882a593Smuzhiyun 
dw_mipi_dsi_debugfs_init(struct dw_mipi_dsi * dsi)1146*4882a593Smuzhiyun static void dw_mipi_dsi_debugfs_init(struct dw_mipi_dsi *dsi) { }
dw_mipi_dsi_debugfs_remove(struct dw_mipi_dsi * dsi)1147*4882a593Smuzhiyun static void dw_mipi_dsi_debugfs_remove(struct dw_mipi_dsi *dsi) { }
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun #endif /* CONFIG_DEBUG_FS */
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun static struct dw_mipi_dsi *
__dw_mipi_dsi_probe(struct platform_device * pdev,const struct dw_mipi_dsi_plat_data * plat_data)1152*4882a593Smuzhiyun __dw_mipi_dsi_probe(struct platform_device *pdev,
1153*4882a593Smuzhiyun 		    const struct dw_mipi_dsi_plat_data *plat_data)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1156*4882a593Smuzhiyun 	struct dw_mipi_dsi *dsi;
1157*4882a593Smuzhiyun 	int ret;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
1160*4882a593Smuzhiyun 	if (!dsi)
1161*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	dsi->dev = dev;
1164*4882a593Smuzhiyun 	dsi->plat_data = plat_data;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	if (!plat_data->phy_ops->init || !plat_data->phy_ops->get_lane_mbps ||
1167*4882a593Smuzhiyun 	    !plat_data->phy_ops->get_timing) {
1168*4882a593Smuzhiyun 		DRM_ERROR("Phy not properly configured\n");
1169*4882a593Smuzhiyun 		return ERR_PTR(-ENODEV);
1170*4882a593Smuzhiyun 	}
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	if (!plat_data->base) {
1173*4882a593Smuzhiyun 		dsi->base = devm_platform_ioremap_resource(pdev, 0);
1174*4882a593Smuzhiyun 		if (IS_ERR(dsi->base))
1175*4882a593Smuzhiyun 			return ERR_PTR(-ENODEV);
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	} else {
1178*4882a593Smuzhiyun 		dsi->base = plat_data->base;
1179*4882a593Smuzhiyun 	}
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	/*
1182*4882a593Smuzhiyun 	 * Note that the reset was not defined in the initial device tree, so
1183*4882a593Smuzhiyun 	 * we have to be prepared for it not being found.
1184*4882a593Smuzhiyun 	 */
1185*4882a593Smuzhiyun 	dsi->apb_rst = devm_reset_control_get_optional_exclusive(dev, "apb");
1186*4882a593Smuzhiyun 	if (IS_ERR(dsi->apb_rst)) {
1187*4882a593Smuzhiyun 		ret = PTR_ERR(dsi->apb_rst);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
1190*4882a593Smuzhiyun 			dev_err(dev, "Unable to get reset control: %d\n", ret);
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 		return ERR_PTR(ret);
1193*4882a593Smuzhiyun 	}
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	dw_mipi_dsi_debugfs_init(dsi);
1196*4882a593Smuzhiyun 	pm_runtime_enable(dev);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	dsi->dsi_host.ops = &dw_mipi_dsi_host_ops;
1199*4882a593Smuzhiyun 	dsi->dsi_host.dev = dev;
1200*4882a593Smuzhiyun 	ret = mipi_dsi_host_register(&dsi->dsi_host);
1201*4882a593Smuzhiyun 	if (ret) {
1202*4882a593Smuzhiyun 		dev_err(dev, "Failed to register MIPI host: %d\n", ret);
1203*4882a593Smuzhiyun 		pm_runtime_disable(dev);
1204*4882a593Smuzhiyun 		dw_mipi_dsi_debugfs_remove(dsi);
1205*4882a593Smuzhiyun 		return ERR_PTR(ret);
1206*4882a593Smuzhiyun 	}
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	dsi->bridge.driver_private = dsi;
1209*4882a593Smuzhiyun 	dsi->bridge.funcs = &dw_mipi_dsi_bridge_funcs;
1210*4882a593Smuzhiyun #ifdef CONFIG_OF
1211*4882a593Smuzhiyun 	dsi->bridge.of_node = pdev->dev.of_node;
1212*4882a593Smuzhiyun #endif
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	return dsi;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun 
__dw_mipi_dsi_remove(struct dw_mipi_dsi * dsi)1217*4882a593Smuzhiyun static void __dw_mipi_dsi_remove(struct dw_mipi_dsi *dsi)
1218*4882a593Smuzhiyun {
1219*4882a593Smuzhiyun 	mipi_dsi_host_unregister(&dsi->dsi_host);
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	pm_runtime_disable(dsi->dev);
1222*4882a593Smuzhiyun 	dw_mipi_dsi_debugfs_remove(dsi);
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun 
dw_mipi_dsi_set_slave(struct dw_mipi_dsi * dsi,struct dw_mipi_dsi * slave)1225*4882a593Smuzhiyun void dw_mipi_dsi_set_slave(struct dw_mipi_dsi *dsi, struct dw_mipi_dsi *slave)
1226*4882a593Smuzhiyun {
1227*4882a593Smuzhiyun 	/* introduce controllers to each other */
1228*4882a593Smuzhiyun 	dsi->slave = slave;
1229*4882a593Smuzhiyun 	dsi->slave->master = dsi;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	/* migrate settings for already attached displays */
1232*4882a593Smuzhiyun 	dsi->slave->lanes = dsi->lanes;
1233*4882a593Smuzhiyun 	dsi->slave->channel = dsi->channel;
1234*4882a593Smuzhiyun 	dsi->slave->format = dsi->format;
1235*4882a593Smuzhiyun 	dsi->slave->mode_flags = dsi->mode_flags;
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw_mipi_dsi_set_slave);
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun /*
1240*4882a593Smuzhiyun  * Probe/remove API, used from platforms based on the DRM bridge API.
1241*4882a593Smuzhiyun  */
1242*4882a593Smuzhiyun struct dw_mipi_dsi *
dw_mipi_dsi_probe(struct platform_device * pdev,const struct dw_mipi_dsi_plat_data * plat_data)1243*4882a593Smuzhiyun dw_mipi_dsi_probe(struct platform_device *pdev,
1244*4882a593Smuzhiyun 		  const struct dw_mipi_dsi_plat_data *plat_data)
1245*4882a593Smuzhiyun {
1246*4882a593Smuzhiyun 	return __dw_mipi_dsi_probe(pdev, plat_data);
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw_mipi_dsi_probe);
1249*4882a593Smuzhiyun 
dw_mipi_dsi_remove(struct dw_mipi_dsi * dsi)1250*4882a593Smuzhiyun void dw_mipi_dsi_remove(struct dw_mipi_dsi *dsi)
1251*4882a593Smuzhiyun {
1252*4882a593Smuzhiyun 	__dw_mipi_dsi_remove(dsi);
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw_mipi_dsi_remove);
1255*4882a593Smuzhiyun 
dw_mipi_dsi_connector_get_modes(struct drm_connector * connector)1256*4882a593Smuzhiyun static int dw_mipi_dsi_connector_get_modes(struct drm_connector *connector)
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun 	struct dw_mipi_dsi *dsi = con_to_dsi(connector);
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	if (dsi->next_bridge && (dsi->next_bridge->ops & DRM_BRIDGE_OP_MODES))
1261*4882a593Smuzhiyun 		return drm_bridge_get_modes(dsi->next_bridge, connector);
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	if (dsi->panel)
1264*4882a593Smuzhiyun 		return drm_panel_get_modes(dsi->panel, connector);
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	return -EINVAL;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun static struct drm_connector_helper_funcs dw_mipi_dsi_connector_helper_funcs = {
1270*4882a593Smuzhiyun 	.get_modes = dw_mipi_dsi_connector_get_modes,
1271*4882a593Smuzhiyun };
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun static enum drm_connector_status
dw_mipi_dsi_connector_detect(struct drm_connector * connector,bool force)1274*4882a593Smuzhiyun dw_mipi_dsi_connector_detect(struct drm_connector *connector, bool force)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun 	struct dw_mipi_dsi *dsi = con_to_dsi(connector);
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	if (dsi->next_bridge && (dsi->next_bridge->ops & DRM_BRIDGE_OP_DETECT))
1279*4882a593Smuzhiyun 		return drm_bridge_detect(dsi->next_bridge);
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	return connector_status_connected;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun 
dw_mipi_dsi_drm_connector_destroy(struct drm_connector * connector)1284*4882a593Smuzhiyun static void dw_mipi_dsi_drm_connector_destroy(struct drm_connector *connector)
1285*4882a593Smuzhiyun {
1286*4882a593Smuzhiyun 	drm_connector_unregister(connector);
1287*4882a593Smuzhiyun 	drm_connector_cleanup(connector);
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun static const struct drm_connector_funcs dw_mipi_dsi_atomic_connector_funcs = {
1291*4882a593Smuzhiyun 	.fill_modes = drm_helper_probe_single_connector_modes,
1292*4882a593Smuzhiyun 	.detect = dw_mipi_dsi_connector_detect,
1293*4882a593Smuzhiyun 	.destroy = dw_mipi_dsi_drm_connector_destroy,
1294*4882a593Smuzhiyun 	.reset = drm_atomic_helper_connector_reset,
1295*4882a593Smuzhiyun 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1296*4882a593Smuzhiyun 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1297*4882a593Smuzhiyun };
1298*4882a593Smuzhiyun 
dw_mipi_dsi_connector_init(struct dw_mipi_dsi * dsi)1299*4882a593Smuzhiyun static int dw_mipi_dsi_connector_init(struct dw_mipi_dsi *dsi)
1300*4882a593Smuzhiyun {
1301*4882a593Smuzhiyun 	struct drm_encoder *encoder = dsi->encoder;
1302*4882a593Smuzhiyun 	struct drm_connector *connector = &dsi->connector;
1303*4882a593Smuzhiyun 	struct drm_device *drm_dev = dsi->bridge.dev;
1304*4882a593Smuzhiyun 	struct device *dev = dsi->dev;
1305*4882a593Smuzhiyun 	int ret;
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	ret = drm_connector_init(drm_dev, connector,
1308*4882a593Smuzhiyun 				 &dw_mipi_dsi_atomic_connector_funcs,
1309*4882a593Smuzhiyun 				 DRM_MODE_CONNECTOR_DSI);
1310*4882a593Smuzhiyun 	if (ret) {
1311*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "Failed to initialize connector\n");
1312*4882a593Smuzhiyun 		return ret;
1313*4882a593Smuzhiyun 	}
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	drm_connector_helper_add(connector,
1316*4882a593Smuzhiyun 				 &dw_mipi_dsi_connector_helper_funcs);
1317*4882a593Smuzhiyun 	ret = drm_connector_attach_encoder(connector, encoder);
1318*4882a593Smuzhiyun 	if (ret < 0) {
1319*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "Failed to attach encoder: %d\n", ret);
1320*4882a593Smuzhiyun 		goto connector_cleanup;
1321*4882a593Smuzhiyun 	}
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	return 0;
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun connector_cleanup:
1326*4882a593Smuzhiyun 	connector->funcs->destroy(connector);
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	return ret;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun /*
1332*4882a593Smuzhiyun  * Bind/unbind API, used from platforms based on the component framework.
1333*4882a593Smuzhiyun  */
dw_mipi_dsi_bind(struct dw_mipi_dsi * dsi,struct drm_encoder * encoder)1334*4882a593Smuzhiyun int dw_mipi_dsi_bind(struct dw_mipi_dsi *dsi, struct drm_encoder *encoder)
1335*4882a593Smuzhiyun {
1336*4882a593Smuzhiyun 	int ret;
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	dsi->encoder = encoder;
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	ret = drm_bridge_attach(encoder, &dsi->bridge, NULL, 0);
1341*4882a593Smuzhiyun 	if (ret) {
1342*4882a593Smuzhiyun 		DRM_ERROR("Failed to initialize bridge with drm\n");
1343*4882a593Smuzhiyun 		return ret;
1344*4882a593Smuzhiyun 	}
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	return ret;
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw_mipi_dsi_bind);
1349*4882a593Smuzhiyun 
dw_mipi_dsi_unbind(struct dw_mipi_dsi * dsi)1350*4882a593Smuzhiyun void dw_mipi_dsi_unbind(struct dw_mipi_dsi *dsi)
1351*4882a593Smuzhiyun {
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw_mipi_dsi_unbind);
1354*4882a593Smuzhiyun 
dw_mipi_dsi_get_connector(struct dw_mipi_dsi * dsi)1355*4882a593Smuzhiyun struct drm_connector *dw_mipi_dsi_get_connector(struct dw_mipi_dsi *dsi)
1356*4882a593Smuzhiyun {
1357*4882a593Smuzhiyun 	struct drm_connector *connector = NULL;
1358*4882a593Smuzhiyun 	enum drm_bridge_attach_flags flags = 0;
1359*4882a593Smuzhiyun 	int ret;
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	if (dsi->next_bridge) {
1362*4882a593Smuzhiyun 		enum drm_bridge_attach_flags flags;
1363*4882a593Smuzhiyun 		struct list_head *connector_list =
1364*4882a593Smuzhiyun 			&dsi->next_bridge->dev->mode_config.connector_list;
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 		flags = dsi->next_bridge->ops & DRM_BRIDGE_OP_MODES ?
1367*4882a593Smuzhiyun 			DRM_BRIDGE_ATTACH_NO_CONNECTOR : 0;
1368*4882a593Smuzhiyun 		if (!(flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR))
1369*4882a593Smuzhiyun 			list_for_each_entry(connector, connector_list, head)
1370*4882a593Smuzhiyun 				if (drm_connector_has_possible_encoder(connector,
1371*4882a593Smuzhiyun 								       dsi->encoder))
1372*4882a593Smuzhiyun 					break;
1373*4882a593Smuzhiyun 	}
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	if (dsi->panel || (dsi->next_bridge && (flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR))) {
1376*4882a593Smuzhiyun 		ret = dw_mipi_dsi_connector_init(dsi);
1377*4882a593Smuzhiyun 		if (ret)
1378*4882a593Smuzhiyun 			return ERR_PTR(ret);
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 		connector = &dsi->connector;
1381*4882a593Smuzhiyun 	}
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	return connector;
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw_mipi_dsi_get_connector);
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun MODULE_AUTHOR("Chris Zhong <zyw@rock-chips.com>");
1388*4882a593Smuzhiyun MODULE_AUTHOR("Philippe Cornu <philippe.cornu@st.com>");
1389*4882a593Smuzhiyun MODULE_DESCRIPTION("DW MIPI DSI host controller driver");
1390*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1391*4882a593Smuzhiyun MODULE_ALIAS("platform:dw-mipi-dsi");
1392