xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/bridge/sil-sii8620.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Registers of Silicon Image SiI8620 Mobile HD Transmitter
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2015, Samsung Electronics Co., Ltd.
6*4882a593Smuzhiyun  * Andrzej Hajda <a.hajda@samsung.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Based on MHL driver for Android devices.
9*4882a593Smuzhiyun  * Copyright (C) 2013-2014 Silicon Image, Inc.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #ifndef __SIL_SII8620_H__
13*4882a593Smuzhiyun #define __SIL_SII8620_H__
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* Vendor ID Low byte, default value: 0x01 */
16*4882a593Smuzhiyun #define REG_VND_IDL				0x0000
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* Vendor ID High byte, default value: 0x00 */
19*4882a593Smuzhiyun #define REG_VND_IDH				0x0001
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* Device ID Low byte, default value: 0x60 */
22*4882a593Smuzhiyun #define REG_DEV_IDL				0x0002
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* Device ID High byte, default value: 0x86 */
25*4882a593Smuzhiyun #define REG_DEV_IDH				0x0003
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* Device Revision, default value: 0x10 */
28*4882a593Smuzhiyun #define REG_DEV_REV				0x0004
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* OTP DBYTE510, default value: 0x00 */
31*4882a593Smuzhiyun #define REG_OTP_DBYTE510			0x0006
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* System Control #1, default value: 0x00 */
34*4882a593Smuzhiyun #define REG_SYS_CTRL1				0x0008
35*4882a593Smuzhiyun #define BIT_SYS_CTRL1_OTPVMUTEOVR_SET		BIT(7)
36*4882a593Smuzhiyun #define BIT_SYS_CTRL1_VSYNCPIN			BIT(6)
37*4882a593Smuzhiyun #define BIT_SYS_CTRL1_OTPADROPOVR_SET		BIT(5)
38*4882a593Smuzhiyun #define BIT_SYS_CTRL1_BLOCK_DDC_BY_HPD		BIT(4)
39*4882a593Smuzhiyun #define BIT_SYS_CTRL1_OTP2XVOVR_EN		BIT(3)
40*4882a593Smuzhiyun #define BIT_SYS_CTRL1_OTP2XAOVR_EN		BIT(2)
41*4882a593Smuzhiyun #define BIT_SYS_CTRL1_TX_CTRL_HDMI		BIT(1)
42*4882a593Smuzhiyun #define BIT_SYS_CTRL1_OTPAMUTEOVR_SET		BIT(0)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* System Control DPD, default value: 0x90 */
45*4882a593Smuzhiyun #define REG_DPD					0x000b
46*4882a593Smuzhiyun #define BIT_DPD_PWRON_PLL			BIT(7)
47*4882a593Smuzhiyun #define BIT_DPD_PDNTX12				BIT(6)
48*4882a593Smuzhiyun #define BIT_DPD_PDNRX12				BIT(5)
49*4882a593Smuzhiyun #define BIT_DPD_OSC_EN				BIT(4)
50*4882a593Smuzhiyun #define BIT_DPD_PWRON_HSIC			BIT(3)
51*4882a593Smuzhiyun #define BIT_DPD_PDIDCK_N			BIT(2)
52*4882a593Smuzhiyun #define BIT_DPD_PD_MHL_CLK_N			BIT(1)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* Dual link Control, default value: 0x00 */
55*4882a593Smuzhiyun #define REG_DCTL				0x000d
56*4882a593Smuzhiyun #define BIT_DCTL_TDM_LCLK_PHASE			BIT(7)
57*4882a593Smuzhiyun #define BIT_DCTL_HSIC_CLK_PHASE			BIT(6)
58*4882a593Smuzhiyun #define BIT_DCTL_CTS_TCK_PHASE			BIT(5)
59*4882a593Smuzhiyun #define BIT_DCTL_EXT_DDC_SEL			BIT(4)
60*4882a593Smuzhiyun #define BIT_DCTL_TRANSCODE			BIT(3)
61*4882a593Smuzhiyun #define BIT_DCTL_HSIC_RX_STROBE_PHASE		BIT(2)
62*4882a593Smuzhiyun #define BIT_DCTL_HSIC_TX_BIST_START_SEL		BIT(1)
63*4882a593Smuzhiyun #define BIT_DCTL_TCLKNX_PHASE			BIT(0)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* PWD Software Reset, default value: 0x20 */
66*4882a593Smuzhiyun #define REG_PWD_SRST				0x000e
67*4882a593Smuzhiyun #define BIT_PWD_SRST_COC_DOC_RST		BIT(7)
68*4882a593Smuzhiyun #define BIT_PWD_SRST_CBUS_RST_SW		BIT(6)
69*4882a593Smuzhiyun #define BIT_PWD_SRST_CBUS_RST_SW_EN		BIT(5)
70*4882a593Smuzhiyun #define BIT_PWD_SRST_MHLFIFO_RST		BIT(4)
71*4882a593Smuzhiyun #define BIT_PWD_SRST_CBUS_RST			BIT(3)
72*4882a593Smuzhiyun #define BIT_PWD_SRST_SW_RST_AUTO		BIT(2)
73*4882a593Smuzhiyun #define BIT_PWD_SRST_HDCP2X_SW_RST		BIT(1)
74*4882a593Smuzhiyun #define BIT_PWD_SRST_SW_RST			BIT(0)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* AKSV_1, default value: 0x00 */
77*4882a593Smuzhiyun #define REG_AKSV_1				0x001d
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* Video H Resolution #1, default value: 0x00 */
80*4882a593Smuzhiyun #define REG_H_RESL				0x003a
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* Video Mode, default value: 0x00 */
83*4882a593Smuzhiyun #define REG_VID_MODE				0x004a
84*4882a593Smuzhiyun #define BIT_VID_MODE_M1080P			BIT(6)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* Video Input Mode, default value: 0xc0 */
87*4882a593Smuzhiyun #define REG_VID_OVRRD				0x0051
88*4882a593Smuzhiyun #define BIT_VID_OVRRD_PP_AUTO_DISABLE		BIT(7)
89*4882a593Smuzhiyun #define BIT_VID_OVRRD_M1080P_OVRRD		BIT(6)
90*4882a593Smuzhiyun #define BIT_VID_OVRRD_MINIVSYNC_ON		BIT(5)
91*4882a593Smuzhiyun #define BIT_VID_OVRRD_3DCONV_EN_FRAME_PACK	BIT(4)
92*4882a593Smuzhiyun #define BIT_VID_OVRRD_ENABLE_AUTO_PATH_EN	BIT(3)
93*4882a593Smuzhiyun #define BIT_VID_OVRRD_ENRGB2YCBCR_OVRRD		BIT(2)
94*4882a593Smuzhiyun #define BIT_VID_OVRRD_ENDOWNSAMPLE_OVRRD	BIT(0)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* I2C Address reassignment, default value: 0x00 */
97*4882a593Smuzhiyun #define REG_PAGE_MHLSPEC_ADDR			0x0057
98*4882a593Smuzhiyun #define REG_PAGE7_ADDR				0x0058
99*4882a593Smuzhiyun #define REG_PAGE8_ADDR				0x005c
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /* Fast Interrupt Status, default value: 0x00 */
102*4882a593Smuzhiyun #define REG_FAST_INTR_STAT			0x005f
103*4882a593Smuzhiyun #define LEN_FAST_INTR_STAT			7
104*4882a593Smuzhiyun #define BIT_FAST_INTR_STAT_TIMR			8
105*4882a593Smuzhiyun #define BIT_FAST_INTR_STAT_INT2			9
106*4882a593Smuzhiyun #define BIT_FAST_INTR_STAT_DDC			10
107*4882a593Smuzhiyun #define BIT_FAST_INTR_STAT_SCDT			11
108*4882a593Smuzhiyun #define BIT_FAST_INTR_STAT_INFR			13
109*4882a593Smuzhiyun #define BIT_FAST_INTR_STAT_EDID			14
110*4882a593Smuzhiyun #define BIT_FAST_INTR_STAT_HDCP			15
111*4882a593Smuzhiyun #define BIT_FAST_INTR_STAT_MSC			16
112*4882a593Smuzhiyun #define BIT_FAST_INTR_STAT_MERR			17
113*4882a593Smuzhiyun #define BIT_FAST_INTR_STAT_G2WB			18
114*4882a593Smuzhiyun #define BIT_FAST_INTR_STAT_G2WB_ERR		19
115*4882a593Smuzhiyun #define BIT_FAST_INTR_STAT_DISC			28
116*4882a593Smuzhiyun #define BIT_FAST_INTR_STAT_BLOCK		30
117*4882a593Smuzhiyun #define BIT_FAST_INTR_STAT_LTRN			31
118*4882a593Smuzhiyun #define BIT_FAST_INTR_STAT_HDCP2		32
119*4882a593Smuzhiyun #define BIT_FAST_INTR_STAT_TDM			42
120*4882a593Smuzhiyun #define BIT_FAST_INTR_STAT_COC			51
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* GPIO Control, default value: 0x15 */
123*4882a593Smuzhiyun #define REG_GPIO_CTRL1				0x006e
124*4882a593Smuzhiyun #define BIT_CTRL1_GPIO_I_8			BIT(5)
125*4882a593Smuzhiyun #define BIT_CTRL1_GPIO_OEN_8			BIT(4)
126*4882a593Smuzhiyun #define BIT_CTRL1_GPIO_I_7			BIT(3)
127*4882a593Smuzhiyun #define BIT_CTRL1_GPIO_OEN_7			BIT(2)
128*4882a593Smuzhiyun #define BIT_CTRL1_GPIO_I_6			BIT(1)
129*4882a593Smuzhiyun #define BIT_CTRL1_GPIO_OEN_6			BIT(0)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* Interrupt Control, default value: 0x06 */
132*4882a593Smuzhiyun #define REG_INT_CTRL				0x006f
133*4882a593Smuzhiyun #define BIT_INT_CTRL_SOFTWARE_WP		BIT(7)
134*4882a593Smuzhiyun #define BIT_INT_CTRL_INTR_OD			BIT(2)
135*4882a593Smuzhiyun #define BIT_INT_CTRL_INTR_POLARITY		BIT(1)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* Interrupt State, default value: 0x00 */
138*4882a593Smuzhiyun #define REG_INTR_STATE				0x0070
139*4882a593Smuzhiyun #define BIT_INTR_STATE_INTR_STATE		BIT(0)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /* Interrupt Source #1, default value: 0x00 */
142*4882a593Smuzhiyun #define REG_INTR1				0x0071
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* Interrupt Source #2, default value: 0x00 */
145*4882a593Smuzhiyun #define REG_INTR2				0x0072
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /* Interrupt Source #3, default value: 0x01 */
148*4882a593Smuzhiyun #define REG_INTR3				0x0073
149*4882a593Smuzhiyun #define BIT_DDC_CMD_DONE			BIT(3)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* Interrupt Source #5, default value: 0x00 */
152*4882a593Smuzhiyun #define REG_INTR5				0x0074
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /* Interrupt #1 Mask, default value: 0x00 */
155*4882a593Smuzhiyun #define REG_INTR1_MASK				0x0075
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* Interrupt #2 Mask, default value: 0x00 */
158*4882a593Smuzhiyun #define REG_INTR2_MASK				0x0076
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /* Interrupt #3 Mask, default value: 0x00 */
161*4882a593Smuzhiyun #define REG_INTR3_MASK				0x0077
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* Interrupt #5 Mask, default value: 0x00 */
164*4882a593Smuzhiyun #define REG_INTR5_MASK				0x0078
165*4882a593Smuzhiyun #define BIT_INTR_SCDT_CHANGE			BIT(0)
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* Hot Plug Connection Control, default value: 0x45 */
168*4882a593Smuzhiyun #define REG_HPD_CTRL				0x0079
169*4882a593Smuzhiyun #define BIT_HPD_CTRL_HPD_DS_SIGNAL		BIT(7)
170*4882a593Smuzhiyun #define BIT_HPD_CTRL_HPD_OUT_OD_EN		BIT(6)
171*4882a593Smuzhiyun #define BIT_HPD_CTRL_HPD_HIGH			BIT(5)
172*4882a593Smuzhiyun #define BIT_HPD_CTRL_HPD_OUT_OVR_EN		BIT(4)
173*4882a593Smuzhiyun #define BIT_HPD_CTRL_GPIO_I_1			BIT(3)
174*4882a593Smuzhiyun #define BIT_HPD_CTRL_GPIO_OEN_1			BIT(2)
175*4882a593Smuzhiyun #define BIT_HPD_CTRL_GPIO_I_0			BIT(1)
176*4882a593Smuzhiyun #define BIT_HPD_CTRL_GPIO_OEN_0			BIT(0)
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun /* GPIO Control, default value: 0x55 */
179*4882a593Smuzhiyun #define REG_GPIO_CTRL				0x007a
180*4882a593Smuzhiyun #define BIT_CTRL_GPIO_I_5			BIT(7)
181*4882a593Smuzhiyun #define BIT_CTRL_GPIO_OEN_5			BIT(6)
182*4882a593Smuzhiyun #define BIT_CTRL_GPIO_I_4			BIT(5)
183*4882a593Smuzhiyun #define BIT_CTRL_GPIO_OEN_4			BIT(4)
184*4882a593Smuzhiyun #define BIT_CTRL_GPIO_I_3			BIT(3)
185*4882a593Smuzhiyun #define BIT_CTRL_GPIO_OEN_3			BIT(2)
186*4882a593Smuzhiyun #define BIT_CTRL_GPIO_I_2			BIT(1)
187*4882a593Smuzhiyun #define BIT_CTRL_GPIO_OEN_2			BIT(0)
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /* Interrupt Source 7, default value: 0x00 */
190*4882a593Smuzhiyun #define REG_INTR7				0x007b
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /* Interrupt Source 8, default value: 0x00 */
193*4882a593Smuzhiyun #define REG_INTR8				0x007c
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* Interrupt #7 Mask, default value: 0x00 */
196*4882a593Smuzhiyun #define REG_INTR7_MASK				0x007d
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun /* Interrupt #8 Mask, default value: 0x00 */
199*4882a593Smuzhiyun #define REG_INTR8_MASK				0x007e
200*4882a593Smuzhiyun #define BIT_CEA_NEW_VSI				BIT(2)
201*4882a593Smuzhiyun #define BIT_CEA_NEW_AVI				BIT(1)
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /* IEEE, default value: 0x10 */
204*4882a593Smuzhiyun #define REG_TMDS_CCTRL				0x0080
205*4882a593Smuzhiyun #define BIT_TMDS_CCTRL_TMDS_OE			BIT(4)
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /* TMDS Control #4, default value: 0x02 */
208*4882a593Smuzhiyun #define REG_TMDS_CTRL4				0x0085
209*4882a593Smuzhiyun #define BIT_TMDS_CTRL4_SCDT_CKDT_SEL		BIT(1)
210*4882a593Smuzhiyun #define BIT_TMDS_CTRL4_TX_EN_BY_SCDT		BIT(0)
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /* BIST CNTL, default value: 0x00 */
213*4882a593Smuzhiyun #define REG_BIST_CTRL				0x00bb
214*4882a593Smuzhiyun #define BIT_RXBIST_VGB_EN			BIT(7)
215*4882a593Smuzhiyun #define BIT_TXBIST_VGB_EN			BIT(6)
216*4882a593Smuzhiyun #define BIT_BIST_START_SEL			BIT(5)
217*4882a593Smuzhiyun #define BIT_BIST_START_BIT			BIT(4)
218*4882a593Smuzhiyun #define BIT_BIST_ALWAYS_ON			BIT(3)
219*4882a593Smuzhiyun #define BIT_BIST_TRANS				BIT(2)
220*4882a593Smuzhiyun #define BIT_BIST_RESET				BIT(1)
221*4882a593Smuzhiyun #define BIT_BIST_EN				BIT(0)
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /* BIST DURATION0, default value: 0x00 */
224*4882a593Smuzhiyun #define REG_BIST_TEST_SEL			0x00bd
225*4882a593Smuzhiyun #define MSK_BIST_TEST_SEL_BIST_PATT_SEL		0x0f
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun /* BIST VIDEO_MODE, default value: 0x00 */
228*4882a593Smuzhiyun #define REG_BIST_VIDEO_MODE			0x00be
229*4882a593Smuzhiyun #define MSK_BIST_VIDEO_MODE_BIST_VIDEO_MODE_3_0	0x0f
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* BIST DURATION0, default value: 0x00 */
232*4882a593Smuzhiyun #define REG_BIST_DURATION_0			0x00bf
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /* BIST DURATION1, default value: 0x00 */
235*4882a593Smuzhiyun #define REG_BIST_DURATION_1			0x00c0
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /* BIST DURATION2, default value: 0x00 */
238*4882a593Smuzhiyun #define REG_BIST_DURATION_2			0x00c1
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /* BIST 8BIT_PATTERN, default value: 0x00 */
241*4882a593Smuzhiyun #define REG_BIST_8BIT_PATTERN			0x00c2
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun /* LM DDC, default value: 0x80 */
244*4882a593Smuzhiyun #define REG_LM_DDC				0x00c7
245*4882a593Smuzhiyun #define BIT_LM_DDC_SW_TPI_EN_DISABLED		BIT(7)
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun #define BIT_LM_DDC_VIDEO_MUTE_EN		BIT(5)
248*4882a593Smuzhiyun #define BIT_LM_DDC_DDC_TPI_SW			BIT(2)
249*4882a593Smuzhiyun #define BIT_LM_DDC_DDC_GRANT			BIT(1)
250*4882a593Smuzhiyun #define BIT_LM_DDC_DDC_GPU_REQUEST		BIT(0)
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /* DDC I2C Manual, default value: 0x03 */
253*4882a593Smuzhiyun #define REG_DDC_MANUAL				0x00ec
254*4882a593Smuzhiyun #define BIT_DDC_MANUAL_MAN_DDC			BIT(7)
255*4882a593Smuzhiyun #define BIT_DDC_MANUAL_VP_SEL			BIT(6)
256*4882a593Smuzhiyun #define BIT_DDC_MANUAL_DSDA			BIT(5)
257*4882a593Smuzhiyun #define BIT_DDC_MANUAL_DSCL			BIT(4)
258*4882a593Smuzhiyun #define BIT_DDC_MANUAL_GCP_HW_CTL_EN		BIT(3)
259*4882a593Smuzhiyun #define BIT_DDC_MANUAL_DDCM_ABORT_WP		BIT(2)
260*4882a593Smuzhiyun #define BIT_DDC_MANUAL_IO_DSDA			BIT(1)
261*4882a593Smuzhiyun #define BIT_DDC_MANUAL_IO_DSCL			BIT(0)
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /* DDC I2C Target Slave Address, default value: 0x00 */
264*4882a593Smuzhiyun #define REG_DDC_ADDR				0x00ed
265*4882a593Smuzhiyun #define MSK_DDC_ADDR_DDC_ADDR			0xfe
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /* DDC I2C Target Segment Address, default value: 0x00 */
268*4882a593Smuzhiyun #define REG_DDC_SEGM				0x00ee
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun /* DDC I2C Target Offset Address, default value: 0x00 */
271*4882a593Smuzhiyun #define REG_DDC_OFFSET				0x00ef
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun /* DDC I2C Data In count #1, default value: 0x00 */
274*4882a593Smuzhiyun #define REG_DDC_DIN_CNT1			0x00f0
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun /* DDC I2C Data In count #2, default value: 0x00 */
277*4882a593Smuzhiyun #define REG_DDC_DIN_CNT2			0x00f1
278*4882a593Smuzhiyun #define MSK_DDC_DIN_CNT2_DDC_DIN_CNT_9_8	0x03
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /* DDC I2C Status, default value: 0x04 */
281*4882a593Smuzhiyun #define REG_DDC_STATUS				0x00f2
282*4882a593Smuzhiyun #define BIT_DDC_STATUS_DDC_BUS_LOW		BIT(6)
283*4882a593Smuzhiyun #define BIT_DDC_STATUS_DDC_NO_ACK		BIT(5)
284*4882a593Smuzhiyun #define BIT_DDC_STATUS_DDC_I2C_IN_PROG		BIT(4)
285*4882a593Smuzhiyun #define BIT_DDC_STATUS_DDC_FIFO_FULL		BIT(3)
286*4882a593Smuzhiyun #define BIT_DDC_STATUS_DDC_FIFO_EMPTY		BIT(2)
287*4882a593Smuzhiyun #define BIT_DDC_STATUS_DDC_FIFO_READ_IN_SUE	BIT(1)
288*4882a593Smuzhiyun #define BIT_DDC_STATUS_DDC_FIFO_WRITE_IN_USE	BIT(0)
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun /* DDC I2C Command, default value: 0x70 */
291*4882a593Smuzhiyun #define REG_DDC_CMD				0x00f3
292*4882a593Smuzhiyun #define BIT_DDC_CMD_HDCP_DDC_EN			BIT(6)
293*4882a593Smuzhiyun #define BIT_DDC_CMD_SDA_DEL_EN			BIT(5)
294*4882a593Smuzhiyun #define BIT_DDC_CMD_DDC_FLT_EN			BIT(4)
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun #define MSK_DDC_CMD_DDC_CMD			0x0f
297*4882a593Smuzhiyun #define VAL_DDC_CMD_ENH_DDC_READ_NO_ACK		0x04
298*4882a593Smuzhiyun #define VAL_DDC_CMD_DDC_CMD_CLEAR_FIFO		0x09
299*4882a593Smuzhiyun #define VAL_DDC_CMD_DDC_CMD_ABORT		0x0f
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /* DDC I2C FIFO Data In/Out, default value: 0x00 */
302*4882a593Smuzhiyun #define REG_DDC_DATA				0x00f4
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun /* DDC I2C Data Out Counter, default value: 0x00 */
305*4882a593Smuzhiyun #define REG_DDC_DOUT_CNT			0x00f5
306*4882a593Smuzhiyun #define BIT_DDC_DOUT_CNT_DDC_DELAY_CNT_8	BIT(7)
307*4882a593Smuzhiyun #define MSK_DDC_DOUT_CNT_DDC_DATA_OUT_CNT	0x1f
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun /* DDC I2C Delay Count, default value: 0x14 */
310*4882a593Smuzhiyun #define REG_DDC_DELAY_CNT			0x00f6
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun /* Test Control, default value: 0x80 */
313*4882a593Smuzhiyun #define REG_TEST_TXCTRL				0x00f7
314*4882a593Smuzhiyun #define BIT_TEST_TXCTRL_RCLK_REF_SEL		BIT(7)
315*4882a593Smuzhiyun #define BIT_TEST_TXCTRL_PCLK_REF_SEL		BIT(6)
316*4882a593Smuzhiyun #define MSK_TEST_TXCTRL_BYPASS_PLL_CLK		0x3c
317*4882a593Smuzhiyun #define BIT_TEST_TXCTRL_HDMI_MODE		BIT(1)
318*4882a593Smuzhiyun #define BIT_TEST_TXCTRL_TST_PLLCK		BIT(0)
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun /* CBUS Address, default value: 0x00 */
321*4882a593Smuzhiyun #define REG_PAGE_CBUS_ADDR			0x00f8
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun /* I2C Device Address re-assignment */
324*4882a593Smuzhiyun #define REG_PAGE1_ADDR				0x00fc
325*4882a593Smuzhiyun #define REG_PAGE2_ADDR				0x00fd
326*4882a593Smuzhiyun #define REG_PAGE3_ADDR				0x00fe
327*4882a593Smuzhiyun #define REG_HW_TPI_ADDR				0x00ff
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun /* USBT CTRL0, default value: 0x00 */
330*4882a593Smuzhiyun #define REG_UTSRST				0x0100
331*4882a593Smuzhiyun #define BIT_UTSRST_FC_SRST			BIT(5)
332*4882a593Smuzhiyun #define BIT_UTSRST_KEEPER_SRST			BIT(4)
333*4882a593Smuzhiyun #define BIT_UTSRST_HTX_SRST			BIT(3)
334*4882a593Smuzhiyun #define BIT_UTSRST_TRX_SRST			BIT(2)
335*4882a593Smuzhiyun #define BIT_UTSRST_TTX_SRST			BIT(1)
336*4882a593Smuzhiyun #define BIT_UTSRST_HRX_SRST			BIT(0)
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun /* HSIC RX Control3, default value: 0x07 */
339*4882a593Smuzhiyun #define REG_HRXCTRL3				0x0104
340*4882a593Smuzhiyun #define MSK_HRXCTRL3_HRX_AFFCTRL		0xf0
341*4882a593Smuzhiyun #define BIT_HRXCTRL3_HRX_OUT_EN			BIT(2)
342*4882a593Smuzhiyun #define BIT_HRXCTRL3_STATUS_EN			BIT(1)
343*4882a593Smuzhiyun #define BIT_HRXCTRL3_HRX_STAY_RESET		BIT(0)
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun /* HSIC RX INT Registers */
346*4882a593Smuzhiyun #define REG_HRXINTL				0x0111
347*4882a593Smuzhiyun #define REG_HRXINTH				0x0112
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun /* TDM TX NUMBITS, default value: 0x0c */
350*4882a593Smuzhiyun #define REG_TTXNUMB				0x0116
351*4882a593Smuzhiyun #define MSK_TTXNUMB_TTX_AFFCTRL_3_0		0xf0
352*4882a593Smuzhiyun #define BIT_TTXNUMB_TTX_COM1_AT_SYNC_WAIT	BIT(3)
353*4882a593Smuzhiyun #define MSK_TTXNUMB_TTX_NUMBPS			0x07
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun /* TDM TX NUMSPISYM, default value: 0x04 */
356*4882a593Smuzhiyun #define REG_TTXSPINUMS				0x0117
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun /* TDM TX NUMHSICSYM, default value: 0x14 */
359*4882a593Smuzhiyun #define REG_TTXHSICNUMS				0x0118
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun /* TDM TX NUMTOTSYM, default value: 0x18 */
362*4882a593Smuzhiyun #define REG_TTXTOTNUMS				0x0119
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun /* TDM TX INT Low, default value: 0x00 */
365*4882a593Smuzhiyun #define REG_TTXINTL				0x0136
366*4882a593Smuzhiyun #define BIT_TTXINTL_TTX_INTR7			BIT(7)
367*4882a593Smuzhiyun #define BIT_TTXINTL_TTX_INTR6			BIT(6)
368*4882a593Smuzhiyun #define BIT_TTXINTL_TTX_INTR5			BIT(5)
369*4882a593Smuzhiyun #define BIT_TTXINTL_TTX_INTR4			BIT(4)
370*4882a593Smuzhiyun #define BIT_TTXINTL_TTX_INTR3			BIT(3)
371*4882a593Smuzhiyun #define BIT_TTXINTL_TTX_INTR2			BIT(2)
372*4882a593Smuzhiyun #define BIT_TTXINTL_TTX_INTR1			BIT(1)
373*4882a593Smuzhiyun #define BIT_TTXINTL_TTX_INTR0			BIT(0)
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun /* TDM TX INT High, default value: 0x00 */
376*4882a593Smuzhiyun #define REG_TTXINTH				0x0137
377*4882a593Smuzhiyun #define BIT_TTXINTH_TTX_INTR15			BIT(7)
378*4882a593Smuzhiyun #define BIT_TTXINTH_TTX_INTR14			BIT(6)
379*4882a593Smuzhiyun #define BIT_TTXINTH_TTX_INTR13			BIT(5)
380*4882a593Smuzhiyun #define BIT_TTXINTH_TTX_INTR12			BIT(4)
381*4882a593Smuzhiyun #define BIT_TTXINTH_TTX_INTR11			BIT(3)
382*4882a593Smuzhiyun #define BIT_TTXINTH_TTX_INTR10			BIT(2)
383*4882a593Smuzhiyun #define BIT_TTXINTH_TTX_INTR9			BIT(1)
384*4882a593Smuzhiyun #define BIT_TTXINTH_TTX_INTR8			BIT(0)
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /* TDM RX Control, default value: 0x1c */
387*4882a593Smuzhiyun #define REG_TRXCTRL				0x013b
388*4882a593Smuzhiyun #define BIT_TRXCTRL_TRX_CLR_WVALLOW		BIT(4)
389*4882a593Smuzhiyun #define BIT_TRXCTRL_TRX_FROM_SE_COC		BIT(3)
390*4882a593Smuzhiyun #define MSK_TRXCTRL_TRX_NUMBPS_2_0		0x07
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun /* TDM RX NUMSPISYM, default value: 0x04 */
393*4882a593Smuzhiyun #define REG_TRXSPINUMS				0x013c
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun /* TDM RX NUMHSICSYM, default value: 0x14 */
396*4882a593Smuzhiyun #define REG_TRXHSICNUMS				0x013d
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun /* TDM RX NUMTOTSYM, default value: 0x18 */
399*4882a593Smuzhiyun #define REG_TRXTOTNUMS				0x013e
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun /* TDM RX Status 2nd, default value: 0x00 */
402*4882a593Smuzhiyun #define REG_TRXSTA2				0x015c
403*4882a593Smuzhiyun #define MSK_TDM_SYNCHRONIZED			0xc0
404*4882a593Smuzhiyun #define VAL_TDM_SYNCHRONIZED			0x80
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun /* TDM RX INT Low, default value: 0x00 */
407*4882a593Smuzhiyun #define REG_TRXINTL				0x0163
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun /* TDM RX INT High, default value: 0x00 */
410*4882a593Smuzhiyun #define REG_TRXINTH				0x0164
411*4882a593Smuzhiyun #define BIT_TDM_INTR_SYNC_DATA			BIT(0)
412*4882a593Smuzhiyun #define BIT_TDM_INTR_SYNC_WAIT			BIT(1)
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun /* TDM RX INTMASK High, default value: 0x00 */
415*4882a593Smuzhiyun #define REG_TRXINTMH				0x0166
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun /* HSIC TX CRTL, default value: 0x00 */
418*4882a593Smuzhiyun #define REG_HTXCTRL				0x0169
419*4882a593Smuzhiyun #define BIT_HTXCTRL_HTX_ALLSBE_SOP		BIT(4)
420*4882a593Smuzhiyun #define BIT_HTXCTRL_HTX_RGDINV_USB		BIT(3)
421*4882a593Smuzhiyun #define BIT_HTXCTRL_HTX_RSPTDM_BUSY		BIT(2)
422*4882a593Smuzhiyun #define BIT_HTXCTRL_HTX_DRVCONN1		BIT(1)
423*4882a593Smuzhiyun #define BIT_HTXCTRL_HTX_DRVRST1			BIT(0)
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun /* HSIC TX INT Low, default value: 0x00 */
426*4882a593Smuzhiyun #define REG_HTXINTL				0x017d
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun /* HSIC TX INT High, default value: 0x00 */
429*4882a593Smuzhiyun #define REG_HTXINTH				0x017e
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun /* HSIC Keeper, default value: 0x00 */
432*4882a593Smuzhiyun #define REG_KEEPER				0x0181
433*4882a593Smuzhiyun #define MSK_KEEPER_MODE				0x03
434*4882a593Smuzhiyun #define VAL_KEEPER_MODE_HOST			0
435*4882a593Smuzhiyun #define VAL_KEEPER_MODE_DEVICE			2
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun /* HSIC Flow Control General, default value: 0x02 */
438*4882a593Smuzhiyun #define REG_FCGC				0x0183
439*4882a593Smuzhiyun #define BIT_FCGC_HSIC_HOSTMODE			BIT(1)
440*4882a593Smuzhiyun #define BIT_FCGC_HSIC_ENABLE			BIT(0)
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun /* HSIC Flow Control CTR13, default value: 0xfc */
443*4882a593Smuzhiyun #define REG_FCCTR13				0x0191
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun /* HSIC Flow Control CTR14, default value: 0xff */
446*4882a593Smuzhiyun #define REG_FCCTR14				0x0192
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun /* HSIC Flow Control CTR15, default value: 0xff */
449*4882a593Smuzhiyun #define REG_FCCTR15				0x0193
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun /* HSIC Flow Control CTR50, default value: 0x03 */
452*4882a593Smuzhiyun #define REG_FCCTR50				0x01b6
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun /* HSIC Flow Control INTR0, default value: 0x00 */
455*4882a593Smuzhiyun #define REG_FCINTR0				0x01ec
456*4882a593Smuzhiyun #define REG_FCINTR1				0x01ed
457*4882a593Smuzhiyun #define REG_FCINTR2				0x01ee
458*4882a593Smuzhiyun #define REG_FCINTR3				0x01ef
459*4882a593Smuzhiyun #define REG_FCINTR4				0x01f0
460*4882a593Smuzhiyun #define REG_FCINTR5				0x01f1
461*4882a593Smuzhiyun #define REG_FCINTR6				0x01f2
462*4882a593Smuzhiyun #define REG_FCINTR7				0x01f3
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun /* TDM Low Latency, default value: 0x20 */
465*4882a593Smuzhiyun #define REG_TDMLLCTL				0x01fc
466*4882a593Smuzhiyun #define MSK_TDMLLCTL_TRX_LL_SEL_MANUAL		0xc0
467*4882a593Smuzhiyun #define MSK_TDMLLCTL_TRX_LL_SEL_MODE		0x30
468*4882a593Smuzhiyun #define MSK_TDMLLCTL_TTX_LL_SEL_MANUAL		0x0c
469*4882a593Smuzhiyun #define BIT_TDMLLCTL_TTX_LL_TIE_LOW		BIT(1)
470*4882a593Smuzhiyun #define BIT_TDMLLCTL_TTX_LL_SEL_MODE		BIT(0)
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun /* TMDS 0 Clock Control, default value: 0x10 */
473*4882a593Smuzhiyun #define REG_TMDS0_CCTRL1			0x0210
474*4882a593Smuzhiyun #define MSK_TMDS0_CCTRL1_TEST_SEL		0xc0
475*4882a593Smuzhiyun #define MSK_TMDS0_CCTRL1_CLK1X_CTL		0x30
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun /* TMDS Clock Enable, default value: 0x00 */
478*4882a593Smuzhiyun #define REG_TMDS_CLK_EN				0x0211
479*4882a593Smuzhiyun #define BIT_TMDS_CLK_EN_CLK_EN			BIT(0)
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun /* TMDS Channel Enable, default value: 0x00 */
482*4882a593Smuzhiyun #define REG_TMDS_CH_EN				0x0212
483*4882a593Smuzhiyun #define BIT_TMDS_CH_EN_CH0_EN			BIT(4)
484*4882a593Smuzhiyun #define BIT_TMDS_CH_EN_CH12_EN			BIT(0)
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun /* BGR_BIAS, default value: 0x07 */
487*4882a593Smuzhiyun #define REG_BGR_BIAS				0x0215
488*4882a593Smuzhiyun #define BIT_BGR_BIAS_BGR_EN			BIT(7)
489*4882a593Smuzhiyun #define MSK_BGR_BIAS_BIAS_BGR_D			0x0f
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun /* TMDS 0 Digital I2C BW, default value: 0x0a */
492*4882a593Smuzhiyun #define REG_ALICE0_BW_I2C			0x0231
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun /* TMDS 0 Digital Zone Control, default value: 0xe0 */
495*4882a593Smuzhiyun #define REG_ALICE0_ZONE_CTRL			0x024c
496*4882a593Smuzhiyun #define BIT_ALICE0_ZONE_CTRL_ICRST_N		BIT(7)
497*4882a593Smuzhiyun #define BIT_ALICE0_ZONE_CTRL_USE_INT_DIV20	BIT(6)
498*4882a593Smuzhiyun #define MSK_ALICE0_ZONE_CTRL_SZONE_I2C		0x30
499*4882a593Smuzhiyun #define MSK_ALICE0_ZONE_CTRL_ZONE_CTRL		0x0f
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun /* TMDS 0 Digital PLL Mode Control, default value: 0x00 */
502*4882a593Smuzhiyun #define REG_ALICE0_MODE_CTRL			0x024d
503*4882a593Smuzhiyun #define MSK_ALICE0_MODE_CTRL_PLL_MODE_I2C	0x0c
504*4882a593Smuzhiyun #define MSK_ALICE0_MODE_CTRL_DIV20_CTRL		0x03
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun /* MHL Tx Control 6th, default value: 0xa0 */
507*4882a593Smuzhiyun #define REG_MHLTX_CTL6				0x0285
508*4882a593Smuzhiyun #define MSK_MHLTX_CTL6_EMI_SEL			0xe0
509*4882a593Smuzhiyun #define MSK_MHLTX_CTL6_TX_CLK_SHAPE_9_8		0x03
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun /* Packet Filter0, default value: 0x00 */
512*4882a593Smuzhiyun #define REG_PKT_FILTER_0			0x0290
513*4882a593Smuzhiyun #define BIT_PKT_FILTER_0_DROP_CEA_GAMUT_PKT	BIT(7)
514*4882a593Smuzhiyun #define BIT_PKT_FILTER_0_DROP_CEA_CP_PKT	BIT(6)
515*4882a593Smuzhiyun #define BIT_PKT_FILTER_0_DROP_MPEG_PKT		BIT(5)
516*4882a593Smuzhiyun #define BIT_PKT_FILTER_0_DROP_SPIF_PKT		BIT(4)
517*4882a593Smuzhiyun #define BIT_PKT_FILTER_0_DROP_AIF_PKT		BIT(3)
518*4882a593Smuzhiyun #define BIT_PKT_FILTER_0_DROP_AVI_PKT		BIT(2)
519*4882a593Smuzhiyun #define BIT_PKT_FILTER_0_DROP_CTS_PKT		BIT(1)
520*4882a593Smuzhiyun #define BIT_PKT_FILTER_0_DROP_GCP_PKT		BIT(0)
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun /* Packet Filter1, default value: 0x00 */
523*4882a593Smuzhiyun #define REG_PKT_FILTER_1			0x0291
524*4882a593Smuzhiyun #define BIT_PKT_FILTER_1_VSI_OVERRIDE_DIS	BIT(7)
525*4882a593Smuzhiyun #define BIT_PKT_FILTER_1_AVI_OVERRIDE_DIS	BIT(6)
526*4882a593Smuzhiyun #define BIT_PKT_FILTER_1_DROP_AUDIO_PKT		BIT(3)
527*4882a593Smuzhiyun #define BIT_PKT_FILTER_1_DROP_GEN2_PKT		BIT(2)
528*4882a593Smuzhiyun #define BIT_PKT_FILTER_1_DROP_GEN_PKT		BIT(1)
529*4882a593Smuzhiyun #define BIT_PKT_FILTER_1_DROP_VSIF_PKT		BIT(0)
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun /* TMDS Clock Status, default value: 0x10 */
532*4882a593Smuzhiyun #define REG_TMDS_CSTAT_P3			0x02a0
533*4882a593Smuzhiyun #define BIT_TMDS_CSTAT_P3_RX_HDMI_CP_CLR_MUTE	BIT(7)
534*4882a593Smuzhiyun #define BIT_TMDS_CSTAT_P3_RX_HDMI_CP_SET_MUTE	BIT(6)
535*4882a593Smuzhiyun #define BIT_TMDS_CSTAT_P3_RX_HDMI_CP_NEW_CP	BIT(5)
536*4882a593Smuzhiyun #define BIT_TMDS_CSTAT_P3_CLR_AVI		BIT(3)
537*4882a593Smuzhiyun #define BIT_TMDS_CSTAT_P3_SCDT_CLR_AVI_DIS	BIT(2)
538*4882a593Smuzhiyun #define BIT_TMDS_CSTAT_P3_SCDT			BIT(1)
539*4882a593Smuzhiyun #define BIT_TMDS_CSTAT_P3_CKDT			BIT(0)
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun /* RX_HDMI Control, default value: 0x10 */
542*4882a593Smuzhiyun #define REG_RX_HDMI_CTRL0			0x02a1
543*4882a593Smuzhiyun #define BIT_RX_HDMI_CTRL0_BYP_DVIFILT_SYNC	BIT(5)
544*4882a593Smuzhiyun #define BIT_RX_HDMI_CTRL0_HDMI_MODE_EN_ITSELF_CLR BIT(4)
545*4882a593Smuzhiyun #define BIT_RX_HDMI_CTRL0_HDMI_MODE_SW_VALUE	BIT(3)
546*4882a593Smuzhiyun #define BIT_RX_HDMI_CTRL0_HDMI_MODE_OVERWRITE	BIT(2)
547*4882a593Smuzhiyun #define BIT_RX_HDMI_CTRL0_RX_HDMI_HDMI_MODE_EN	BIT(1)
548*4882a593Smuzhiyun #define BIT_RX_HDMI_CTRL0_RX_HDMI_HDMI_MODE	BIT(0)
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun /* RX_HDMI Control, default value: 0x38 */
551*4882a593Smuzhiyun #define REG_RX_HDMI_CTRL2			0x02a3
552*4882a593Smuzhiyun #define MSK_RX_HDMI_CTRL2_IDLE_CNT		0xf0
553*4882a593Smuzhiyun #define VAL_RX_HDMI_CTRL2_IDLE_CNT(n)		((n) << 4)
554*4882a593Smuzhiyun #define BIT_RX_HDMI_CTRL2_USE_AV_MUTE		BIT(3)
555*4882a593Smuzhiyun #define BIT_RX_HDMI_CTRL2_VSI_MON_SEL_VSI	BIT(0)
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun /* RX_HDMI Control, default value: 0x0f */
558*4882a593Smuzhiyun #define REG_RX_HDMI_CTRL3			0x02a4
559*4882a593Smuzhiyun #define MSK_RX_HDMI_CTRL3_PP_MODE_CLK_EN	0x0f
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun /* rx_hdmi Clear Buffer, default value: 0x00 */
562*4882a593Smuzhiyun #define REG_RX_HDMI_CLR_BUFFER			0x02ac
563*4882a593Smuzhiyun #define MSK_RX_HDMI_CLR_BUFFER_AIF4VSI_CMP	0xc0
564*4882a593Smuzhiyun #define BIT_RX_HDMI_CLR_BUFFER_USE_AIF4VSI	BIT(5)
565*4882a593Smuzhiyun #define BIT_RX_HDMI_CLR_BUFFER_VSI_CLR_W_AVI	BIT(4)
566*4882a593Smuzhiyun #define BIT_RX_HDMI_CLR_BUFFER_VSI_IEEE_ID_CHK_EN BIT(3)
567*4882a593Smuzhiyun #define BIT_RX_HDMI_CLR_BUFFER_SWAP_VSI_IEEE_ID	BIT(2)
568*4882a593Smuzhiyun #define BIT_RX_HDMI_CLR_BUFFER_AIF_CLR_EN	BIT(1)
569*4882a593Smuzhiyun #define BIT_RX_HDMI_CLR_BUFFER_VSI_CLR_EN	BIT(0)
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun /* RX_HDMI VSI Header1, default value: 0x00 */
572*4882a593Smuzhiyun #define REG_RX_HDMI_MON_PKT_HEADER1		0x02b8
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun /* RX_HDMI VSI MHL Monitor, default value: 0x3c */
575*4882a593Smuzhiyun #define REG_RX_HDMI_VSIF_MHL_MON		0x02d7
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun #define MSK_RX_HDMI_VSIF_MHL_MON_RX_HDMI_MHL_3D_FORMAT 0x3c
578*4882a593Smuzhiyun #define MSK_RX_HDMI_VSIF_MHL_MON_RX_HDMI_MHL_VID_FORMAT 0x03
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun /* Interrupt Source 9, default value: 0x00 */
581*4882a593Smuzhiyun #define REG_INTR9				0x02e0
582*4882a593Smuzhiyun #define BIT_INTR9_EDID_ERROR			BIT(6)
583*4882a593Smuzhiyun #define BIT_INTR9_EDID_DONE			BIT(5)
584*4882a593Smuzhiyun #define BIT_INTR9_DEVCAP_DONE			BIT(4)
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun /* Interrupt 9 Mask, default value: 0x00 */
587*4882a593Smuzhiyun #define REG_INTR9_MASK				0x02e1
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun /* TPI CBUS Start, default value: 0x00 */
590*4882a593Smuzhiyun #define REG_TPI_CBUS_START			0x02e2
591*4882a593Smuzhiyun #define BIT_TPI_CBUS_START_RCP_REQ_START	BIT(7)
592*4882a593Smuzhiyun #define BIT_TPI_CBUS_START_RCPK_REPLY_START	BIT(6)
593*4882a593Smuzhiyun #define BIT_TPI_CBUS_START_RCPE_REPLY_START	BIT(5)
594*4882a593Smuzhiyun #define BIT_TPI_CBUS_START_PUT_LINK_MODE_START	BIT(4)
595*4882a593Smuzhiyun #define BIT_TPI_CBUS_START_PUT_DCAPCHG_START	BIT(3)
596*4882a593Smuzhiyun #define BIT_TPI_CBUS_START_PUT_DCAPRDY_START	BIT(2)
597*4882a593Smuzhiyun #define BIT_TPI_CBUS_START_GET_EDID_START_0	BIT(1)
598*4882a593Smuzhiyun #define BIT_TPI_CBUS_START_GET_DEVCAP_START	BIT(0)
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun /* EDID Control, default value: 0x10 */
601*4882a593Smuzhiyun #define REG_EDID_CTRL				0x02e3
602*4882a593Smuzhiyun #define BIT_EDID_CTRL_EDID_PRIME_VALID		BIT(7)
603*4882a593Smuzhiyun #define BIT_EDID_CTRL_XDEVCAP_EN		BIT(6)
604*4882a593Smuzhiyun #define BIT_EDID_CTRL_DEVCAP_SELECT_DEVCAP	BIT(5)
605*4882a593Smuzhiyun #define BIT_EDID_CTRL_EDID_FIFO_ADDR_AUTO	BIT(4)
606*4882a593Smuzhiyun #define BIT_EDID_CTRL_EDID_FIFO_ACCESS_ALWAYS_EN BIT(3)
607*4882a593Smuzhiyun #define BIT_EDID_CTRL_EDID_FIFO_BLOCK_SEL	BIT(2)
608*4882a593Smuzhiyun #define BIT_EDID_CTRL_INVALID_BKSV		BIT(1)
609*4882a593Smuzhiyun #define BIT_EDID_CTRL_EDID_MODE_EN		BIT(0)
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun /* EDID FIFO Addr, default value: 0x00 */
612*4882a593Smuzhiyun #define REG_EDID_FIFO_ADDR			0x02e9
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun /* EDID FIFO Write Data, default value: 0x00 */
615*4882a593Smuzhiyun #define REG_EDID_FIFO_WR_DATA			0x02ea
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun /* EDID/DEVCAP FIFO Internal Addr, default value: 0x00 */
618*4882a593Smuzhiyun #define REG_EDID_FIFO_ADDR_MON			0x02eb
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun /* EDID FIFO Read Data, default value: 0x00 */
621*4882a593Smuzhiyun #define REG_EDID_FIFO_RD_DATA			0x02ec
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun /* EDID DDC Segment Pointer, default value: 0x00 */
624*4882a593Smuzhiyun #define REG_EDID_START_EXT			0x02ed
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun /* TX IP BIST CNTL and Status, default value: 0x00 */
627*4882a593Smuzhiyun #define REG_TX_IP_BIST_CNTLSTA			0x02f2
628*4882a593Smuzhiyun #define BIT_TX_IP_BIST_CNTLSTA_TXBIST_QUARTER_CLK_SEL BIT(6)
629*4882a593Smuzhiyun #define BIT_TX_IP_BIST_CNTLSTA_TXBIST_DONE	BIT(5)
630*4882a593Smuzhiyun #define BIT_TX_IP_BIST_CNTLSTA_TXBIST_ON	BIT(4)
631*4882a593Smuzhiyun #define BIT_TX_IP_BIST_CNTLSTA_TXBIST_RUN	BIT(3)
632*4882a593Smuzhiyun #define BIT_TX_IP_BIST_CNTLSTA_TXCLK_HALF_SEL	BIT(2)
633*4882a593Smuzhiyun #define BIT_TX_IP_BIST_CNTLSTA_TXBIST_EN	BIT(1)
634*4882a593Smuzhiyun #define BIT_TX_IP_BIST_CNTLSTA_TXBIST_SEL	BIT(0)
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun /* TX IP BIST INST LOW, default value: 0x00 */
637*4882a593Smuzhiyun #define REG_TX_IP_BIST_INST_LOW			0x02f3
638*4882a593Smuzhiyun #define REG_TX_IP_BIST_INST_HIGH		0x02f4
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun /* TX IP BIST PATTERN LOW, default value: 0x00 */
641*4882a593Smuzhiyun #define REG_TX_IP_BIST_PAT_LOW			0x02f5
642*4882a593Smuzhiyun #define REG_TX_IP_BIST_PAT_HIGH			0x02f6
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun /* TX IP BIST CONFIGURE LOW, default value: 0x00 */
645*4882a593Smuzhiyun #define REG_TX_IP_BIST_CONF_LOW			0x02f7
646*4882a593Smuzhiyun #define REG_TX_IP_BIST_CONF_HIGH		0x02f8
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun /* E-MSC General Control, default value: 0x80 */
649*4882a593Smuzhiyun #define REG_GENCTL				0x0300
650*4882a593Smuzhiyun #define BIT_GENCTL_SPEC_TRANS_DIS		BIT(7)
651*4882a593Smuzhiyun #define BIT_GENCTL_DIS_XMIT_ERR_STATE		BIT(6)
652*4882a593Smuzhiyun #define BIT_GENCTL_SPI_MISO_EDGE		BIT(5)
653*4882a593Smuzhiyun #define BIT_GENCTL_SPI_MOSI_EDGE		BIT(4)
654*4882a593Smuzhiyun #define BIT_GENCTL_CLR_EMSC_RFIFO		BIT(3)
655*4882a593Smuzhiyun #define BIT_GENCTL_CLR_EMSC_XFIFO		BIT(2)
656*4882a593Smuzhiyun #define BIT_GENCTL_START_TRAIN_SEQ		BIT(1)
657*4882a593Smuzhiyun #define BIT_GENCTL_EMSC_EN			BIT(0)
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun /* E-MSC Comma ErrorCNT, default value: 0x03 */
660*4882a593Smuzhiyun #define REG_COMMECNT				0x0305
661*4882a593Smuzhiyun #define BIT_COMMECNT_I2C_TO_EMSC_EN		BIT(7)
662*4882a593Smuzhiyun #define MSK_COMMECNT_COMMA_CHAR_ERR_CNT		0x0f
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun /* E-MSC RFIFO ByteCnt, default value: 0x00 */
665*4882a593Smuzhiyun #define REG_EMSCRFIFOBCNTL			0x031a
666*4882a593Smuzhiyun #define REG_EMSCRFIFOBCNTH			0x031b
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun /* SPI Burst Cnt Status, default value: 0x00 */
669*4882a593Smuzhiyun #define REG_SPIBURSTCNT				0x031e
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun /* SPI Burst Status and SWRST, default value: 0x00 */
672*4882a593Smuzhiyun #define REG_SPIBURSTSTAT			0x0322
673*4882a593Smuzhiyun #define BIT_SPIBURSTSTAT_SPI_HDCPRST		BIT(7)
674*4882a593Smuzhiyun #define BIT_SPIBURSTSTAT_SPI_CBUSRST		BIT(6)
675*4882a593Smuzhiyun #define BIT_SPIBURSTSTAT_SPI_SRST		BIT(5)
676*4882a593Smuzhiyun #define BIT_SPIBURSTSTAT_EMSC_NORMAL_MODE	BIT(0)
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun /* E-MSC 1st Interrupt, default value: 0x00 */
679*4882a593Smuzhiyun #define REG_EMSCINTR				0x0323
680*4882a593Smuzhiyun #define BIT_EMSCINTR_EMSC_XFIFO_EMPTY		BIT(7)
681*4882a593Smuzhiyun #define BIT_EMSCINTR_EMSC_XMIT_ACK_TOUT		BIT(6)
682*4882a593Smuzhiyun #define BIT_EMSCINTR_EMSC_RFIFO_READ_ERR	BIT(5)
683*4882a593Smuzhiyun #define BIT_EMSCINTR_EMSC_XFIFO_WRITE_ERR	BIT(4)
684*4882a593Smuzhiyun #define BIT_EMSCINTR_EMSC_COMMA_CHAR_ERR	BIT(3)
685*4882a593Smuzhiyun #define BIT_EMSCINTR_EMSC_XMIT_DONE		BIT(2)
686*4882a593Smuzhiyun #define BIT_EMSCINTR_EMSC_XMIT_GNT_TOUT		BIT(1)
687*4882a593Smuzhiyun #define BIT_EMSCINTR_SPI_DVLD		BIT(0)
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun /* E-MSC Interrupt Mask, default value: 0x00 */
690*4882a593Smuzhiyun #define REG_EMSCINTRMASK			0x0324
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun /* I2C E-MSC XMIT FIFO Write Port, default value: 0x00 */
693*4882a593Smuzhiyun #define REG_EMSC_XMIT_WRITE_PORT		0x032a
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun /* I2C E-MSC RCV FIFO Write Port, default value: 0x00 */
696*4882a593Smuzhiyun #define REG_EMSC_RCV_READ_PORT			0x032b
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun /* E-MSC 2nd Interrupt, default value: 0x00 */
699*4882a593Smuzhiyun #define REG_EMSCINTR1				0x032c
700*4882a593Smuzhiyun #define BIT_EMSCINTR1_EMSC_TRAINING_COMMA_ERR	BIT(0)
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun /* E-MSC Interrupt Mask, default value: 0x00 */
703*4882a593Smuzhiyun #define REG_EMSCINTRMASK1			0x032d
704*4882a593Smuzhiyun #define BIT_EMSCINTRMASK1_EMSC_INTRMASK1_0	BIT(0)
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun /* MHL Top Ctl, default value: 0x00 */
707*4882a593Smuzhiyun #define REG_MHL_TOP_CTL				0x0330
708*4882a593Smuzhiyun #define BIT_MHL_TOP_CTL_MHL3_DOC_SEL		BIT(7)
709*4882a593Smuzhiyun #define BIT_MHL_TOP_CTL_MHL_PP_SEL		BIT(6)
710*4882a593Smuzhiyun #define MSK_MHL_TOP_CTL_IF_TIMING_CTL		0x03
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun /* MHL DataPath 1st Ctl, default value: 0xbc */
713*4882a593Smuzhiyun #define REG_MHL_DP_CTL0				0x0331
714*4882a593Smuzhiyun #define BIT_MHL_DP_CTL0_DP_OE			BIT(7)
715*4882a593Smuzhiyun #define BIT_MHL_DP_CTL0_TX_OE_OVR		BIT(6)
716*4882a593Smuzhiyun #define MSK_MHL_DP_CTL0_TX_OE			0x3f
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun /* MHL DataPath 2nd Ctl, default value: 0xbb */
719*4882a593Smuzhiyun #define REG_MHL_DP_CTL1				0x0332
720*4882a593Smuzhiyun #define MSK_MHL_DP_CTL1_CK_SWING_CTL		0xf0
721*4882a593Smuzhiyun #define MSK_MHL_DP_CTL1_DT_SWING_CTL		0x0f
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun /* MHL DataPath 3rd Ctl, default value: 0x2f */
724*4882a593Smuzhiyun #define REG_MHL_DP_CTL2				0x0333
725*4882a593Smuzhiyun #define BIT_MHL_DP_CTL2_CLK_BYPASS_EN		BIT(7)
726*4882a593Smuzhiyun #define MSK_MHL_DP_CTL2_DAMP_TERM_SEL		0x30
727*4882a593Smuzhiyun #define MSK_MHL_DP_CTL2_CK_TERM_SEL		0x0c
728*4882a593Smuzhiyun #define MSK_MHL_DP_CTL2_DT_TERM_SEL		0x03
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun /* MHL DataPath 4th Ctl, default value: 0x48 */
731*4882a593Smuzhiyun #define REG_MHL_DP_CTL3				0x0334
732*4882a593Smuzhiyun #define MSK_MHL_DP_CTL3_DT_DRV_VNBC_CTL		0xf0
733*4882a593Smuzhiyun #define MSK_MHL_DP_CTL3_DT_DRV_VNB_CTL		0x0f
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun /* MHL DataPath 5th Ctl, default value: 0x48 */
736*4882a593Smuzhiyun #define REG_MHL_DP_CTL4				0x0335
737*4882a593Smuzhiyun #define MSK_MHL_DP_CTL4_CK_DRV_VNBC_CTL		0xf0
738*4882a593Smuzhiyun #define MSK_MHL_DP_CTL4_CK_DRV_VNB_CTL		0x0f
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun /* MHL DataPath 6th Ctl, default value: 0x3f */
741*4882a593Smuzhiyun #define REG_MHL_DP_CTL5				0x0336
742*4882a593Smuzhiyun #define BIT_MHL_DP_CTL5_RSEN_EN_OVR		BIT(7)
743*4882a593Smuzhiyun #define BIT_MHL_DP_CTL5_RSEN_EN			BIT(6)
744*4882a593Smuzhiyun #define MSK_MHL_DP_CTL5_DAMP_TERM_VGS_CTL	0x30
745*4882a593Smuzhiyun #define MSK_MHL_DP_CTL5_CK_TERM_VGS_CTL		0x0c
746*4882a593Smuzhiyun #define MSK_MHL_DP_CTL5_DT_TERM_VGS_CTL		0x03
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun /* MHL PLL 1st Ctl, default value: 0x05 */
749*4882a593Smuzhiyun #define REG_MHL_PLL_CTL0			0x0337
750*4882a593Smuzhiyun #define BIT_MHL_PLL_CTL0_AUD_CLK_EN		BIT(7)
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun #define MSK_MHL_PLL_CTL0_AUD_CLK_RATIO		0x70
753*4882a593Smuzhiyun #define VAL_MHL_PLL_CTL0_AUD_CLK_RATIO_5_10	0x70
754*4882a593Smuzhiyun #define VAL_MHL_PLL_CTL0_AUD_CLK_RATIO_5_6	0x60
755*4882a593Smuzhiyun #define VAL_MHL_PLL_CTL0_AUD_CLK_RATIO_5_4	0x50
756*4882a593Smuzhiyun #define VAL_MHL_PLL_CTL0_AUD_CLK_RATIO_5_2	0x40
757*4882a593Smuzhiyun #define VAL_MHL_PLL_CTL0_AUD_CLK_RATIO_5_5	0x30
758*4882a593Smuzhiyun #define VAL_MHL_PLL_CTL0_AUD_CLK_RATIO_5_3	0x20
759*4882a593Smuzhiyun #define VAL_MHL_PLL_CTL0_AUD_CLK_RATIO_5_2_PRIME 0x10
760*4882a593Smuzhiyun #define VAL_MHL_PLL_CTL0_AUD_CLK_RATIO_5_1	0x00
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun #define MSK_MHL_PLL_CTL0_HDMI_CLK_RATIO		0x0c
763*4882a593Smuzhiyun #define VAL_MHL_PLL_CTL0_HDMI_CLK_RATIO_4X	0x0c
764*4882a593Smuzhiyun #define VAL_MHL_PLL_CTL0_HDMI_CLK_RATIO_2X	0x08
765*4882a593Smuzhiyun #define VAL_MHL_PLL_CTL0_HDMI_CLK_RATIO_1X	0x04
766*4882a593Smuzhiyun #define VAL_MHL_PLL_CTL0_HDMI_CLK_RATIO_HALF_X	0x00
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun #define BIT_MHL_PLL_CTL0_CRYSTAL_CLK_SEL	BIT(1)
769*4882a593Smuzhiyun #define BIT_MHL_PLL_CTL0_ZONE_MASK_OE		BIT(0)
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun /* MHL PLL 3rd Ctl, default value: 0x80 */
772*4882a593Smuzhiyun #define REG_MHL_PLL_CTL2			0x0339
773*4882a593Smuzhiyun #define BIT_MHL_PLL_CTL2_CLKDETECT_EN		BIT(7)
774*4882a593Smuzhiyun #define BIT_MHL_PLL_CTL2_MEAS_FVCO		BIT(3)
775*4882a593Smuzhiyun #define BIT_MHL_PLL_CTL2_PLL_FAST_LOCK		BIT(2)
776*4882a593Smuzhiyun #define MSK_MHL_PLL_CTL2_PLL_LF_SEL		0x03
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun /* MHL CBUS 1st Ctl, default value: 0x12 */
779*4882a593Smuzhiyun #define REG_MHL_CBUS_CTL0			0x0340
780*4882a593Smuzhiyun #define BIT_MHL_CBUS_CTL0_CBUS_RGND_TEST_MODE	BIT(7)
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun #define MSK_MHL_CBUS_CTL0_CBUS_RGND_VTH_CTL	0x30
783*4882a593Smuzhiyun #define VAL_MHL_CBUS_CTL0_CBUS_RGND_VBIAS_734	0x00
784*4882a593Smuzhiyun #define VAL_MHL_CBUS_CTL0_CBUS_RGND_VBIAS_747	0x10
785*4882a593Smuzhiyun #define VAL_MHL_CBUS_CTL0_CBUS_RGND_VBIAS_740	0x20
786*4882a593Smuzhiyun #define VAL_MHL_CBUS_CTL0_CBUS_RGND_VBIAS_754	0x30
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun #define MSK_MHL_CBUS_CTL0_CBUS_RES_TEST_SEL	0x0c
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun #define MSK_MHL_CBUS_CTL0_CBUS_DRV_SEL		0x03
791*4882a593Smuzhiyun #define VAL_MHL_CBUS_CTL0_CBUS_DRV_SEL_WEAKEST	0x00
792*4882a593Smuzhiyun #define VAL_MHL_CBUS_CTL0_CBUS_DRV_SEL_WEAK	0x01
793*4882a593Smuzhiyun #define VAL_MHL_CBUS_CTL0_CBUS_DRV_SEL_STRONG	0x02
794*4882a593Smuzhiyun #define VAL_MHL_CBUS_CTL0_CBUS_DRV_SEL_STRONGEST 0x03
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun /* MHL CBUS 2nd Ctl, default value: 0x03 */
797*4882a593Smuzhiyun #define REG_MHL_CBUS_CTL1			0x0341
798*4882a593Smuzhiyun #define MSK_MHL_CBUS_CTL1_CBUS_RGND_RES_CTL	0x07
799*4882a593Smuzhiyun #define VAL_MHL_CBUS_CTL1_0888_OHM		0x00
800*4882a593Smuzhiyun #define VAL_MHL_CBUS_CTL1_1115_OHM		0x04
801*4882a593Smuzhiyun #define VAL_MHL_CBUS_CTL1_1378_OHM		0x07
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun /* MHL CoC 1st Ctl, default value: 0xc3 */
804*4882a593Smuzhiyun #define REG_MHL_COC_CTL0			0x0342
805*4882a593Smuzhiyun #define BIT_MHL_COC_CTL0_COC_BIAS_EN		BIT(7)
806*4882a593Smuzhiyun #define MSK_MHL_COC_CTL0_COC_BIAS_CTL		0x70
807*4882a593Smuzhiyun #define MSK_MHL_COC_CTL0_COC_TERM_CTL		0x07
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun /* MHL CoC 2nd Ctl, default value: 0x87 */
810*4882a593Smuzhiyun #define REG_MHL_COC_CTL1			0x0343
811*4882a593Smuzhiyun #define BIT_MHL_COC_CTL1_COC_EN			BIT(7)
812*4882a593Smuzhiyun #define MSK_MHL_COC_CTL1_COC_DRV_CTL		0x3f
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun /* MHL CoC 4th Ctl, default value: 0x00 */
815*4882a593Smuzhiyun #define REG_MHL_COC_CTL3			0x0345
816*4882a593Smuzhiyun #define BIT_MHL_COC_CTL3_COC_AECHO_EN		BIT(0)
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun /* MHL CoC 5th Ctl, default value: 0x28 */
819*4882a593Smuzhiyun #define REG_MHL_COC_CTL4			0x0346
820*4882a593Smuzhiyun #define MSK_MHL_COC_CTL4_COC_IF_CTL		0xf0
821*4882a593Smuzhiyun #define MSK_MHL_COC_CTL4_COC_SLEW_CTL		0x0f
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun /* MHL CoC 6th Ctl, default value: 0x0d */
824*4882a593Smuzhiyun #define REG_MHL_COC_CTL5			0x0347
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun /* MHL DoC 1st Ctl, default value: 0x18 */
827*4882a593Smuzhiyun #define REG_MHL_DOC_CTL0			0x0349
828*4882a593Smuzhiyun #define BIT_MHL_DOC_CTL0_DOC_RXDATA_EN		BIT(7)
829*4882a593Smuzhiyun #define MSK_MHL_DOC_CTL0_DOC_DM_TERM		0x38
830*4882a593Smuzhiyun #define MSK_MHL_DOC_CTL0_DOC_OPMODE		0x06
831*4882a593Smuzhiyun #define BIT_MHL_DOC_CTL0_DOC_RXBIAS_EN		BIT(0)
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun /* MHL DataPath 7th Ctl, default value: 0x2a */
834*4882a593Smuzhiyun #define REG_MHL_DP_CTL6				0x0350
835*4882a593Smuzhiyun #define BIT_MHL_DP_CTL6_DP_TAP2_SGN		BIT(5)
836*4882a593Smuzhiyun #define BIT_MHL_DP_CTL6_DP_TAP2_EN		BIT(4)
837*4882a593Smuzhiyun #define BIT_MHL_DP_CTL6_DP_TAP1_SGN		BIT(3)
838*4882a593Smuzhiyun #define BIT_MHL_DP_CTL6_DP_TAP1_EN		BIT(2)
839*4882a593Smuzhiyun #define BIT_MHL_DP_CTL6_DT_PREDRV_FEEDCAP_EN	BIT(1)
840*4882a593Smuzhiyun #define BIT_MHL_DP_CTL6_DP_PRE_POST_SEL		BIT(0)
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun /* MHL DataPath 8th Ctl, default value: 0x06 */
843*4882a593Smuzhiyun #define REG_MHL_DP_CTL7				0x0351
844*4882a593Smuzhiyun #define MSK_MHL_DP_CTL7_DT_DRV_VBIAS_CASCTL	0xf0
845*4882a593Smuzhiyun #define MSK_MHL_DP_CTL7_DT_DRV_IREF_CTL		0x0f
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun #define REG_MHL_DP_CTL8				0x0352
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun /* Tx Zone Ctl1, default value: 0x00 */
850*4882a593Smuzhiyun #define REG_TX_ZONE_CTL1			0x0361
851*4882a593Smuzhiyun #define VAL_TX_ZONE_CTL1_TX_ZONE_CTRL_MODE	0x08
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun /* MHL3 Tx Zone Ctl, default value: 0x00 */
854*4882a593Smuzhiyun #define REG_MHL3_TX_ZONE_CTL			0x0364
855*4882a593Smuzhiyun #define BIT_MHL3_TX_ZONE_CTL_MHL2_INTPLT_ZONE_MANU_EN BIT(7)
856*4882a593Smuzhiyun #define MSK_MHL3_TX_ZONE_CTL_MHL3_TX_ZONE	0x03
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun #define MSK_TX_ZONE_CTL3_TX_ZONE		0x03
859*4882a593Smuzhiyun #define VAL_TX_ZONE_CTL3_TX_ZONE_6GBPS		0x00
860*4882a593Smuzhiyun #define VAL_TX_ZONE_CTL3_TX_ZONE_3GBPS		0x01
861*4882a593Smuzhiyun #define VAL_TX_ZONE_CTL3_TX_ZONE_1_5GBPS	0x02
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun /* HDCP Polling Control and Status, default value: 0x70 */
864*4882a593Smuzhiyun #define REG_HDCP2X_POLL_CS			0x0391
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun #define BIT_HDCP2X_POLL_CS_HDCP2X_MSG_SZ_CLR_OPTION BIT(6)
867*4882a593Smuzhiyun #define BIT_HDCP2X_POLL_CS_HDCP2X_RPT_READY_CLR_OPTION BIT(5)
868*4882a593Smuzhiyun #define BIT_HDCP2X_POLL_CS_HDCP2X_REAUTH_REQ_CLR_OPTION BIT(4)
869*4882a593Smuzhiyun #define MSK_HDCP2X_POLL_CS_			0x0c
870*4882a593Smuzhiyun #define BIT_HDCP2X_POLL_CS_HDCP2X_DIS_POLL_GNT	BIT(1)
871*4882a593Smuzhiyun #define BIT_HDCP2X_POLL_CS_HDCP2X_DIS_POLL_EN	BIT(0)
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun /* HDCP Interrupt 0, default value: 0x00 */
874*4882a593Smuzhiyun #define REG_HDCP2X_INTR0			0x0398
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun /* HDCP Interrupt 0 Mask, default value: 0x00 */
877*4882a593Smuzhiyun #define REG_HDCP2X_INTR0_MASK			0x0399
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun /* HDCP General Control 0, default value: 0x02 */
880*4882a593Smuzhiyun #define REG_HDCP2X_CTRL_0			0x03a0
881*4882a593Smuzhiyun #define BIT_HDCP2X_CTRL_0_HDCP2X_ENCRYPT_EN	BIT(7)
882*4882a593Smuzhiyun #define BIT_HDCP2X_CTRL_0_HDCP2X_POLINT_SEL	BIT(6)
883*4882a593Smuzhiyun #define BIT_HDCP2X_CTRL_0_HDCP2X_POLINT_OVR	BIT(5)
884*4882a593Smuzhiyun #define BIT_HDCP2X_CTRL_0_HDCP2X_PRECOMPUTE	BIT(4)
885*4882a593Smuzhiyun #define BIT_HDCP2X_CTRL_0_HDCP2X_HDMIMODE	BIT(3)
886*4882a593Smuzhiyun #define BIT_HDCP2X_CTRL_0_HDCP2X_REPEATER	BIT(2)
887*4882a593Smuzhiyun #define BIT_HDCP2X_CTRL_0_HDCP2X_HDCPTX		BIT(1)
888*4882a593Smuzhiyun #define BIT_HDCP2X_CTRL_0_HDCP2X_EN		BIT(0)
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun /* HDCP General Control 1, default value: 0x08 */
891*4882a593Smuzhiyun #define REG_HDCP2X_CTRL_1			0x03a1
892*4882a593Smuzhiyun #define MSK_HDCP2X_CTRL_1_HDCP2X_REAUTH_MSK_3_0	0xf0
893*4882a593Smuzhiyun #define BIT_HDCP2X_CTRL_1_HDCP2X_HPD_SW		BIT(3)
894*4882a593Smuzhiyun #define BIT_HDCP2X_CTRL_1_HDCP2X_HPD_OVR	BIT(2)
895*4882a593Smuzhiyun #define BIT_HDCP2X_CTRL_1_HDCP2X_CTL3MSK	BIT(1)
896*4882a593Smuzhiyun #define BIT_HDCP2X_CTRL_1_HDCP2X_REAUTH_SW	BIT(0)
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun /* HDCP Misc Control, default value: 0x00 */
899*4882a593Smuzhiyun #define REG_HDCP2X_MISC_CTRL			0x03a5
900*4882a593Smuzhiyun #define BIT_HDCP2X_MISC_CTRL_HDCP2X_RPT_SMNG_XFER_START BIT(4)
901*4882a593Smuzhiyun #define BIT_HDCP2X_MISC_CTRL_HDCP2X_RPT_SMNG_WR_START BIT(3)
902*4882a593Smuzhiyun #define BIT_HDCP2X_MISC_CTRL_HDCP2X_RPT_SMNG_WR	BIT(2)
903*4882a593Smuzhiyun #define BIT_HDCP2X_MISC_CTRL_HDCP2X_RPT_RCVID_RD_START BIT(1)
904*4882a593Smuzhiyun #define BIT_HDCP2X_MISC_CTRL_HDCP2X_RPT_RCVID_RD	BIT(0)
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun /* HDCP RPT SMNG K, default value: 0x00 */
907*4882a593Smuzhiyun #define REG_HDCP2X_RPT_SMNG_K			0x03a6
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun /* HDCP RPT SMNG In, default value: 0x00 */
910*4882a593Smuzhiyun #define REG_HDCP2X_RPT_SMNG_IN			0x03a7
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun /* HDCP Auth Status, default value: 0x00 */
913*4882a593Smuzhiyun #define REG_HDCP2X_AUTH_STAT			0x03aa
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun /* HDCP RPT RCVID Out, default value: 0x00 */
916*4882a593Smuzhiyun #define REG_HDCP2X_RPT_RCVID_OUT		0x03ac
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun /* HDCP TP1, default value: 0x62 */
919*4882a593Smuzhiyun #define REG_HDCP2X_TP1				0x03b4
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun /* HDCP GP Out 0, default value: 0x00 */
922*4882a593Smuzhiyun #define REG_HDCP2X_GP_OUT0			0x03c7
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun /* HDCP Repeater RCVR ID 0, default value: 0x00 */
925*4882a593Smuzhiyun #define REG_HDCP2X_RPT_RCVR_ID0			0x03d1
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun /* HDCP DDCM Status, default value: 0x00 */
928*4882a593Smuzhiyun #define REG_HDCP2X_DDCM_STS			0x03d8
929*4882a593Smuzhiyun #define MSK_HDCP2X_DDCM_STS_HDCP2X_DDCM_ERR_STS_3_0 0xf0
930*4882a593Smuzhiyun #define MSK_HDCP2X_DDCM_STS_HDCP2X_DDCM_CTL_CS_3_0 0x0f
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun /* HDMI2MHL3 Control, default value: 0x0a */
933*4882a593Smuzhiyun #define REG_M3_CTRL				0x03e0
934*4882a593Smuzhiyun #define BIT_M3_CTRL_H2M_SWRST			BIT(4)
935*4882a593Smuzhiyun #define BIT_M3_CTRL_SW_MHL3_SEL			BIT(3)
936*4882a593Smuzhiyun #define BIT_M3_CTRL_M3AV_EN			BIT(2)
937*4882a593Smuzhiyun #define BIT_M3_CTRL_ENC_TMDS			BIT(1)
938*4882a593Smuzhiyun #define BIT_M3_CTRL_MHL3_MASTER_EN		BIT(0)
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun #define VAL_M3_CTRL_MHL1_2_VALUE (BIT_M3_CTRL_SW_MHL3_SEL \
941*4882a593Smuzhiyun 				  | BIT_M3_CTRL_ENC_TMDS)
942*4882a593Smuzhiyun #define VAL_M3_CTRL_MHL3_VALUE (BIT_M3_CTRL_SW_MHL3_SEL \
943*4882a593Smuzhiyun 				| BIT_M3_CTRL_M3AV_EN \
944*4882a593Smuzhiyun 				| BIT_M3_CTRL_ENC_TMDS \
945*4882a593Smuzhiyun 				| BIT_M3_CTRL_MHL3_MASTER_EN)
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun /* HDMI2MHL3 Port0 Control, default value: 0x04 */
948*4882a593Smuzhiyun #define REG_M3_P0CTRL				0x03e1
949*4882a593Smuzhiyun #define BIT_M3_P0CTRL_MHL3_P0_HDCP_ENC_EN	BIT(4)
950*4882a593Smuzhiyun #define BIT_M3_P0CTRL_MHL3_P0_UNLIMIT_EN	BIT(3)
951*4882a593Smuzhiyun #define BIT_M3_P0CTRL_MHL3_P0_HDCP_EN		BIT(2)
952*4882a593Smuzhiyun #define BIT_M3_P0CTRL_MHL3_P0_PIXEL_MODE_PACKED	BIT(1)
953*4882a593Smuzhiyun #define BIT_M3_P0CTRL_MHL3_P0_PORT_EN		BIT(0)
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun #define REG_M3_POSTM				0x03e2
956*4882a593Smuzhiyun #define MSK_M3_POSTM_RRP_DECODE			0xf8
957*4882a593Smuzhiyun #define MSK_M3_POSTM_MHL3_P0_STM_ID		0x07
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun /* HDMI2MHL3 Scramble Control, default value: 0x41 */
960*4882a593Smuzhiyun #define REG_M3_SCTRL				0x03e6
961*4882a593Smuzhiyun #define MSK_M3_SCTRL_MHL3_SR_LENGTH		0xf0
962*4882a593Smuzhiyun #define BIT_M3_SCTRL_MHL3_SCRAMBLER_EN		BIT(0)
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun /* HSIC Div Ctl, default value: 0x05 */
965*4882a593Smuzhiyun #define REG_DIV_CTL_MAIN			0x03f2
966*4882a593Smuzhiyun #define MSK_DIV_CTL_MAIN_PRE_DIV_CTL_MAIN	0x1c
967*4882a593Smuzhiyun #define MSK_DIV_CTL_MAIN_FB_DIV_CTL_MAIN	0x03
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun /* MHL Capability 1st Byte, default value: 0x00 */
970*4882a593Smuzhiyun #define REG_MHL_DEVCAP_0			0x0400
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun /* MHL Interrupt 1st Byte, default value: 0x00 */
973*4882a593Smuzhiyun #define REG_MHL_INT_0				0x0420
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun /* Device Status 1st byte, default value: 0x00 */
976*4882a593Smuzhiyun #define REG_MHL_STAT_0				0x0430
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun /* CBUS Scratch Pad 1st Byte, default value: 0x00 */
979*4882a593Smuzhiyun #define REG_MHL_SCRPAD_0			0x0440
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun /* MHL Extended Capability 1st Byte, default value: 0x00 */
982*4882a593Smuzhiyun #define REG_MHL_EXTDEVCAP_0			0x0480
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun /* Device Extended Status 1st byte, default value: 0x00 */
985*4882a593Smuzhiyun #define REG_MHL_EXTSTAT_0			0x0490
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun /* TPI DTD Byte2, default value: 0x00 */
988*4882a593Smuzhiyun #define REG_TPI_DTD_B2				0x0602
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun #define VAL_TPI_QUAN_RANGE_LIMITED		0x01
991*4882a593Smuzhiyun #define VAL_TPI_QUAN_RANGE_FULL			0x02
992*4882a593Smuzhiyun #define VAL_TPI_FORMAT_RGB			0x00
993*4882a593Smuzhiyun #define VAL_TPI_FORMAT_YCBCR444			0x01
994*4882a593Smuzhiyun #define VAL_TPI_FORMAT_YCBCR422			0x02
995*4882a593Smuzhiyun #define VAL_TPI_FORMAT_INTERNAL_RGB		0x03
996*4882a593Smuzhiyun #define VAL_TPI_FORMAT(_fmt, _qr) \
997*4882a593Smuzhiyun 		(VAL_TPI_FORMAT_##_fmt | (VAL_TPI_QUAN_RANGE_##_qr << 2))
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun /* Input Format, default value: 0x00 */
1000*4882a593Smuzhiyun #define REG_TPI_INPUT				0x0609
1001*4882a593Smuzhiyun #define BIT_TPI_INPUT_EXTENDEDBITMODE		BIT(7)
1002*4882a593Smuzhiyun #define BIT_TPI_INPUT_ENDITHER			BIT(6)
1003*4882a593Smuzhiyun #define MSK_TPI_INPUT_INPUT_QUAN_RANGE		0x0c
1004*4882a593Smuzhiyun #define MSK_TPI_INPUT_INPUT_FORMAT		0x03
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun /* Output Format, default value: 0x00 */
1007*4882a593Smuzhiyun #define REG_TPI_OUTPUT				0x060a
1008*4882a593Smuzhiyun #define BIT_TPI_OUTPUT_CSCMODE709		BIT(4)
1009*4882a593Smuzhiyun #define MSK_TPI_OUTPUT_OUTPUT_QUAN_RANGE	0x0c
1010*4882a593Smuzhiyun #define MSK_TPI_OUTPUT_OUTPUT_FORMAT		0x03
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun /* TPI AVI Check Sum, default value: 0x00 */
1013*4882a593Smuzhiyun #define REG_TPI_AVI_CHSUM			0x060c
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun /* TPI System Control, default value: 0x00 */
1016*4882a593Smuzhiyun #define REG_TPI_SC				0x061a
1017*4882a593Smuzhiyun #define BIT_TPI_SC_TPI_UPDATE_FLG		BIT(7)
1018*4882a593Smuzhiyun #define BIT_TPI_SC_TPI_REAUTH_CTL		BIT(6)
1019*4882a593Smuzhiyun #define BIT_TPI_SC_TPI_OUTPUT_MODE_1		BIT(5)
1020*4882a593Smuzhiyun #define BIT_TPI_SC_REG_TMDS_OE_POWER_DOWN	BIT(4)
1021*4882a593Smuzhiyun #define BIT_TPI_SC_TPI_AV_MUTE			BIT(3)
1022*4882a593Smuzhiyun #define BIT_TPI_SC_DDC_GPU_REQUEST		BIT(2)
1023*4882a593Smuzhiyun #define BIT_TPI_SC_DDC_TPI_SW			BIT(1)
1024*4882a593Smuzhiyun #define BIT_TPI_SC_TPI_OUTPUT_MODE_0_HDMI	BIT(0)
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun /* TPI COPP Query Data, default value: 0x00 */
1027*4882a593Smuzhiyun #define REG_TPI_COPP_DATA1			0x0629
1028*4882a593Smuzhiyun #define BIT_TPI_COPP_DATA1_COPP_GPROT		BIT(7)
1029*4882a593Smuzhiyun #define BIT_TPI_COPP_DATA1_COPP_LPROT		BIT(6)
1030*4882a593Smuzhiyun #define MSK_TPI_COPP_DATA1_COPP_LINK_STATUS	0x30
1031*4882a593Smuzhiyun #define VAL_TPI_COPP_LINK_STATUS_NORMAL		0x00
1032*4882a593Smuzhiyun #define VAL_TPI_COPP_LINK_STATUS_LINK_LOST	0x10
1033*4882a593Smuzhiyun #define VAL_TPI_COPP_LINK_STATUS_RENEGOTIATION_REQ 0x20
1034*4882a593Smuzhiyun #define VAL_TPI_COPP_LINK_STATUS_LINK_SUSPENDED	0x30
1035*4882a593Smuzhiyun #define BIT_TPI_COPP_DATA1_COPP_HDCP_REP	BIT(3)
1036*4882a593Smuzhiyun #define BIT_TPI_COPP_DATA1_COPP_CONNTYPE_0	BIT(2)
1037*4882a593Smuzhiyun #define BIT_TPI_COPP_DATA1_COPP_PROTYPE		BIT(1)
1038*4882a593Smuzhiyun #define BIT_TPI_COPP_DATA1_COPP_CONNTYPE_1	BIT(0)
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun /* TPI COPP Control Data, default value: 0x00 */
1041*4882a593Smuzhiyun #define REG_TPI_COPP_DATA2			0x062a
1042*4882a593Smuzhiyun #define BIT_TPI_COPP_DATA2_INTR_ENCRYPTION	BIT(5)
1043*4882a593Smuzhiyun #define BIT_TPI_COPP_DATA2_KSV_FORWARD		BIT(4)
1044*4882a593Smuzhiyun #define BIT_TPI_COPP_DATA2_INTERM_RI_CHECK_EN	BIT(3)
1045*4882a593Smuzhiyun #define BIT_TPI_COPP_DATA2_DOUBLE_RI_CHECK	BIT(2)
1046*4882a593Smuzhiyun #define BIT_TPI_COPP_DATA2_DDC_SHORT_RI_RD	BIT(1)
1047*4882a593Smuzhiyun #define BIT_TPI_COPP_DATA2_COPP_PROTLEVEL	BIT(0)
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun /* TPI Interrupt Enable, default value: 0x00 */
1050*4882a593Smuzhiyun #define REG_TPI_INTR_EN				0x063c
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun /* TPI Interrupt Status Low Byte, default value: 0x00 */
1053*4882a593Smuzhiyun #define REG_TPI_INTR_ST0			0x063d
1054*4882a593Smuzhiyun #define BIT_TPI_INTR_ST0_TPI_AUTH_CHNGE_STAT	BIT(7)
1055*4882a593Smuzhiyun #define BIT_TPI_INTR_ST0_TPI_V_RDY_STAT		BIT(6)
1056*4882a593Smuzhiyun #define BIT_TPI_INTR_ST0_TPI_COPP_CHNGE_STAT	BIT(5)
1057*4882a593Smuzhiyun #define BIT_TPI_INTR_ST0_KSV_FIFO_FIRST_STAT	BIT(3)
1058*4882a593Smuzhiyun #define BIT_TPI_INTR_ST0_READ_BKSV_BCAPS_DONE_STAT BIT(2)
1059*4882a593Smuzhiyun #define BIT_TPI_INTR_ST0_READ_BKSV_BCAPS_ERR_STAT BIT(1)
1060*4882a593Smuzhiyun #define BIT_TPI_INTR_ST0_READ_BKSV_ERR_STAT	BIT(0)
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun /* TPI DS BCAPS Status, default value: 0x00 */
1063*4882a593Smuzhiyun #define REG_TPI_DS_BCAPS			0x0644
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun /* TPI BStatus1, default value: 0x00 */
1066*4882a593Smuzhiyun #define REG_TPI_BSTATUS1			0x0645
1067*4882a593Smuzhiyun #define BIT_TPI_BSTATUS1_DS_DEV_EXCEED		BIT(7)
1068*4882a593Smuzhiyun #define MSK_TPI_BSTATUS1_DS_DEV_CNT		0x7f
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun /* TPI BStatus2, default value: 0x10 */
1071*4882a593Smuzhiyun #define REG_TPI_BSTATUS2			0x0646
1072*4882a593Smuzhiyun #define MSK_TPI_BSTATUS2_DS_BSTATUS		0xe0
1073*4882a593Smuzhiyun #define BIT_TPI_BSTATUS2_DS_HDMI_MODE		BIT(4)
1074*4882a593Smuzhiyun #define BIT_TPI_BSTATUS2_DS_CASC_EXCEED		BIT(3)
1075*4882a593Smuzhiyun #define MSK_TPI_BSTATUS2_DS_DEPTH		0x07
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun /* TPI HW Optimization Control #3, default value: 0x00 */
1078*4882a593Smuzhiyun #define REG_TPI_HW_OPT3				0x06bb
1079*4882a593Smuzhiyun #define BIT_TPI_HW_OPT3_DDC_DEBUG		BIT(7)
1080*4882a593Smuzhiyun #define BIT_TPI_HW_OPT3_RI_CHECK_SKIP		BIT(3)
1081*4882a593Smuzhiyun #define BIT_TPI_HW_OPT3_TPI_DDC_BURST_MODE	BIT(2)
1082*4882a593Smuzhiyun #define MSK_TPI_HW_OPT3_TPI_DDC_REQ_LEVEL	0x03
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun /* TPI Info Frame Select, default value: 0x00 */
1085*4882a593Smuzhiyun #define REG_TPI_INFO_FSEL			0x06bf
1086*4882a593Smuzhiyun #define BIT_TPI_INFO_FSEL_EN			BIT(7)
1087*4882a593Smuzhiyun #define BIT_TPI_INFO_FSEL_RPT			BIT(6)
1088*4882a593Smuzhiyun #define BIT_TPI_INFO_FSEL_READ_FLAG		BIT(5)
1089*4882a593Smuzhiyun #define MSK_TPI_INFO_FSEL_PKT			0x07
1090*4882a593Smuzhiyun #define VAL_TPI_INFO_FSEL_AVI			0x00
1091*4882a593Smuzhiyun #define VAL_TPI_INFO_FSEL_SPD			0x01
1092*4882a593Smuzhiyun #define VAL_TPI_INFO_FSEL_AUD			0x02
1093*4882a593Smuzhiyun #define VAL_TPI_INFO_FSEL_MPG			0x03
1094*4882a593Smuzhiyun #define VAL_TPI_INFO_FSEL_GEN			0x04
1095*4882a593Smuzhiyun #define VAL_TPI_INFO_FSEL_GEN2			0x05
1096*4882a593Smuzhiyun #define VAL_TPI_INFO_FSEL_VSI			0x06
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun /* TPI Info Byte #0, default value: 0x00 */
1099*4882a593Smuzhiyun #define REG_TPI_INFO_B0				0x06c0
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun /* CoC Status, default value: 0x00 */
1102*4882a593Smuzhiyun #define REG_COC_STAT_0				0x0700
1103*4882a593Smuzhiyun #define BIT_COC_STAT_0_PLL_LOCKED		BIT(7)
1104*4882a593Smuzhiyun #define MSK_COC_STAT_0_FSM_STATE		0x0f
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun #define REG_COC_STAT_1				0x0701
1107*4882a593Smuzhiyun #define REG_COC_STAT_2				0x0702
1108*4882a593Smuzhiyun #define REG_COC_STAT_3				0x0703
1109*4882a593Smuzhiyun #define REG_COC_STAT_4				0x0704
1110*4882a593Smuzhiyun #define REG_COC_STAT_5				0x0705
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun /* CoC 1st Ctl, default value: 0x40 */
1113*4882a593Smuzhiyun #define REG_COC_CTL0				0x0710
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun /* CoC 2nd Ctl, default value: 0x0a */
1116*4882a593Smuzhiyun #define REG_COC_CTL1				0x0711
1117*4882a593Smuzhiyun #define MSK_COC_CTL1_COC_CTRL1_7_6		0xc0
1118*4882a593Smuzhiyun #define MSK_COC_CTL1_COC_CTRL1_5_0		0x3f
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun /* CoC 3rd Ctl, default value: 0x14 */
1121*4882a593Smuzhiyun #define REG_COC_CTL2				0x0712
1122*4882a593Smuzhiyun #define MSK_COC_CTL2_COC_CTRL2_7_6		0xc0
1123*4882a593Smuzhiyun #define MSK_COC_CTL2_COC_CTRL2_5_0		0x3f
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun /* CoC 4th Ctl, default value: 0x40 */
1126*4882a593Smuzhiyun #define REG_COC_CTL3				0x0713
1127*4882a593Smuzhiyun #define BIT_COC_CTL3_COC_CTRL3_7		BIT(7)
1128*4882a593Smuzhiyun #define MSK_COC_CTL3_COC_CTRL3_6_0		0x7f
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun /* CoC 7th Ctl, default value: 0x00 */
1131*4882a593Smuzhiyun #define REG_COC_CTL6				0x0716
1132*4882a593Smuzhiyun #define BIT_COC_CTL6_COC_CTRL6_7		BIT(7)
1133*4882a593Smuzhiyun #define BIT_COC_CTL6_COC_CTRL6_6		BIT(6)
1134*4882a593Smuzhiyun #define MSK_COC_CTL6_COC_CTRL6_5_0		0x3f
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun /* CoC 8th Ctl, default value: 0x06 */
1137*4882a593Smuzhiyun #define REG_COC_CTL7				0x0717
1138*4882a593Smuzhiyun #define BIT_COC_CTL7_COC_CTRL7_7		BIT(7)
1139*4882a593Smuzhiyun #define BIT_COC_CTL7_COC_CTRL7_6		BIT(6)
1140*4882a593Smuzhiyun #define BIT_COC_CTL7_COC_CTRL7_5		BIT(5)
1141*4882a593Smuzhiyun #define MSK_COC_CTL7_COC_CTRL7_4_3		0x18
1142*4882a593Smuzhiyun #define MSK_COC_CTL7_COC_CTRL7_2_0		0x07
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun /* CoC 10th Ctl, default value: 0x00 */
1145*4882a593Smuzhiyun #define REG_COC_CTL9				0x0719
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun /* CoC 11th Ctl, default value: 0x00 */
1148*4882a593Smuzhiyun #define REG_COC_CTLA				0x071a
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun /* CoC 12th Ctl, default value: 0x00 */
1151*4882a593Smuzhiyun #define REG_COC_CTLB				0x071b
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun /* CoC 13th Ctl, default value: 0x0f */
1154*4882a593Smuzhiyun #define REG_COC_CTLC				0x071c
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun /* CoC 14th Ctl, default value: 0x0a */
1157*4882a593Smuzhiyun #define REG_COC_CTLD				0x071d
1158*4882a593Smuzhiyun #define BIT_COC_CTLD_COC_CTRLD_7		BIT(7)
1159*4882a593Smuzhiyun #define MSK_COC_CTLD_COC_CTRLD_6_0		0x7f
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun /* CoC 15th Ctl, default value: 0x0a */
1162*4882a593Smuzhiyun #define REG_COC_CTLE				0x071e
1163*4882a593Smuzhiyun #define BIT_COC_CTLE_COC_CTRLE_7		BIT(7)
1164*4882a593Smuzhiyun #define MSK_COC_CTLE_COC_CTRLE_6_0		0x7f
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun /* CoC 16th Ctl, default value: 0x00 */
1167*4882a593Smuzhiyun #define REG_COC_CTLF				0x071f
1168*4882a593Smuzhiyun #define MSK_COC_CTLF_COC_CTRLF_7_3		0xf8
1169*4882a593Smuzhiyun #define MSK_COC_CTLF_COC_CTRLF_2_0		0x07
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun /* CoC 18th Ctl, default value: 0x32 */
1172*4882a593Smuzhiyun #define REG_COC_CTL11				0x0721
1173*4882a593Smuzhiyun #define MSK_COC_CTL11_COC_CTRL11_7_4		0xf0
1174*4882a593Smuzhiyun #define MSK_COC_CTL11_COC_CTRL11_3_0		0x0f
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun /* CoC 21st Ctl, default value: 0x00 */
1177*4882a593Smuzhiyun #define REG_COC_CTL14				0x0724
1178*4882a593Smuzhiyun #define MSK_COC_CTL14_COC_CTRL14_7_4		0xf0
1179*4882a593Smuzhiyun #define MSK_COC_CTL14_COC_CTRL14_3_0		0x0f
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun /* CoC 22nd Ctl, default value: 0x00 */
1182*4882a593Smuzhiyun #define REG_COC_CTL15				0x0725
1183*4882a593Smuzhiyun #define BIT_COC_CTL15_COC_CTRL15_7		BIT(7)
1184*4882a593Smuzhiyun #define MSK_COC_CTL15_COC_CTRL15_6_4		0x70
1185*4882a593Smuzhiyun #define MSK_COC_CTL15_COC_CTRL15_3_0		0x0f
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun /* CoC Interrupt, default value: 0x00 */
1188*4882a593Smuzhiyun #define REG_COC_INTR				0x0726
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun /* CoC Interrupt Mask, default value: 0x00 */
1191*4882a593Smuzhiyun #define REG_COC_INTR_MASK			0x0727
1192*4882a593Smuzhiyun #define BIT_COC_PLL_LOCK_STATUS_CHANGE		BIT(0)
1193*4882a593Smuzhiyun #define BIT_COC_CALIBRATION_DONE		BIT(1)
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun /* CoC Misc Ctl, default value: 0x00 */
1196*4882a593Smuzhiyun #define REG_COC_MISC_CTL0			0x0728
1197*4882a593Smuzhiyun #define BIT_COC_MISC_CTL0_FSM_MON		BIT(7)
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun /* CoC 24th Ctl, default value: 0x00 */
1200*4882a593Smuzhiyun #define REG_COC_CTL17				0x072a
1201*4882a593Smuzhiyun #define MSK_COC_CTL17_COC_CTRL17_7_4		0xf0
1202*4882a593Smuzhiyun #define MSK_COC_CTL17_COC_CTRL17_3_0		0x0f
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun /* CoC 25th Ctl, default value: 0x00 */
1205*4882a593Smuzhiyun #define REG_COC_CTL18				0x072b
1206*4882a593Smuzhiyun #define MSK_COC_CTL18_COC_CTRL18_7_4		0xf0
1207*4882a593Smuzhiyun #define MSK_COC_CTL18_COC_CTRL18_3_0		0x0f
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun /* CoC 26th Ctl, default value: 0x00 */
1210*4882a593Smuzhiyun #define REG_COC_CTL19				0x072c
1211*4882a593Smuzhiyun #define MSK_COC_CTL19_COC_CTRL19_7_4		0xf0
1212*4882a593Smuzhiyun #define MSK_COC_CTL19_COC_CTRL19_3_0		0x0f
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun /* CoC 27th Ctl, default value: 0x00 */
1215*4882a593Smuzhiyun #define REG_COC_CTL1A				0x072d
1216*4882a593Smuzhiyun #define MSK_COC_CTL1A_COC_CTRL1A_7_2		0xfc
1217*4882a593Smuzhiyun #define MSK_COC_CTL1A_COC_CTRL1A_1_0		0x03
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun /* DoC 9th Status, default value: 0x00 */
1220*4882a593Smuzhiyun #define REG_DOC_STAT_8				0x0740
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun /* DoC 10th Status, default value: 0x00 */
1223*4882a593Smuzhiyun #define REG_DOC_STAT_9				0x0741
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun /* DoC 5th CFG, default value: 0x00 */
1226*4882a593Smuzhiyun #define REG_DOC_CFG4				0x074e
1227*4882a593Smuzhiyun #define MSK_DOC_CFG4_DBG_STATE_DOC_FSM		0x0f
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun /* DoC 1st Ctl, default value: 0x40 */
1230*4882a593Smuzhiyun #define REG_DOC_CTL0				0x0751
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun /* DoC 7th Ctl, default value: 0x00 */
1233*4882a593Smuzhiyun #define REG_DOC_CTL6				0x0757
1234*4882a593Smuzhiyun #define BIT_DOC_CTL6_DOC_CTRL6_7		BIT(7)
1235*4882a593Smuzhiyun #define BIT_DOC_CTL6_DOC_CTRL6_6		BIT(6)
1236*4882a593Smuzhiyun #define MSK_DOC_CTL6_DOC_CTRL6_5_4		0x30
1237*4882a593Smuzhiyun #define MSK_DOC_CTL6_DOC_CTRL6_3_0		0x0f
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun /* DoC 8th Ctl, default value: 0x00 */
1240*4882a593Smuzhiyun #define REG_DOC_CTL7				0x0758
1241*4882a593Smuzhiyun #define BIT_DOC_CTL7_DOC_CTRL7_7		BIT(7)
1242*4882a593Smuzhiyun #define BIT_DOC_CTL7_DOC_CTRL7_6		BIT(6)
1243*4882a593Smuzhiyun #define BIT_DOC_CTL7_DOC_CTRL7_5		BIT(5)
1244*4882a593Smuzhiyun #define MSK_DOC_CTL7_DOC_CTRL7_4_3		0x18
1245*4882a593Smuzhiyun #define MSK_DOC_CTL7_DOC_CTRL7_2_0		0x07
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun /* DoC 9th Ctl, default value: 0x00 */
1248*4882a593Smuzhiyun #define REG_DOC_CTL8				0x076c
1249*4882a593Smuzhiyun #define BIT_DOC_CTL8_DOC_CTRL8_7		BIT(7)
1250*4882a593Smuzhiyun #define MSK_DOC_CTL8_DOC_CTRL8_6_4		0x70
1251*4882a593Smuzhiyun #define MSK_DOC_CTL8_DOC_CTRL8_3_2		0x0c
1252*4882a593Smuzhiyun #define MSK_DOC_CTL8_DOC_CTRL8_1_0		0x03
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun /* DoC 10th Ctl, default value: 0x00 */
1255*4882a593Smuzhiyun #define REG_DOC_CTL9				0x076d
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun /* DoC 11th Ctl, default value: 0x00 */
1258*4882a593Smuzhiyun #define REG_DOC_CTLA				0x076e
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun /* DoC 15th Ctl, default value: 0x00 */
1261*4882a593Smuzhiyun #define REG_DOC_CTLE				0x0772
1262*4882a593Smuzhiyun #define BIT_DOC_CTLE_DOC_CTRLE_7		BIT(7)
1263*4882a593Smuzhiyun #define BIT_DOC_CTLE_DOC_CTRLE_6		BIT(6)
1264*4882a593Smuzhiyun #define MSK_DOC_CTLE_DOC_CTRLE_5_4		0x30
1265*4882a593Smuzhiyun #define MSK_DOC_CTLE_DOC_CTRLE_3_0		0x0f
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun /* Interrupt Mask 1st, default value: 0x00 */
1268*4882a593Smuzhiyun #define REG_MHL_INT_0_MASK			0x0580
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun /* Interrupt Mask 2nd, default value: 0x00 */
1271*4882a593Smuzhiyun #define REG_MHL_INT_1_MASK			0x0581
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun /* Interrupt Mask 3rd, default value: 0x00 */
1274*4882a593Smuzhiyun #define REG_MHL_INT_2_MASK			0x0582
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun /* Interrupt Mask 4th, default value: 0x00 */
1277*4882a593Smuzhiyun #define REG_MHL_INT_3_MASK			0x0583
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun /* MDT Receive Time Out, default value: 0x00 */
1280*4882a593Smuzhiyun #define REG_MDT_RCV_TIMEOUT			0x0584
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun /* MDT Transmit Time Out, default value: 0x00 */
1283*4882a593Smuzhiyun #define REG_MDT_XMIT_TIMEOUT			0x0585
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun /* MDT Receive Control, default value: 0x00 */
1286*4882a593Smuzhiyun #define REG_MDT_RCV_CTRL			0x0586
1287*4882a593Smuzhiyun #define BIT_MDT_RCV_CTRL_MDT_RCV_EN		BIT(7)
1288*4882a593Smuzhiyun #define BIT_MDT_RCV_CTRL_MDT_DELAY_RCV_EN	BIT(6)
1289*4882a593Smuzhiyun #define BIT_MDT_RCV_CTRL_MDT_RFIFO_OVER_WR_EN	BIT(4)
1290*4882a593Smuzhiyun #define BIT_MDT_RCV_CTRL_MDT_XFIFO_OVER_WR_EN	BIT(3)
1291*4882a593Smuzhiyun #define BIT_MDT_RCV_CTRL_MDT_DISABLE		BIT(2)
1292*4882a593Smuzhiyun #define BIT_MDT_RCV_CTRL_MDT_RFIFO_CLR_ALL	BIT(1)
1293*4882a593Smuzhiyun #define BIT_MDT_RCV_CTRL_MDT_RFIFO_CLR_CUR	BIT(0)
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun /* MDT Receive Read Port, default value: 0x00 */
1296*4882a593Smuzhiyun #define REG_MDT_RCV_READ_PORT			0x0587
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun /* MDT Transmit Control, default value: 0x70 */
1299*4882a593Smuzhiyun #define REG_MDT_XMIT_CTRL			0x0588
1300*4882a593Smuzhiyun #define BIT_MDT_XMIT_CTRL_EN			BIT(7)
1301*4882a593Smuzhiyun #define BIT_MDT_XMIT_CTRL_CMD_MERGE_EN		BIT(6)
1302*4882a593Smuzhiyun #define BIT_MDT_XMIT_CTRL_FIXED_BURST_LEN	BIT(5)
1303*4882a593Smuzhiyun #define BIT_MDT_XMIT_CTRL_FIXED_AID		BIT(4)
1304*4882a593Smuzhiyun #define BIT_MDT_XMIT_CTRL_SINGLE_RUN_EN		BIT(3)
1305*4882a593Smuzhiyun #define BIT_MDT_XMIT_CTRL_CLR_ABORT_WAIT	BIT(2)
1306*4882a593Smuzhiyun #define BIT_MDT_XMIT_CTRL_XFIFO_CLR_ALL		BIT(1)
1307*4882a593Smuzhiyun #define BIT_MDT_XMIT_CTRL_XFIFO_CLR_CUR		BIT(0)
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun /* MDT Receive WRITE Port, default value: 0x00 */
1310*4882a593Smuzhiyun #define REG_MDT_XMIT_WRITE_PORT			0x0589
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun /* MDT RFIFO Status, default value: 0x00 */
1313*4882a593Smuzhiyun #define REG_MDT_RFIFO_STAT			0x058a
1314*4882a593Smuzhiyun #define MSK_MDT_RFIFO_STAT_MDT_RFIFO_CNT	0xe0
1315*4882a593Smuzhiyun #define MSK_MDT_RFIFO_STAT_MDT_RFIFO_CUR_BYTE_CNT 0x1f
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun /* MDT XFIFO Status, default value: 0x80 */
1318*4882a593Smuzhiyun #define REG_MDT_XFIFO_STAT			0x058b
1319*4882a593Smuzhiyun #define MSK_MDT_XFIFO_STAT_MDT_XFIFO_LEVEL_AVAIL 0xe0
1320*4882a593Smuzhiyun #define BIT_MDT_XFIFO_STAT_MDT_XMIT_PRE_HS_EN	BIT(4)
1321*4882a593Smuzhiyun #define MSK_MDT_XFIFO_STAT_MDT_WRITE_BURST_LEN	0x0f
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun /* MDT Interrupt 0, default value: 0x0c */
1324*4882a593Smuzhiyun #define REG_MDT_INT_0				0x058c
1325*4882a593Smuzhiyun #define BIT_MDT_RFIFO_DATA_RDY			BIT(0)
1326*4882a593Smuzhiyun #define BIT_MDT_IDLE_AFTER_HAWB_DISABLE		BIT(2)
1327*4882a593Smuzhiyun #define BIT_MDT_XFIFO_EMPTY			BIT(3)
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun /* MDT Interrupt 0 Mask, default value: 0x00 */
1330*4882a593Smuzhiyun #define REG_MDT_INT_0_MASK			0x058d
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun /* MDT Interrupt 1, default value: 0x00 */
1333*4882a593Smuzhiyun #define REG_MDT_INT_1				0x058e
1334*4882a593Smuzhiyun #define BIT_MDT_RCV_TIMEOUT			BIT(0)
1335*4882a593Smuzhiyun #define BIT_MDT_RCV_SM_ABORT_PKT_RCVD		BIT(1)
1336*4882a593Smuzhiyun #define BIT_MDT_RCV_SM_ERROR			BIT(2)
1337*4882a593Smuzhiyun #define BIT_MDT_XMIT_TIMEOUT			BIT(5)
1338*4882a593Smuzhiyun #define BIT_MDT_XMIT_SM_ABORT_PKT_RCVD		BIT(6)
1339*4882a593Smuzhiyun #define BIT_MDT_XMIT_SM_ERROR			BIT(7)
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun /* MDT Interrupt 1 Mask, default value: 0x00 */
1342*4882a593Smuzhiyun #define REG_MDT_INT_1_MASK			0x058f
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun /* CBUS Vendor ID, default value: 0x01 */
1345*4882a593Smuzhiyun #define REG_CBUS_VENDOR_ID			0x0590
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun /* CBUS Connection Status, default value: 0x00 */
1348*4882a593Smuzhiyun #define REG_CBUS_STATUS				0x0591
1349*4882a593Smuzhiyun #define BIT_CBUS_STATUS_MHL_CABLE_PRESENT	BIT(4)
1350*4882a593Smuzhiyun #define BIT_CBUS_STATUS_MSC_HB_SUCCESS		BIT(3)
1351*4882a593Smuzhiyun #define BIT_CBUS_STATUS_CBUS_HPD		BIT(2)
1352*4882a593Smuzhiyun #define BIT_CBUS_STATUS_MHL_MODE		BIT(1)
1353*4882a593Smuzhiyun #define BIT_CBUS_STATUS_CBUS_CONNECTED		BIT(0)
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun /* CBUS Interrupt 1st, default value: 0x00 */
1356*4882a593Smuzhiyun #define REG_CBUS_INT_0				0x0592
1357*4882a593Smuzhiyun #define BIT_CBUS_MSC_MT_DONE_NACK		BIT(7)
1358*4882a593Smuzhiyun #define BIT_CBUS_MSC_MR_SET_INT			BIT(6)
1359*4882a593Smuzhiyun #define BIT_CBUS_MSC_MR_WRITE_BURST		BIT(5)
1360*4882a593Smuzhiyun #define BIT_CBUS_MSC_MR_MSC_MSG			BIT(4)
1361*4882a593Smuzhiyun #define BIT_CBUS_MSC_MR_WRITE_STAT		BIT(3)
1362*4882a593Smuzhiyun #define BIT_CBUS_HPD_CHG			BIT(2)
1363*4882a593Smuzhiyun #define BIT_CBUS_MSC_MT_DONE			BIT(1)
1364*4882a593Smuzhiyun #define BIT_CBUS_CNX_CHG			BIT(0)
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun /* CBUS Interrupt Mask 1st, default value: 0x00 */
1367*4882a593Smuzhiyun #define REG_CBUS_INT_0_MASK			0x0593
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun /* CBUS Interrupt 2nd, default value: 0x00 */
1370*4882a593Smuzhiyun #define REG_CBUS_INT_1				0x0594
1371*4882a593Smuzhiyun #define BIT_CBUS_CMD_ABORT			BIT(6)
1372*4882a593Smuzhiyun #define BIT_CBUS_MSC_ABORT_RCVD			BIT(3)
1373*4882a593Smuzhiyun #define BIT_CBUS_DDC_ABORT			BIT(2)
1374*4882a593Smuzhiyun #define BIT_CBUS_CEC_ABORT			BIT(1)
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun /* CBUS Interrupt Mask 2nd, default value: 0x00 */
1377*4882a593Smuzhiyun #define REG_CBUS_INT_1_MASK			0x0595
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun /* CBUS DDC Abort Interrupt, default value: 0x00 */
1380*4882a593Smuzhiyun #define REG_DDC_ABORT_INT			0x0598
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun /* CBUS DDC Abort Interrupt Mask, default value: 0x00 */
1383*4882a593Smuzhiyun #define REG_DDC_ABORT_INT_MASK			0x0599
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun /* CBUS MSC Requester Abort Interrupt, default value: 0x00 */
1386*4882a593Smuzhiyun #define REG_MSC_MT_ABORT_INT			0x059a
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun /* CBUS MSC Requester Abort Interrupt Mask, default value: 0x00 */
1389*4882a593Smuzhiyun #define REG_MSC_MT_ABORT_INT_MASK		0x059b
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun /* CBUS MSC Responder Abort Interrupt, default value: 0x00 */
1392*4882a593Smuzhiyun #define REG_MSC_MR_ABORT_INT			0x059c
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun /* CBUS MSC Responder Abort Interrupt Mask, default value: 0x00 */
1395*4882a593Smuzhiyun #define REG_MSC_MR_ABORT_INT_MASK		0x059d
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun /* CBUS RX DISCOVERY interrupt, default value: 0x00 */
1398*4882a593Smuzhiyun #define REG_CBUS_RX_DISC_INT0			0x059e
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun /* CBUS RX DISCOVERY Interrupt Mask, default value: 0x00 */
1401*4882a593Smuzhiyun #define REG_CBUS_RX_DISC_INT0_MASK		0x059f
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun /* CBUS_Link_Layer Control #8, default value: 0x00 */
1404*4882a593Smuzhiyun #define REG_CBUS_LINK_CTRL_8			0x05a7
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun /* MDT State Machine Status, default value: 0x00 */
1407*4882a593Smuzhiyun #define REG_MDT_SM_STAT				0x05b5
1408*4882a593Smuzhiyun #define MSK_MDT_SM_STAT_MDT_RCV_STATE		0xf0
1409*4882a593Smuzhiyun #define MSK_MDT_SM_STAT_MDT_XMIT_STATE		0x0f
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun /* CBUS MSC command trigger, default value: 0x00 */
1412*4882a593Smuzhiyun #define REG_MSC_COMMAND_START			0x05b8
1413*4882a593Smuzhiyun #define BIT_MSC_COMMAND_START_DEBUG		BIT(5)
1414*4882a593Smuzhiyun #define BIT_MSC_COMMAND_START_WRITE_BURST	BIT(4)
1415*4882a593Smuzhiyun #define BIT_MSC_COMMAND_START_WRITE_STAT	BIT(3)
1416*4882a593Smuzhiyun #define BIT_MSC_COMMAND_START_READ_DEVCAP	BIT(2)
1417*4882a593Smuzhiyun #define BIT_MSC_COMMAND_START_MSC_MSG		BIT(1)
1418*4882a593Smuzhiyun #define BIT_MSC_COMMAND_START_PEER		BIT(0)
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun /* CBUS MSC Command/Offset, default value: 0x00 */
1421*4882a593Smuzhiyun #define REG_MSC_CMD_OR_OFFSET			0x05b9
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun /* CBUS MSC Transmit Data */
1424*4882a593Smuzhiyun #define REG_MSC_1ST_TRANSMIT_DATA		0x05ba
1425*4882a593Smuzhiyun #define REG_MSC_2ND_TRANSMIT_DATA		0x05bb
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun /* CBUS MSC Requester Received Data */
1428*4882a593Smuzhiyun #define REG_MSC_MT_RCVD_DATA0			0x05bc
1429*4882a593Smuzhiyun #define REG_MSC_MT_RCVD_DATA1			0x05bd
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun /* CBUS MSC Responder MSC_MSG Received Data */
1432*4882a593Smuzhiyun #define REG_MSC_MR_MSC_MSG_RCVD_1ST_DATA	0x05bf
1433*4882a593Smuzhiyun #define REG_MSC_MR_MSC_MSG_RCVD_2ND_DATA	0x05c0
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun /* CBUS MSC Heartbeat Control, default value: 0x27 */
1436*4882a593Smuzhiyun #define REG_MSC_HEARTBEAT_CTRL			0x05c4
1437*4882a593Smuzhiyun #define BIT_MSC_HEARTBEAT_CTRL_MSC_HB_EN	BIT(7)
1438*4882a593Smuzhiyun #define MSK_MSC_HEARTBEAT_CTRL_MSC_HB_FAIL_LIMIT 0x70
1439*4882a593Smuzhiyun #define MSK_MSC_HEARTBEAT_CTRL_MSC_HB_PERIOD_MSB 0x0f
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun /* CBUS MSC Compatibility Control, default value: 0x02 */
1442*4882a593Smuzhiyun #define REG_CBUS_MSC_COMPAT_CTRL		0x05c7
1443*4882a593Smuzhiyun #define BIT_CBUS_MSC_COMPAT_CTRL_XDEVCAP_EN	BIT(7)
1444*4882a593Smuzhiyun #define BIT_CBUS_MSC_COMPAT_CTRL_DISABLE_MSC_ON_CBUS BIT(6)
1445*4882a593Smuzhiyun #define BIT_CBUS_MSC_COMPAT_CTRL_DISABLE_DDC_ON_CBUS BIT(5)
1446*4882a593Smuzhiyun #define BIT_CBUS_MSC_COMPAT_CTRL_DISABLE_GET_DDC_ERRORCODE BIT(3)
1447*4882a593Smuzhiyun #define BIT_CBUS_MSC_COMPAT_CTRL_DISABLE_GET_VS1_ERRORCODE BIT(2)
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun /* CBUS3 Converter Control, default value: 0x24 */
1450*4882a593Smuzhiyun #define REG_CBUS3_CNVT				0x05dc
1451*4882a593Smuzhiyun #define MSK_CBUS3_CNVT_CBUS3_RETRYLMT		0xf0
1452*4882a593Smuzhiyun #define MSK_CBUS3_CNVT_CBUS3_PEERTOUT_SEL	0x0c
1453*4882a593Smuzhiyun #define BIT_CBUS3_CNVT_TEARCBUS_EN		BIT(1)
1454*4882a593Smuzhiyun #define BIT_CBUS3_CNVT_CBUS3CNVT_EN		BIT(0)
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun /* Discovery Control1, default value: 0x24 */
1457*4882a593Smuzhiyun #define REG_DISC_CTRL1				0x05e0
1458*4882a593Smuzhiyun #define BIT_DISC_CTRL1_CBUS_INTR_EN		BIT(7)
1459*4882a593Smuzhiyun #define BIT_DISC_CTRL1_HB_ONLY			BIT(6)
1460*4882a593Smuzhiyun #define MSK_DISC_CTRL1_DISC_ATT			0x30
1461*4882a593Smuzhiyun #define MSK_DISC_CTRL1_DISC_CYC			0x0c
1462*4882a593Smuzhiyun #define BIT_DISC_CTRL1_DISC_EN			BIT(0)
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun #define VAL_PUP_OFF				0
1465*4882a593Smuzhiyun #define VAL_PUP_20K				1
1466*4882a593Smuzhiyun #define VAL_PUP_5K				2
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun /* Discovery Control4, default value: 0x80 */
1469*4882a593Smuzhiyun #define REG_DISC_CTRL4				0x05e3
1470*4882a593Smuzhiyun #define MSK_DISC_CTRL4_CBUSDISC_PUP_SEL		0xc0
1471*4882a593Smuzhiyun #define MSK_DISC_CTRL4_CBUSIDLE_PUP_SEL		0x30
1472*4882a593Smuzhiyun #define VAL_DISC_CTRL4(pup_disc, pup_idle) (((pup_disc) << 6) | (pup_idle << 4))
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun /* Discovery Control5, default value: 0x03 */
1475*4882a593Smuzhiyun #define REG_DISC_CTRL5				0x05e4
1476*4882a593Smuzhiyun #define BIT_DISC_CTRL5_DSM_OVRIDE		BIT(3)
1477*4882a593Smuzhiyun #define MSK_DISC_CTRL5_CBUSMHL_PUP_SEL		0x03
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun /* Discovery Control8, default value: 0x81 */
1480*4882a593Smuzhiyun #define REG_DISC_CTRL8				0x05e7
1481*4882a593Smuzhiyun #define BIT_DISC_CTRL8_NOMHLINT_CLR_BYPASS	BIT(7)
1482*4882a593Smuzhiyun #define BIT_DISC_CTRL8_DELAY_CBUS_INTR_EN	BIT(0)
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun /* Discovery Control9, default value: 0x54 */
1485*4882a593Smuzhiyun #define REG_DISC_CTRL9			0x05e8
1486*4882a593Smuzhiyun #define BIT_DISC_CTRL9_MHL3_RSEN_BYP		BIT(7)
1487*4882a593Smuzhiyun #define BIT_DISC_CTRL9_MHL3DISC_EN		BIT(6)
1488*4882a593Smuzhiyun #define BIT_DISC_CTRL9_WAKE_DRVFLT		BIT(4)
1489*4882a593Smuzhiyun #define BIT_DISC_CTRL9_NOMHL_EST		BIT(3)
1490*4882a593Smuzhiyun #define BIT_DISC_CTRL9_DISC_PULSE_PROCEED	BIT(2)
1491*4882a593Smuzhiyun #define BIT_DISC_CTRL9_WAKE_PULSE_BYPASS	BIT(1)
1492*4882a593Smuzhiyun #define BIT_DISC_CTRL9_VBUS_OUTPUT_CAPABILITY_SRC BIT(0)
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun /* Discovery Status1, default value: 0x00 */
1495*4882a593Smuzhiyun #define REG_DISC_STAT1				0x05eb
1496*4882a593Smuzhiyun #define BIT_DISC_STAT1_PSM_OVRIDE		BIT(5)
1497*4882a593Smuzhiyun #define MSK_DISC_STAT1_DISC_SM			0x0f
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun /* Discovery Status2, default value: 0x00 */
1500*4882a593Smuzhiyun #define REG_DISC_STAT2				0x05ec
1501*4882a593Smuzhiyun #define BIT_DISC_STAT2_CBUS_OE_POL		BIT(6)
1502*4882a593Smuzhiyun #define BIT_DISC_STAT2_CBUS_SATUS		BIT(5)
1503*4882a593Smuzhiyun #define BIT_DISC_STAT2_RSEN			BIT(4)
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun #define MSK_DISC_STAT2_MHL_VRSN			0x0c
1506*4882a593Smuzhiyun #define VAL_DISC_STAT2_DEFAULT			0x00
1507*4882a593Smuzhiyun #define VAL_DISC_STAT2_MHL1_2			0x04
1508*4882a593Smuzhiyun #define VAL_DISC_STAT2_MHL3			0x08
1509*4882a593Smuzhiyun #define VAL_DISC_STAT2_RESERVED			0x0c
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun #define MSK_DISC_STAT2_RGND			0x03
1512*4882a593Smuzhiyun #define VAL_RGND_OPEN				0x00
1513*4882a593Smuzhiyun #define VAL_RGND_2K				0x01
1514*4882a593Smuzhiyun #define VAL_RGND_1K				0x02
1515*4882a593Smuzhiyun #define VAL_RGND_SHORT				0x03
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun /* Interrupt CBUS_reg1 INTR0, default value: 0x00 */
1518*4882a593Smuzhiyun #define REG_CBUS_DISC_INTR0			0x05ed
1519*4882a593Smuzhiyun #define BIT_RGND_READY_INT			BIT(6)
1520*4882a593Smuzhiyun #define BIT_CBUS_MHL12_DISCON_INT		BIT(5)
1521*4882a593Smuzhiyun #define BIT_CBUS_MHL3_DISCON_INT		BIT(4)
1522*4882a593Smuzhiyun #define BIT_NOT_MHL_EST_INT			BIT(3)
1523*4882a593Smuzhiyun #define BIT_MHL_EST_INT				BIT(2)
1524*4882a593Smuzhiyun #define BIT_MHL3_EST_INT			BIT(1)
1525*4882a593Smuzhiyun #define VAL_CBUS_MHL_DISCON (BIT_CBUS_MHL12_DISCON_INT \
1526*4882a593Smuzhiyun 			    | BIT_CBUS_MHL3_DISCON_INT \
1527*4882a593Smuzhiyun 			    | BIT_NOT_MHL_EST_INT)
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun /* Interrupt CBUS_reg1 INTR0 Mask, default value: 0x00 */
1530*4882a593Smuzhiyun #define REG_CBUS_DISC_INTR0_MASK		0x05ee
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun #endif /* __SIL_SII8620_H__ */
1533