xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/bridge/sil-sii8620.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Silicon Image SiI8620 HDMI/MHL bridge driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2015, Samsung Electronics Co., Ltd.
6*4882a593Smuzhiyun  * Andrzej Hajda <a.hajda@samsung.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <asm/unaligned.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <drm/bridge/mhl.h>
12*4882a593Smuzhiyun #include <drm/drm_bridge.h>
13*4882a593Smuzhiyun #include <drm/drm_crtc.h>
14*4882a593Smuzhiyun #include <drm/drm_edid.h>
15*4882a593Smuzhiyun #include <drm/drm_encoder.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/clk.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/extcon.h>
20*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
21*4882a593Smuzhiyun #include <linux/i2c.h>
22*4882a593Smuzhiyun #include <linux/interrupt.h>
23*4882a593Smuzhiyun #include <linux/irq.h>
24*4882a593Smuzhiyun #include <linux/kernel.h>
25*4882a593Smuzhiyun #include <linux/list.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun #include <linux/mutex.h>
28*4882a593Smuzhiyun #include <linux/of_graph.h>
29*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
30*4882a593Smuzhiyun #include <linux/slab.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include <media/rc-core.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include "sil-sii8620.h"
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define SII8620_BURST_BUF_LEN 288
37*4882a593Smuzhiyun #define VAL_RX_HDMI_CTRL2_DEFVAL VAL_RX_HDMI_CTRL2_IDLE_CNT(3)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define MHL1_MAX_PCLK 75000
40*4882a593Smuzhiyun #define MHL1_MAX_PCLK_PP_MODE 150000
41*4882a593Smuzhiyun #define MHL3_MAX_PCLK 200000
42*4882a593Smuzhiyun #define MHL3_MAX_PCLK_PP_MODE 300000
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun enum sii8620_mode {
45*4882a593Smuzhiyun 	CM_DISCONNECTED,
46*4882a593Smuzhiyun 	CM_DISCOVERY,
47*4882a593Smuzhiyun 	CM_MHL1,
48*4882a593Smuzhiyun 	CM_MHL3,
49*4882a593Smuzhiyun 	CM_ECBUS_S
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun enum sii8620_sink_type {
53*4882a593Smuzhiyun 	SINK_NONE,
54*4882a593Smuzhiyun 	SINK_HDMI,
55*4882a593Smuzhiyun 	SINK_DVI
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun enum sii8620_mt_state {
59*4882a593Smuzhiyun 	MT_STATE_READY,
60*4882a593Smuzhiyun 	MT_STATE_BUSY,
61*4882a593Smuzhiyun 	MT_STATE_DONE
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun struct sii8620 {
65*4882a593Smuzhiyun 	struct drm_bridge bridge;
66*4882a593Smuzhiyun 	struct device *dev;
67*4882a593Smuzhiyun 	struct rc_dev *rc_dev;
68*4882a593Smuzhiyun 	struct clk *clk_xtal;
69*4882a593Smuzhiyun 	struct gpio_desc *gpio_reset;
70*4882a593Smuzhiyun 	struct gpio_desc *gpio_int;
71*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[2];
72*4882a593Smuzhiyun 	struct mutex lock; /* context lock, protects fields below */
73*4882a593Smuzhiyun 	int error;
74*4882a593Smuzhiyun 	unsigned int use_packed_pixel:1;
75*4882a593Smuzhiyun 	enum sii8620_mode mode;
76*4882a593Smuzhiyun 	enum sii8620_sink_type sink_type;
77*4882a593Smuzhiyun 	u8 cbus_status;
78*4882a593Smuzhiyun 	u8 stat[MHL_DST_SIZE];
79*4882a593Smuzhiyun 	u8 xstat[MHL_XDS_SIZE];
80*4882a593Smuzhiyun 	u8 devcap[MHL_DCAP_SIZE];
81*4882a593Smuzhiyun 	u8 xdevcap[MHL_XDC_SIZE];
82*4882a593Smuzhiyun 	bool feature_complete;
83*4882a593Smuzhiyun 	bool devcap_read;
84*4882a593Smuzhiyun 	bool sink_detected;
85*4882a593Smuzhiyun 	struct edid *edid;
86*4882a593Smuzhiyun 	unsigned int gen2_write_burst:1;
87*4882a593Smuzhiyun 	enum sii8620_mt_state mt_state;
88*4882a593Smuzhiyun 	struct extcon_dev *extcon;
89*4882a593Smuzhiyun 	struct notifier_block extcon_nb;
90*4882a593Smuzhiyun 	struct work_struct extcon_wq;
91*4882a593Smuzhiyun 	int cable_state;
92*4882a593Smuzhiyun 	struct list_head mt_queue;
93*4882a593Smuzhiyun 	struct {
94*4882a593Smuzhiyun 		int r_size;
95*4882a593Smuzhiyun 		int r_count;
96*4882a593Smuzhiyun 		int rx_ack;
97*4882a593Smuzhiyun 		int rx_count;
98*4882a593Smuzhiyun 		u8 rx_buf[32];
99*4882a593Smuzhiyun 		int tx_count;
100*4882a593Smuzhiyun 		u8 tx_buf[32];
101*4882a593Smuzhiyun 	} burst;
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun struct sii8620_mt_msg;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun typedef void (*sii8620_mt_msg_cb)(struct sii8620 *ctx,
107*4882a593Smuzhiyun 				  struct sii8620_mt_msg *msg);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun typedef void (*sii8620_cb)(struct sii8620 *ctx, int ret);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun struct sii8620_mt_msg {
112*4882a593Smuzhiyun 	struct list_head node;
113*4882a593Smuzhiyun 	u8 reg[4];
114*4882a593Smuzhiyun 	u8 ret;
115*4882a593Smuzhiyun 	sii8620_mt_msg_cb send;
116*4882a593Smuzhiyun 	sii8620_mt_msg_cb recv;
117*4882a593Smuzhiyun 	sii8620_cb continuation;
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static const u8 sii8620_i2c_page[] = {
121*4882a593Smuzhiyun 	0x39, /* Main System */
122*4882a593Smuzhiyun 	0x3d, /* TDM and HSIC */
123*4882a593Smuzhiyun 	0x49, /* TMDS Receiver, MHL EDID */
124*4882a593Smuzhiyun 	0x4d, /* eMSC, HDCP, HSIC */
125*4882a593Smuzhiyun 	0x5d, /* MHL Spec */
126*4882a593Smuzhiyun 	0x64, /* MHL CBUS */
127*4882a593Smuzhiyun 	0x59, /* Hardware TPI (Transmitter Programming Interface) */
128*4882a593Smuzhiyun 	0x61, /* eCBUS-S, eCBUS-D */
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static void sii8620_fetch_edid(struct sii8620 *ctx);
132*4882a593Smuzhiyun static void sii8620_set_upstream_edid(struct sii8620 *ctx);
133*4882a593Smuzhiyun static void sii8620_enable_hpd(struct sii8620 *ctx);
134*4882a593Smuzhiyun static void sii8620_mhl_disconnected(struct sii8620 *ctx);
135*4882a593Smuzhiyun static void sii8620_disconnect(struct sii8620 *ctx);
136*4882a593Smuzhiyun 
sii8620_clear_error(struct sii8620 * ctx)137*4882a593Smuzhiyun static int sii8620_clear_error(struct sii8620 *ctx)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	int ret = ctx->error;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	ctx->error = 0;
142*4882a593Smuzhiyun 	return ret;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
sii8620_read_buf(struct sii8620 * ctx,u16 addr,u8 * buf,int len)145*4882a593Smuzhiyun static void sii8620_read_buf(struct sii8620 *ctx, u16 addr, u8 *buf, int len)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	struct device *dev = ctx->dev;
148*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
149*4882a593Smuzhiyun 	u8 data = addr;
150*4882a593Smuzhiyun 	struct i2c_msg msg[] = {
151*4882a593Smuzhiyun 		{
152*4882a593Smuzhiyun 			.addr = sii8620_i2c_page[addr >> 8],
153*4882a593Smuzhiyun 			.flags = client->flags,
154*4882a593Smuzhiyun 			.len = 1,
155*4882a593Smuzhiyun 			.buf = &data
156*4882a593Smuzhiyun 		},
157*4882a593Smuzhiyun 		{
158*4882a593Smuzhiyun 			.addr = sii8620_i2c_page[addr >> 8],
159*4882a593Smuzhiyun 			.flags = client->flags | I2C_M_RD,
160*4882a593Smuzhiyun 			.len = len,
161*4882a593Smuzhiyun 			.buf = buf
162*4882a593Smuzhiyun 		},
163*4882a593Smuzhiyun 	};
164*4882a593Smuzhiyun 	int ret;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	if (ctx->error)
167*4882a593Smuzhiyun 		return;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	ret = i2c_transfer(client->adapter, msg, 2);
170*4882a593Smuzhiyun 	dev_dbg(dev, "read at %04x: %*ph, %d\n", addr, len, buf, ret);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	if (ret != 2) {
173*4882a593Smuzhiyun 		dev_err(dev, "Read at %#06x of %d bytes failed with code %d.\n",
174*4882a593Smuzhiyun 			addr, len, ret);
175*4882a593Smuzhiyun 		ctx->error = ret < 0 ? ret : -EIO;
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
sii8620_readb(struct sii8620 * ctx,u16 addr)179*4882a593Smuzhiyun static u8 sii8620_readb(struct sii8620 *ctx, u16 addr)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	u8 ret = 0;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	sii8620_read_buf(ctx, addr, &ret, 1);
184*4882a593Smuzhiyun 	return ret;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
sii8620_write_buf(struct sii8620 * ctx,u16 addr,const u8 * buf,int len)187*4882a593Smuzhiyun static void sii8620_write_buf(struct sii8620 *ctx, u16 addr, const u8 *buf,
188*4882a593Smuzhiyun 			      int len)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	struct device *dev = ctx->dev;
191*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
192*4882a593Smuzhiyun 	u8 data[2];
193*4882a593Smuzhiyun 	struct i2c_msg msg = {
194*4882a593Smuzhiyun 		.addr = sii8620_i2c_page[addr >> 8],
195*4882a593Smuzhiyun 		.flags = client->flags,
196*4882a593Smuzhiyun 		.len = len + 1,
197*4882a593Smuzhiyun 	};
198*4882a593Smuzhiyun 	int ret;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	if (ctx->error)
201*4882a593Smuzhiyun 		return;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	if (len > 1) {
204*4882a593Smuzhiyun 		msg.buf = kmalloc(len + 1, GFP_KERNEL);
205*4882a593Smuzhiyun 		if (!msg.buf) {
206*4882a593Smuzhiyun 			ctx->error = -ENOMEM;
207*4882a593Smuzhiyun 			return;
208*4882a593Smuzhiyun 		}
209*4882a593Smuzhiyun 		memcpy(msg.buf + 1, buf, len);
210*4882a593Smuzhiyun 	} else {
211*4882a593Smuzhiyun 		msg.buf = data;
212*4882a593Smuzhiyun 		msg.buf[1] = *buf;
213*4882a593Smuzhiyun 	}
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	msg.buf[0] = addr;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	ret = i2c_transfer(client->adapter, &msg, 1);
218*4882a593Smuzhiyun 	dev_dbg(dev, "write at %04x: %*ph, %d\n", addr, len, buf, ret);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	if (ret != 1) {
221*4882a593Smuzhiyun 		dev_err(dev, "Write at %#06x of %*ph failed with code %d.\n",
222*4882a593Smuzhiyun 			addr, len, buf, ret);
223*4882a593Smuzhiyun 		ctx->error = ret ?: -EIO;
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	if (len > 1)
227*4882a593Smuzhiyun 		kfree(msg.buf);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define sii8620_write(ctx, addr, arr...) \
231*4882a593Smuzhiyun ({\
232*4882a593Smuzhiyun 	u8 d[] = { arr }; \
233*4882a593Smuzhiyun 	sii8620_write_buf(ctx, addr, d, ARRAY_SIZE(d)); \
234*4882a593Smuzhiyun })
235*4882a593Smuzhiyun 
__sii8620_write_seq(struct sii8620 * ctx,const u16 * seq,int len)236*4882a593Smuzhiyun static void __sii8620_write_seq(struct sii8620 *ctx, const u16 *seq, int len)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	int i;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	for (i = 0; i < len; i += 2)
241*4882a593Smuzhiyun 		sii8620_write(ctx, seq[i], seq[i + 1]);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #define sii8620_write_seq(ctx, seq...) \
245*4882a593Smuzhiyun ({\
246*4882a593Smuzhiyun 	const u16 d[] = { seq }; \
247*4882a593Smuzhiyun 	__sii8620_write_seq(ctx, d, ARRAY_SIZE(d)); \
248*4882a593Smuzhiyun })
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define sii8620_write_seq_static(ctx, seq...) \
251*4882a593Smuzhiyun ({\
252*4882a593Smuzhiyun 	static const u16 d[] = { seq }; \
253*4882a593Smuzhiyun 	__sii8620_write_seq(ctx, d, ARRAY_SIZE(d)); \
254*4882a593Smuzhiyun })
255*4882a593Smuzhiyun 
sii8620_setbits(struct sii8620 * ctx,u16 addr,u8 mask,u8 val)256*4882a593Smuzhiyun static void sii8620_setbits(struct sii8620 *ctx, u16 addr, u8 mask, u8 val)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	val = (val & mask) | (sii8620_readb(ctx, addr) & ~mask);
259*4882a593Smuzhiyun 	sii8620_write(ctx, addr, val);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
sii8620_is_mhl3(struct sii8620 * ctx)262*4882a593Smuzhiyun static inline bool sii8620_is_mhl3(struct sii8620 *ctx)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	return ctx->mode >= CM_MHL3;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
sii8620_mt_cleanup(struct sii8620 * ctx)267*4882a593Smuzhiyun static void sii8620_mt_cleanup(struct sii8620 *ctx)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	struct sii8620_mt_msg *msg, *n;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	list_for_each_entry_safe(msg, n, &ctx->mt_queue, node) {
272*4882a593Smuzhiyun 		list_del(&msg->node);
273*4882a593Smuzhiyun 		kfree(msg);
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 	ctx->mt_state = MT_STATE_READY;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
sii8620_mt_work(struct sii8620 * ctx)278*4882a593Smuzhiyun static void sii8620_mt_work(struct sii8620 *ctx)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	struct sii8620_mt_msg *msg;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	if (ctx->error)
283*4882a593Smuzhiyun 		return;
284*4882a593Smuzhiyun 	if (ctx->mt_state == MT_STATE_BUSY || list_empty(&ctx->mt_queue))
285*4882a593Smuzhiyun 		return;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	if (ctx->mt_state == MT_STATE_DONE) {
288*4882a593Smuzhiyun 		ctx->mt_state = MT_STATE_READY;
289*4882a593Smuzhiyun 		msg = list_first_entry(&ctx->mt_queue, struct sii8620_mt_msg,
290*4882a593Smuzhiyun 				       node);
291*4882a593Smuzhiyun 		list_del(&msg->node);
292*4882a593Smuzhiyun 		if (msg->recv)
293*4882a593Smuzhiyun 			msg->recv(ctx, msg);
294*4882a593Smuzhiyun 		if (msg->continuation)
295*4882a593Smuzhiyun 			msg->continuation(ctx, msg->ret);
296*4882a593Smuzhiyun 		kfree(msg);
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	if (ctx->mt_state != MT_STATE_READY || list_empty(&ctx->mt_queue))
300*4882a593Smuzhiyun 		return;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	ctx->mt_state = MT_STATE_BUSY;
303*4882a593Smuzhiyun 	msg = list_first_entry(&ctx->mt_queue, struct sii8620_mt_msg, node);
304*4882a593Smuzhiyun 	if (msg->send)
305*4882a593Smuzhiyun 		msg->send(ctx, msg);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
sii8620_enable_gen2_write_burst(struct sii8620 * ctx)308*4882a593Smuzhiyun static void sii8620_enable_gen2_write_burst(struct sii8620 *ctx)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	u8 ctrl = BIT_MDT_RCV_CTRL_MDT_RCV_EN;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	if (ctx->gen2_write_burst)
313*4882a593Smuzhiyun 		return;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	if (ctx->mode >= CM_MHL1)
316*4882a593Smuzhiyun 		ctrl |= BIT_MDT_RCV_CTRL_MDT_DELAY_RCV_EN;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	sii8620_write_seq(ctx,
319*4882a593Smuzhiyun 		REG_MDT_RCV_TIMEOUT, 100,
320*4882a593Smuzhiyun 		REG_MDT_RCV_CTRL, ctrl
321*4882a593Smuzhiyun 	);
322*4882a593Smuzhiyun 	ctx->gen2_write_burst = 1;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
sii8620_disable_gen2_write_burst(struct sii8620 * ctx)325*4882a593Smuzhiyun static void sii8620_disable_gen2_write_burst(struct sii8620 *ctx)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	if (!ctx->gen2_write_burst)
328*4882a593Smuzhiyun 		return;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
331*4882a593Smuzhiyun 		REG_MDT_XMIT_CTRL, 0,
332*4882a593Smuzhiyun 		REG_MDT_RCV_CTRL, 0
333*4882a593Smuzhiyun 	);
334*4882a593Smuzhiyun 	ctx->gen2_write_burst = 0;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
sii8620_start_gen2_write_burst(struct sii8620 * ctx)337*4882a593Smuzhiyun static void sii8620_start_gen2_write_burst(struct sii8620 *ctx)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
340*4882a593Smuzhiyun 		REG_MDT_INT_1_MASK, BIT_MDT_RCV_TIMEOUT
341*4882a593Smuzhiyun 			| BIT_MDT_RCV_SM_ABORT_PKT_RCVD | BIT_MDT_RCV_SM_ERROR
342*4882a593Smuzhiyun 			| BIT_MDT_XMIT_TIMEOUT | BIT_MDT_XMIT_SM_ABORT_PKT_RCVD
343*4882a593Smuzhiyun 			| BIT_MDT_XMIT_SM_ERROR,
344*4882a593Smuzhiyun 		REG_MDT_INT_0_MASK, BIT_MDT_XFIFO_EMPTY
345*4882a593Smuzhiyun 			| BIT_MDT_IDLE_AFTER_HAWB_DISABLE
346*4882a593Smuzhiyun 			| BIT_MDT_RFIFO_DATA_RDY
347*4882a593Smuzhiyun 	);
348*4882a593Smuzhiyun 	sii8620_enable_gen2_write_burst(ctx);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
sii8620_mt_msc_cmd_send(struct sii8620 * ctx,struct sii8620_mt_msg * msg)351*4882a593Smuzhiyun static void sii8620_mt_msc_cmd_send(struct sii8620 *ctx,
352*4882a593Smuzhiyun 				    struct sii8620_mt_msg *msg)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	if (msg->reg[0] == MHL_SET_INT &&
355*4882a593Smuzhiyun 	    msg->reg[1] == MHL_INT_REG(RCHANGE) &&
356*4882a593Smuzhiyun 	    msg->reg[2] == MHL_INT_RC_FEAT_REQ)
357*4882a593Smuzhiyun 		sii8620_enable_gen2_write_burst(ctx);
358*4882a593Smuzhiyun 	else
359*4882a593Smuzhiyun 		sii8620_disable_gen2_write_burst(ctx);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	switch (msg->reg[0]) {
362*4882a593Smuzhiyun 	case MHL_WRITE_STAT:
363*4882a593Smuzhiyun 	case MHL_SET_INT:
364*4882a593Smuzhiyun 		sii8620_write_buf(ctx, REG_MSC_CMD_OR_OFFSET, msg->reg + 1, 2);
365*4882a593Smuzhiyun 		sii8620_write(ctx, REG_MSC_COMMAND_START,
366*4882a593Smuzhiyun 			      BIT_MSC_COMMAND_START_WRITE_STAT);
367*4882a593Smuzhiyun 		break;
368*4882a593Smuzhiyun 	case MHL_MSC_MSG:
369*4882a593Smuzhiyun 		sii8620_write_buf(ctx, REG_MSC_CMD_OR_OFFSET, msg->reg, 3);
370*4882a593Smuzhiyun 		sii8620_write(ctx, REG_MSC_COMMAND_START,
371*4882a593Smuzhiyun 			      BIT_MSC_COMMAND_START_MSC_MSG);
372*4882a593Smuzhiyun 		break;
373*4882a593Smuzhiyun 	case MHL_READ_DEVCAP_REG:
374*4882a593Smuzhiyun 	case MHL_READ_XDEVCAP_REG:
375*4882a593Smuzhiyun 		sii8620_write(ctx, REG_MSC_CMD_OR_OFFSET, msg->reg[1]);
376*4882a593Smuzhiyun 		sii8620_write(ctx, REG_MSC_COMMAND_START,
377*4882a593Smuzhiyun 			      BIT_MSC_COMMAND_START_READ_DEVCAP);
378*4882a593Smuzhiyun 		break;
379*4882a593Smuzhiyun 	default:
380*4882a593Smuzhiyun 		dev_err(ctx->dev, "%s: command %#x not supported\n", __func__,
381*4882a593Smuzhiyun 			msg->reg[0]);
382*4882a593Smuzhiyun 	}
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
sii8620_mt_msg_new(struct sii8620 * ctx)385*4882a593Smuzhiyun static struct sii8620_mt_msg *sii8620_mt_msg_new(struct sii8620 *ctx)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	struct sii8620_mt_msg *msg = kzalloc(sizeof(*msg), GFP_KERNEL);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	if (!msg)
390*4882a593Smuzhiyun 		ctx->error = -ENOMEM;
391*4882a593Smuzhiyun 	else
392*4882a593Smuzhiyun 		list_add_tail(&msg->node, &ctx->mt_queue);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	return msg;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
sii8620_mt_set_cont(struct sii8620 * ctx,sii8620_cb cont)397*4882a593Smuzhiyun static void sii8620_mt_set_cont(struct sii8620 *ctx, sii8620_cb cont)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	struct sii8620_mt_msg *msg;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	if (ctx->error)
402*4882a593Smuzhiyun 		return;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	if (list_empty(&ctx->mt_queue)) {
405*4882a593Smuzhiyun 		ctx->error = -EINVAL;
406*4882a593Smuzhiyun 		return;
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun 	msg = list_last_entry(&ctx->mt_queue, struct sii8620_mt_msg, node);
409*4882a593Smuzhiyun 	msg->continuation = cont;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
sii8620_mt_msc_cmd(struct sii8620 * ctx,u8 cmd,u8 arg1,u8 arg2)412*4882a593Smuzhiyun static void sii8620_mt_msc_cmd(struct sii8620 *ctx, u8 cmd, u8 arg1, u8 arg2)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	struct sii8620_mt_msg *msg = sii8620_mt_msg_new(ctx);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	if (!msg)
417*4882a593Smuzhiyun 		return;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	msg->reg[0] = cmd;
420*4882a593Smuzhiyun 	msg->reg[1] = arg1;
421*4882a593Smuzhiyun 	msg->reg[2] = arg2;
422*4882a593Smuzhiyun 	msg->send = sii8620_mt_msc_cmd_send;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
sii8620_mt_write_stat(struct sii8620 * ctx,u8 reg,u8 val)425*4882a593Smuzhiyun static void sii8620_mt_write_stat(struct sii8620 *ctx, u8 reg, u8 val)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	sii8620_mt_msc_cmd(ctx, MHL_WRITE_STAT, reg, val);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
sii8620_mt_set_int(struct sii8620 * ctx,u8 irq,u8 mask)430*4882a593Smuzhiyun static inline void sii8620_mt_set_int(struct sii8620 *ctx, u8 irq, u8 mask)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	sii8620_mt_msc_cmd(ctx, MHL_SET_INT, irq, mask);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
sii8620_mt_msc_msg(struct sii8620 * ctx,u8 cmd,u8 data)435*4882a593Smuzhiyun static void sii8620_mt_msc_msg(struct sii8620 *ctx, u8 cmd, u8 data)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	sii8620_mt_msc_cmd(ctx, MHL_MSC_MSG, cmd, data);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
sii8620_mt_rap(struct sii8620 * ctx,u8 code)440*4882a593Smuzhiyun static void sii8620_mt_rap(struct sii8620 *ctx, u8 code)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	sii8620_mt_msc_msg(ctx, MHL_MSC_MSG_RAP, code);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
sii8620_mt_rcpk(struct sii8620 * ctx,u8 code)445*4882a593Smuzhiyun static void sii8620_mt_rcpk(struct sii8620 *ctx, u8 code)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	sii8620_mt_msc_msg(ctx, MHL_MSC_MSG_RCPK, code);
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
sii8620_mt_rcpe(struct sii8620 * ctx,u8 code)450*4882a593Smuzhiyun static void sii8620_mt_rcpe(struct sii8620 *ctx, u8 code)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun 	sii8620_mt_msc_msg(ctx, MHL_MSC_MSG_RCPE, code);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
sii8620_mt_read_devcap_send(struct sii8620 * ctx,struct sii8620_mt_msg * msg)455*4882a593Smuzhiyun static void sii8620_mt_read_devcap_send(struct sii8620 *ctx,
456*4882a593Smuzhiyun 					struct sii8620_mt_msg *msg)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	u8 ctrl = BIT_EDID_CTRL_DEVCAP_SELECT_DEVCAP
459*4882a593Smuzhiyun 			| BIT_EDID_CTRL_EDID_FIFO_ADDR_AUTO
460*4882a593Smuzhiyun 			| BIT_EDID_CTRL_EDID_MODE_EN;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	if (msg->reg[0] == MHL_READ_XDEVCAP)
463*4882a593Smuzhiyun 		ctrl |= BIT_EDID_CTRL_XDEVCAP_EN;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	sii8620_write_seq(ctx,
466*4882a593Smuzhiyun 		REG_INTR9_MASK, BIT_INTR9_DEVCAP_DONE,
467*4882a593Smuzhiyun 		REG_EDID_CTRL, ctrl,
468*4882a593Smuzhiyun 		REG_TPI_CBUS_START, BIT_TPI_CBUS_START_GET_DEVCAP_START
469*4882a593Smuzhiyun 	);
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun /* copy src to dst and set changed bits in src */
sii8620_update_array(u8 * dst,u8 * src,int count)473*4882a593Smuzhiyun static void sii8620_update_array(u8 *dst, u8 *src, int count)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	while (--count >= 0) {
476*4882a593Smuzhiyun 		*src ^= *dst;
477*4882a593Smuzhiyun 		*dst++ ^= *src++;
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
sii8620_identify_sink(struct sii8620 * ctx)481*4882a593Smuzhiyun static void sii8620_identify_sink(struct sii8620 *ctx)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	static const char * const sink_str[] = {
484*4882a593Smuzhiyun 		[SINK_NONE] = "NONE",
485*4882a593Smuzhiyun 		[SINK_HDMI] = "HDMI",
486*4882a593Smuzhiyun 		[SINK_DVI] = "DVI"
487*4882a593Smuzhiyun 	};
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	char sink_name[20];
490*4882a593Smuzhiyun 	struct device *dev = ctx->dev;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	if (!ctx->sink_detected || !ctx->devcap_read)
493*4882a593Smuzhiyun 		return;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	sii8620_fetch_edid(ctx);
496*4882a593Smuzhiyun 	if (!ctx->edid) {
497*4882a593Smuzhiyun 		dev_err(ctx->dev, "Cannot fetch EDID\n");
498*4882a593Smuzhiyun 		sii8620_mhl_disconnected(ctx);
499*4882a593Smuzhiyun 		return;
500*4882a593Smuzhiyun 	}
501*4882a593Smuzhiyun 	sii8620_set_upstream_edid(ctx);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	if (drm_detect_hdmi_monitor(ctx->edid))
504*4882a593Smuzhiyun 		ctx->sink_type = SINK_HDMI;
505*4882a593Smuzhiyun 	else
506*4882a593Smuzhiyun 		ctx->sink_type = SINK_DVI;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	drm_edid_get_monitor_name(ctx->edid, sink_name, ARRAY_SIZE(sink_name));
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	dev_info(dev, "detected sink(type: %s): %s\n",
511*4882a593Smuzhiyun 		 sink_str[ctx->sink_type], sink_name);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun 
sii8620_mr_devcap(struct sii8620 * ctx)514*4882a593Smuzhiyun static void sii8620_mr_devcap(struct sii8620 *ctx)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun 	u8 dcap[MHL_DCAP_SIZE];
517*4882a593Smuzhiyun 	struct device *dev = ctx->dev;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	sii8620_read_buf(ctx, REG_EDID_FIFO_RD_DATA, dcap, MHL_DCAP_SIZE);
520*4882a593Smuzhiyun 	if (ctx->error < 0)
521*4882a593Smuzhiyun 		return;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	dev_info(dev, "detected dongle MHL %d.%d, ChipID %02x%02x:%02x%02x\n",
524*4882a593Smuzhiyun 		 dcap[MHL_DCAP_MHL_VERSION] / 16,
525*4882a593Smuzhiyun 		 dcap[MHL_DCAP_MHL_VERSION] % 16,
526*4882a593Smuzhiyun 		 dcap[MHL_DCAP_ADOPTER_ID_H], dcap[MHL_DCAP_ADOPTER_ID_L],
527*4882a593Smuzhiyun 		 dcap[MHL_DCAP_DEVICE_ID_H], dcap[MHL_DCAP_DEVICE_ID_L]);
528*4882a593Smuzhiyun 	sii8620_update_array(ctx->devcap, dcap, MHL_DCAP_SIZE);
529*4882a593Smuzhiyun 	ctx->devcap_read = true;
530*4882a593Smuzhiyun 	sii8620_identify_sink(ctx);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun 
sii8620_mr_xdevcap(struct sii8620 * ctx)533*4882a593Smuzhiyun static void sii8620_mr_xdevcap(struct sii8620 *ctx)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	sii8620_read_buf(ctx, REG_EDID_FIFO_RD_DATA, ctx->xdevcap,
536*4882a593Smuzhiyun 			 MHL_XDC_SIZE);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
sii8620_mt_read_devcap_recv(struct sii8620 * ctx,struct sii8620_mt_msg * msg)539*4882a593Smuzhiyun static void sii8620_mt_read_devcap_recv(struct sii8620 *ctx,
540*4882a593Smuzhiyun 					struct sii8620_mt_msg *msg)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun 	u8 ctrl = BIT_EDID_CTRL_DEVCAP_SELECT_DEVCAP
543*4882a593Smuzhiyun 		| BIT_EDID_CTRL_EDID_FIFO_ADDR_AUTO
544*4882a593Smuzhiyun 		| BIT_EDID_CTRL_EDID_MODE_EN;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	if (msg->reg[0] == MHL_READ_XDEVCAP)
547*4882a593Smuzhiyun 		ctrl |= BIT_EDID_CTRL_XDEVCAP_EN;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	sii8620_write_seq(ctx,
550*4882a593Smuzhiyun 		REG_INTR9_MASK, BIT_INTR9_DEVCAP_DONE | BIT_INTR9_EDID_DONE
551*4882a593Smuzhiyun 			| BIT_INTR9_EDID_ERROR,
552*4882a593Smuzhiyun 		REG_EDID_CTRL, ctrl,
553*4882a593Smuzhiyun 		REG_EDID_FIFO_ADDR, 0
554*4882a593Smuzhiyun 	);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	if (msg->reg[0] == MHL_READ_XDEVCAP)
557*4882a593Smuzhiyun 		sii8620_mr_xdevcap(ctx);
558*4882a593Smuzhiyun 	else
559*4882a593Smuzhiyun 		sii8620_mr_devcap(ctx);
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
sii8620_mt_read_devcap(struct sii8620 * ctx,bool xdevcap)562*4882a593Smuzhiyun static void sii8620_mt_read_devcap(struct sii8620 *ctx, bool xdevcap)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	struct sii8620_mt_msg *msg = sii8620_mt_msg_new(ctx);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	if (!msg)
567*4882a593Smuzhiyun 		return;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	msg->reg[0] = xdevcap ? MHL_READ_XDEVCAP : MHL_READ_DEVCAP;
570*4882a593Smuzhiyun 	msg->send = sii8620_mt_read_devcap_send;
571*4882a593Smuzhiyun 	msg->recv = sii8620_mt_read_devcap_recv;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
sii8620_mt_read_devcap_reg_recv(struct sii8620 * ctx,struct sii8620_mt_msg * msg)574*4882a593Smuzhiyun static void sii8620_mt_read_devcap_reg_recv(struct sii8620 *ctx,
575*4882a593Smuzhiyun 		struct sii8620_mt_msg *msg)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	u8 reg = msg->reg[1] & 0x7f;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	if (msg->reg[1] & 0x80)
580*4882a593Smuzhiyun 		ctx->xdevcap[reg] = msg->ret;
581*4882a593Smuzhiyun 	else
582*4882a593Smuzhiyun 		ctx->devcap[reg] = msg->ret;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun 
sii8620_mt_read_devcap_reg(struct sii8620 * ctx,u8 reg)585*4882a593Smuzhiyun static void sii8620_mt_read_devcap_reg(struct sii8620 *ctx, u8 reg)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun 	struct sii8620_mt_msg *msg = sii8620_mt_msg_new(ctx);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	if (!msg)
590*4882a593Smuzhiyun 		return;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	msg->reg[0] = (reg & 0x80) ? MHL_READ_XDEVCAP_REG : MHL_READ_DEVCAP_REG;
593*4882a593Smuzhiyun 	msg->reg[1] = reg;
594*4882a593Smuzhiyun 	msg->send = sii8620_mt_msc_cmd_send;
595*4882a593Smuzhiyun 	msg->recv = sii8620_mt_read_devcap_reg_recv;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
sii8620_mt_read_xdevcap_reg(struct sii8620 * ctx,u8 reg)598*4882a593Smuzhiyun static inline void sii8620_mt_read_xdevcap_reg(struct sii8620 *ctx, u8 reg)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	sii8620_mt_read_devcap_reg(ctx, reg | 0x80);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun 
sii8620_burst_get_tx_buf(struct sii8620 * ctx,int len)603*4882a593Smuzhiyun static void *sii8620_burst_get_tx_buf(struct sii8620 *ctx, int len)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	u8 *buf = &ctx->burst.tx_buf[ctx->burst.tx_count];
606*4882a593Smuzhiyun 	int size = len + 2;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	if (ctx->burst.tx_count + size >= ARRAY_SIZE(ctx->burst.tx_buf)) {
609*4882a593Smuzhiyun 		dev_err(ctx->dev, "TX-BLK buffer exhausted\n");
610*4882a593Smuzhiyun 		ctx->error = -EINVAL;
611*4882a593Smuzhiyun 		return NULL;
612*4882a593Smuzhiyun 	}
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	ctx->burst.tx_count += size;
615*4882a593Smuzhiyun 	buf[1] = len;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	return buf + 2;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun 
sii8620_burst_get_rx_buf(struct sii8620 * ctx,int len)620*4882a593Smuzhiyun static u8 *sii8620_burst_get_rx_buf(struct sii8620 *ctx, int len)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun 	u8 *buf = &ctx->burst.rx_buf[ctx->burst.rx_count];
623*4882a593Smuzhiyun 	int size = len + 1;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	if (ctx->burst.rx_count + size >= ARRAY_SIZE(ctx->burst.rx_buf)) {
626*4882a593Smuzhiyun 		dev_err(ctx->dev, "RX-BLK buffer exhausted\n");
627*4882a593Smuzhiyun 		ctx->error = -EINVAL;
628*4882a593Smuzhiyun 		return NULL;
629*4882a593Smuzhiyun 	}
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	ctx->burst.rx_count += size;
632*4882a593Smuzhiyun 	buf[0] = len;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	return buf + 1;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
sii8620_burst_send(struct sii8620 * ctx)637*4882a593Smuzhiyun static void sii8620_burst_send(struct sii8620 *ctx)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	int tx_left = ctx->burst.tx_count;
640*4882a593Smuzhiyun 	u8 *d = ctx->burst.tx_buf;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	while (tx_left > 0) {
643*4882a593Smuzhiyun 		int len = d[1] + 2;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 		if (ctx->burst.r_count + len > ctx->burst.r_size)
646*4882a593Smuzhiyun 			break;
647*4882a593Smuzhiyun 		d[0] = min(ctx->burst.rx_ack, 255);
648*4882a593Smuzhiyun 		ctx->burst.rx_ack -= d[0];
649*4882a593Smuzhiyun 		sii8620_write_buf(ctx, REG_EMSC_XMIT_WRITE_PORT, d, len);
650*4882a593Smuzhiyun 		ctx->burst.r_count += len;
651*4882a593Smuzhiyun 		tx_left -= len;
652*4882a593Smuzhiyun 		d += len;
653*4882a593Smuzhiyun 	}
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	ctx->burst.tx_count = tx_left;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	while (ctx->burst.rx_ack > 0) {
658*4882a593Smuzhiyun 		u8 b[2] = { min(ctx->burst.rx_ack, 255), 0 };
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 		if (ctx->burst.r_count + 2 > ctx->burst.r_size)
661*4882a593Smuzhiyun 			break;
662*4882a593Smuzhiyun 		ctx->burst.rx_ack -= b[0];
663*4882a593Smuzhiyun 		sii8620_write_buf(ctx, REG_EMSC_XMIT_WRITE_PORT, b, 2);
664*4882a593Smuzhiyun 		ctx->burst.r_count += 2;
665*4882a593Smuzhiyun 	}
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun 
sii8620_burst_receive(struct sii8620 * ctx)668*4882a593Smuzhiyun static void sii8620_burst_receive(struct sii8620 *ctx)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun 	u8 buf[3], *d;
671*4882a593Smuzhiyun 	int count;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	sii8620_read_buf(ctx, REG_EMSCRFIFOBCNTL, buf, 2);
674*4882a593Smuzhiyun 	count = get_unaligned_le16(buf);
675*4882a593Smuzhiyun 	while (count > 0) {
676*4882a593Smuzhiyun 		int len = min(count, 3);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 		sii8620_read_buf(ctx, REG_EMSC_RCV_READ_PORT, buf, len);
679*4882a593Smuzhiyun 		count -= len;
680*4882a593Smuzhiyun 		ctx->burst.rx_ack += len - 1;
681*4882a593Smuzhiyun 		ctx->burst.r_count -= buf[1];
682*4882a593Smuzhiyun 		if (ctx->burst.r_count < 0)
683*4882a593Smuzhiyun 			ctx->burst.r_count = 0;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 		if (len < 3 || !buf[2])
686*4882a593Smuzhiyun 			continue;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 		len = buf[2];
689*4882a593Smuzhiyun 		d = sii8620_burst_get_rx_buf(ctx, len);
690*4882a593Smuzhiyun 		if (!d)
691*4882a593Smuzhiyun 			continue;
692*4882a593Smuzhiyun 		sii8620_read_buf(ctx, REG_EMSC_RCV_READ_PORT, d, len);
693*4882a593Smuzhiyun 		count -= len;
694*4882a593Smuzhiyun 		ctx->burst.rx_ack += len;
695*4882a593Smuzhiyun 	}
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun 
sii8620_burst_tx_rbuf_info(struct sii8620 * ctx,int size)698*4882a593Smuzhiyun static void sii8620_burst_tx_rbuf_info(struct sii8620 *ctx, int size)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	struct mhl_burst_blk_rcv_buffer_info *d =
701*4882a593Smuzhiyun 		sii8620_burst_get_tx_buf(ctx, sizeof(*d));
702*4882a593Smuzhiyun 	if (!d)
703*4882a593Smuzhiyun 		return;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	d->id = cpu_to_be16(MHL_BURST_ID_BLK_RCV_BUFFER_INFO);
706*4882a593Smuzhiyun 	d->size = cpu_to_le16(size);
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun 
sii8620_checksum(void * ptr,int size)709*4882a593Smuzhiyun static u8 sii8620_checksum(void *ptr, int size)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun 	u8 *d = ptr, sum = 0;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	while (size--)
714*4882a593Smuzhiyun 		sum += *d++;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	return sum;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun 
sii8620_mhl_burst_hdr_set(struct mhl3_burst_header * h,enum mhl_burst_id id)719*4882a593Smuzhiyun static void sii8620_mhl_burst_hdr_set(struct mhl3_burst_header *h,
720*4882a593Smuzhiyun 	enum mhl_burst_id id)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun 	h->id = cpu_to_be16(id);
723*4882a593Smuzhiyun 	h->total_entries = 1;
724*4882a593Smuzhiyun 	h->sequence_index = 1;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun 
sii8620_burst_tx_bits_per_pixel_fmt(struct sii8620 * ctx,u8 fmt)727*4882a593Smuzhiyun static void sii8620_burst_tx_bits_per_pixel_fmt(struct sii8620 *ctx, u8 fmt)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun 	struct mhl_burst_bits_per_pixel_fmt *d;
730*4882a593Smuzhiyun 	const int size = sizeof(*d) + sizeof(d->desc[0]);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	d = sii8620_burst_get_tx_buf(ctx, size);
733*4882a593Smuzhiyun 	if (!d)
734*4882a593Smuzhiyun 		return;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	sii8620_mhl_burst_hdr_set(&d->hdr, MHL_BURST_ID_BITS_PER_PIXEL_FMT);
737*4882a593Smuzhiyun 	d->num_entries = 1;
738*4882a593Smuzhiyun 	d->desc[0].stream_id = 0;
739*4882a593Smuzhiyun 	d->desc[0].pixel_format = fmt;
740*4882a593Smuzhiyun 	d->hdr.checksum -= sii8620_checksum(d, size);
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun 
sii8620_burst_rx_all(struct sii8620 * ctx)743*4882a593Smuzhiyun static void sii8620_burst_rx_all(struct sii8620 *ctx)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun 	u8 *d = ctx->burst.rx_buf;
746*4882a593Smuzhiyun 	int count = ctx->burst.rx_count;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	while (count-- > 0) {
749*4882a593Smuzhiyun 		int len = *d++;
750*4882a593Smuzhiyun 		int id = get_unaligned_be16(&d[0]);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 		switch (id) {
753*4882a593Smuzhiyun 		case MHL_BURST_ID_BLK_RCV_BUFFER_INFO:
754*4882a593Smuzhiyun 			ctx->burst.r_size = get_unaligned_le16(&d[2]);
755*4882a593Smuzhiyun 			break;
756*4882a593Smuzhiyun 		default:
757*4882a593Smuzhiyun 			break;
758*4882a593Smuzhiyun 		}
759*4882a593Smuzhiyun 		count -= len;
760*4882a593Smuzhiyun 		d += len;
761*4882a593Smuzhiyun 	}
762*4882a593Smuzhiyun 	ctx->burst.rx_count = 0;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun 
sii8620_fetch_edid(struct sii8620 * ctx)765*4882a593Smuzhiyun static void sii8620_fetch_edid(struct sii8620 *ctx)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	u8 lm_ddc, ddc_cmd, int3, cbus;
768*4882a593Smuzhiyun 	unsigned long timeout;
769*4882a593Smuzhiyun 	int fetched, i;
770*4882a593Smuzhiyun 	int edid_len = EDID_LENGTH;
771*4882a593Smuzhiyun 	u8 *edid;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	sii8620_readb(ctx, REG_CBUS_STATUS);
774*4882a593Smuzhiyun 	lm_ddc = sii8620_readb(ctx, REG_LM_DDC);
775*4882a593Smuzhiyun 	ddc_cmd = sii8620_readb(ctx, REG_DDC_CMD);
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	sii8620_write_seq(ctx,
778*4882a593Smuzhiyun 		REG_INTR9_MASK, 0,
779*4882a593Smuzhiyun 		REG_EDID_CTRL, BIT_EDID_CTRL_EDID_FIFO_ADDR_AUTO,
780*4882a593Smuzhiyun 		REG_HDCP2X_POLL_CS, 0x71,
781*4882a593Smuzhiyun 		REG_HDCP2X_CTRL_0, BIT_HDCP2X_CTRL_0_HDCP2X_HDCPTX,
782*4882a593Smuzhiyun 		REG_LM_DDC, lm_ddc | BIT_LM_DDC_SW_TPI_EN_DISABLED,
783*4882a593Smuzhiyun 	);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	for (i = 0; i < 256; ++i) {
786*4882a593Smuzhiyun 		u8 ddc_stat = sii8620_readb(ctx, REG_DDC_STATUS);
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 		if (!(ddc_stat & BIT_DDC_STATUS_DDC_I2C_IN_PROG))
789*4882a593Smuzhiyun 			break;
790*4882a593Smuzhiyun 		sii8620_write(ctx, REG_DDC_STATUS,
791*4882a593Smuzhiyun 			      BIT_DDC_STATUS_DDC_FIFO_EMPTY);
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	sii8620_write(ctx, REG_DDC_ADDR, 0x50 << 1);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	edid = kmalloc(EDID_LENGTH, GFP_KERNEL);
797*4882a593Smuzhiyun 	if (!edid) {
798*4882a593Smuzhiyun 		ctx->error = -ENOMEM;
799*4882a593Smuzhiyun 		return;
800*4882a593Smuzhiyun 	}
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun #define FETCH_SIZE 16
803*4882a593Smuzhiyun 	for (fetched = 0; fetched < edid_len; fetched += FETCH_SIZE) {
804*4882a593Smuzhiyun 		sii8620_readb(ctx, REG_DDC_STATUS);
805*4882a593Smuzhiyun 		sii8620_write_seq(ctx,
806*4882a593Smuzhiyun 			REG_DDC_CMD, ddc_cmd | VAL_DDC_CMD_DDC_CMD_ABORT,
807*4882a593Smuzhiyun 			REG_DDC_CMD, ddc_cmd | VAL_DDC_CMD_DDC_CMD_CLEAR_FIFO,
808*4882a593Smuzhiyun 			REG_DDC_STATUS, BIT_DDC_STATUS_DDC_FIFO_EMPTY
809*4882a593Smuzhiyun 		);
810*4882a593Smuzhiyun 		sii8620_write_seq(ctx,
811*4882a593Smuzhiyun 			REG_DDC_SEGM, fetched >> 8,
812*4882a593Smuzhiyun 			REG_DDC_OFFSET, fetched & 0xff,
813*4882a593Smuzhiyun 			REG_DDC_DIN_CNT1, FETCH_SIZE,
814*4882a593Smuzhiyun 			REG_DDC_DIN_CNT2, 0,
815*4882a593Smuzhiyun 			REG_DDC_CMD, ddc_cmd | VAL_DDC_CMD_ENH_DDC_READ_NO_ACK
816*4882a593Smuzhiyun 		);
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 		int3 = 0;
819*4882a593Smuzhiyun 		timeout = jiffies + msecs_to_jiffies(200);
820*4882a593Smuzhiyun 		for (;;) {
821*4882a593Smuzhiyun 			cbus = sii8620_readb(ctx, REG_CBUS_STATUS);
822*4882a593Smuzhiyun 			if (~cbus & BIT_CBUS_STATUS_CBUS_CONNECTED) {
823*4882a593Smuzhiyun 				kfree(edid);
824*4882a593Smuzhiyun 				edid = NULL;
825*4882a593Smuzhiyun 				goto end;
826*4882a593Smuzhiyun 			}
827*4882a593Smuzhiyun 			if (int3 & BIT_DDC_CMD_DONE) {
828*4882a593Smuzhiyun 				if (sii8620_readb(ctx, REG_DDC_DOUT_CNT)
829*4882a593Smuzhiyun 				    >= FETCH_SIZE)
830*4882a593Smuzhiyun 					break;
831*4882a593Smuzhiyun 			} else {
832*4882a593Smuzhiyun 				int3 = sii8620_readb(ctx, REG_INTR3);
833*4882a593Smuzhiyun 			}
834*4882a593Smuzhiyun 			if (time_is_before_jiffies(timeout)) {
835*4882a593Smuzhiyun 				ctx->error = -ETIMEDOUT;
836*4882a593Smuzhiyun 				dev_err(ctx->dev, "timeout during EDID read\n");
837*4882a593Smuzhiyun 				kfree(edid);
838*4882a593Smuzhiyun 				edid = NULL;
839*4882a593Smuzhiyun 				goto end;
840*4882a593Smuzhiyun 			}
841*4882a593Smuzhiyun 			usleep_range(10, 20);
842*4882a593Smuzhiyun 		}
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 		sii8620_read_buf(ctx, REG_DDC_DATA, edid + fetched, FETCH_SIZE);
845*4882a593Smuzhiyun 		if (fetched + FETCH_SIZE == EDID_LENGTH) {
846*4882a593Smuzhiyun 			u8 ext = ((struct edid *)edid)->extensions;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 			if (ext) {
849*4882a593Smuzhiyun 				u8 *new_edid;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 				edid_len += ext * EDID_LENGTH;
852*4882a593Smuzhiyun 				new_edid = krealloc(edid, edid_len, GFP_KERNEL);
853*4882a593Smuzhiyun 				if (!new_edid) {
854*4882a593Smuzhiyun 					kfree(edid);
855*4882a593Smuzhiyun 					ctx->error = -ENOMEM;
856*4882a593Smuzhiyun 					return;
857*4882a593Smuzhiyun 				}
858*4882a593Smuzhiyun 				edid = new_edid;
859*4882a593Smuzhiyun 			}
860*4882a593Smuzhiyun 		}
861*4882a593Smuzhiyun 	}
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	sii8620_write_seq(ctx,
864*4882a593Smuzhiyun 		REG_INTR3_MASK, BIT_DDC_CMD_DONE,
865*4882a593Smuzhiyun 		REG_LM_DDC, lm_ddc
866*4882a593Smuzhiyun 	);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun end:
869*4882a593Smuzhiyun 	kfree(ctx->edid);
870*4882a593Smuzhiyun 	ctx->edid = (struct edid *)edid;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun 
sii8620_set_upstream_edid(struct sii8620 * ctx)873*4882a593Smuzhiyun static void sii8620_set_upstream_edid(struct sii8620 *ctx)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun 	sii8620_setbits(ctx, REG_DPD, BIT_DPD_PDNRX12 | BIT_DPD_PDIDCK_N
876*4882a593Smuzhiyun 			| BIT_DPD_PD_MHL_CLK_N, 0xff);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
879*4882a593Smuzhiyun 		REG_RX_HDMI_CTRL3, 0x00,
880*4882a593Smuzhiyun 		REG_PKT_FILTER_0, 0xFF,
881*4882a593Smuzhiyun 		REG_PKT_FILTER_1, 0xFF,
882*4882a593Smuzhiyun 		REG_ALICE0_BW_I2C, 0x06
883*4882a593Smuzhiyun 	);
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	sii8620_setbits(ctx, REG_RX_HDMI_CLR_BUFFER,
886*4882a593Smuzhiyun 			BIT_RX_HDMI_CLR_BUFFER_VSI_CLR_EN, 0xff);
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
889*4882a593Smuzhiyun 		REG_EDID_CTRL, BIT_EDID_CTRL_EDID_FIFO_ADDR_AUTO
890*4882a593Smuzhiyun 			| BIT_EDID_CTRL_EDID_MODE_EN,
891*4882a593Smuzhiyun 		REG_EDID_FIFO_ADDR, 0,
892*4882a593Smuzhiyun 	);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	sii8620_write_buf(ctx, REG_EDID_FIFO_WR_DATA, (u8 *)ctx->edid,
895*4882a593Smuzhiyun 			  (ctx->edid->extensions + 1) * EDID_LENGTH);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
898*4882a593Smuzhiyun 		REG_EDID_CTRL, BIT_EDID_CTRL_EDID_PRIME_VALID
899*4882a593Smuzhiyun 			| BIT_EDID_CTRL_EDID_FIFO_ADDR_AUTO
900*4882a593Smuzhiyun 			| BIT_EDID_CTRL_EDID_MODE_EN,
901*4882a593Smuzhiyun 		REG_INTR5_MASK, BIT_INTR_SCDT_CHANGE,
902*4882a593Smuzhiyun 		REG_INTR9_MASK, 0
903*4882a593Smuzhiyun 	);
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun 
sii8620_xtal_set_rate(struct sii8620 * ctx)906*4882a593Smuzhiyun static void sii8620_xtal_set_rate(struct sii8620 *ctx)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun 	static const struct {
909*4882a593Smuzhiyun 		unsigned int rate;
910*4882a593Smuzhiyun 		u8 div;
911*4882a593Smuzhiyun 		u8 tp1;
912*4882a593Smuzhiyun 	} rates[] = {
913*4882a593Smuzhiyun 		{ 19200, 0x04, 0x53 },
914*4882a593Smuzhiyun 		{ 20000, 0x04, 0x62 },
915*4882a593Smuzhiyun 		{ 24000, 0x05, 0x75 },
916*4882a593Smuzhiyun 		{ 30000, 0x06, 0x92 },
917*4882a593Smuzhiyun 		{ 38400, 0x0c, 0xbc },
918*4882a593Smuzhiyun 	};
919*4882a593Smuzhiyun 	unsigned long rate = clk_get_rate(ctx->clk_xtal) / 1000;
920*4882a593Smuzhiyun 	int i;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(rates) - 1; ++i)
923*4882a593Smuzhiyun 		if (rate <= rates[i].rate)
924*4882a593Smuzhiyun 			break;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	if (rate != rates[i].rate)
927*4882a593Smuzhiyun 		dev_err(ctx->dev, "xtal clock rate(%lukHz) not supported, setting MHL for %ukHz.\n",
928*4882a593Smuzhiyun 			rate, rates[i].rate);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	sii8620_write(ctx, REG_DIV_CTL_MAIN, rates[i].div);
931*4882a593Smuzhiyun 	sii8620_write(ctx, REG_HDCP2X_TP1, rates[i].tp1);
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun 
sii8620_hw_on(struct sii8620 * ctx)934*4882a593Smuzhiyun static int sii8620_hw_on(struct sii8620 *ctx)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun 	int ret;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	ret = regulator_bulk_enable(ARRAY_SIZE(ctx->supplies), ctx->supplies);
939*4882a593Smuzhiyun 	if (ret)
940*4882a593Smuzhiyun 		return ret;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	usleep_range(10000, 20000);
943*4882a593Smuzhiyun 	ret = clk_prepare_enable(ctx->clk_xtal);
944*4882a593Smuzhiyun 	if (ret)
945*4882a593Smuzhiyun 		return ret;
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	msleep(100);
948*4882a593Smuzhiyun 	gpiod_set_value(ctx->gpio_reset, 0);
949*4882a593Smuzhiyun 	msleep(100);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	return 0;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun 
sii8620_hw_off(struct sii8620 * ctx)954*4882a593Smuzhiyun static int sii8620_hw_off(struct sii8620 *ctx)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun 	clk_disable_unprepare(ctx->clk_xtal);
957*4882a593Smuzhiyun 	gpiod_set_value(ctx->gpio_reset, 1);
958*4882a593Smuzhiyun 	return regulator_bulk_disable(ARRAY_SIZE(ctx->supplies), ctx->supplies);
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun 
sii8620_cbus_reset(struct sii8620 * ctx)961*4882a593Smuzhiyun static void sii8620_cbus_reset(struct sii8620 *ctx)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun 	sii8620_write(ctx, REG_PWD_SRST, BIT_PWD_SRST_CBUS_RST
964*4882a593Smuzhiyun 		      | BIT_PWD_SRST_CBUS_RST_SW_EN);
965*4882a593Smuzhiyun 	usleep_range(10000, 20000);
966*4882a593Smuzhiyun 	sii8620_write(ctx, REG_PWD_SRST, BIT_PWD_SRST_CBUS_RST_SW_EN);
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun 
sii8620_set_auto_zone(struct sii8620 * ctx)969*4882a593Smuzhiyun static void sii8620_set_auto_zone(struct sii8620 *ctx)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun 	if (ctx->mode != CM_MHL1) {
972*4882a593Smuzhiyun 		sii8620_write_seq_static(ctx,
973*4882a593Smuzhiyun 			REG_TX_ZONE_CTL1, 0x0,
974*4882a593Smuzhiyun 			REG_MHL_PLL_CTL0, VAL_MHL_PLL_CTL0_HDMI_CLK_RATIO_1X
975*4882a593Smuzhiyun 				| BIT_MHL_PLL_CTL0_CRYSTAL_CLK_SEL
976*4882a593Smuzhiyun 				| BIT_MHL_PLL_CTL0_ZONE_MASK_OE
977*4882a593Smuzhiyun 		);
978*4882a593Smuzhiyun 	} else {
979*4882a593Smuzhiyun 		sii8620_write_seq_static(ctx,
980*4882a593Smuzhiyun 			REG_TX_ZONE_CTL1, VAL_TX_ZONE_CTL1_TX_ZONE_CTRL_MODE,
981*4882a593Smuzhiyun 			REG_MHL_PLL_CTL0, VAL_MHL_PLL_CTL0_HDMI_CLK_RATIO_1X
982*4882a593Smuzhiyun 				| BIT_MHL_PLL_CTL0_ZONE_MASK_OE
983*4882a593Smuzhiyun 		);
984*4882a593Smuzhiyun 	}
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun 
sii8620_stop_video(struct sii8620 * ctx)987*4882a593Smuzhiyun static void sii8620_stop_video(struct sii8620 *ctx)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun 	u8 val;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
992*4882a593Smuzhiyun 		REG_TPI_INTR_EN, 0,
993*4882a593Smuzhiyun 		REG_HDCP2X_INTR0_MASK, 0,
994*4882a593Smuzhiyun 		REG_TPI_COPP_DATA2, 0,
995*4882a593Smuzhiyun 		REG_TPI_INTR_ST0, ~0,
996*4882a593Smuzhiyun 	);
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	switch (ctx->sink_type) {
999*4882a593Smuzhiyun 	case SINK_DVI:
1000*4882a593Smuzhiyun 		val = BIT_TPI_SC_REG_TMDS_OE_POWER_DOWN
1001*4882a593Smuzhiyun 			| BIT_TPI_SC_TPI_AV_MUTE;
1002*4882a593Smuzhiyun 		break;
1003*4882a593Smuzhiyun 	case SINK_HDMI:
1004*4882a593Smuzhiyun 	default:
1005*4882a593Smuzhiyun 		val = BIT_TPI_SC_REG_TMDS_OE_POWER_DOWN
1006*4882a593Smuzhiyun 			| BIT_TPI_SC_TPI_AV_MUTE
1007*4882a593Smuzhiyun 			| BIT_TPI_SC_TPI_OUTPUT_MODE_0_HDMI;
1008*4882a593Smuzhiyun 		break;
1009*4882a593Smuzhiyun 	}
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	sii8620_write(ctx, REG_TPI_SC, val);
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun 
sii8620_set_format(struct sii8620 * ctx)1014*4882a593Smuzhiyun static void sii8620_set_format(struct sii8620 *ctx)
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun 	u8 out_fmt;
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	if (sii8620_is_mhl3(ctx)) {
1019*4882a593Smuzhiyun 		sii8620_setbits(ctx, REG_M3_P0CTRL,
1020*4882a593Smuzhiyun 				BIT_M3_P0CTRL_MHL3_P0_PIXEL_MODE_PACKED,
1021*4882a593Smuzhiyun 				ctx->use_packed_pixel ? ~0 : 0);
1022*4882a593Smuzhiyun 	} else {
1023*4882a593Smuzhiyun 		if (ctx->use_packed_pixel) {
1024*4882a593Smuzhiyun 			sii8620_write_seq_static(ctx,
1025*4882a593Smuzhiyun 				REG_VID_MODE, BIT_VID_MODE_M1080P,
1026*4882a593Smuzhiyun 				REG_MHL_TOP_CTL, BIT_MHL_TOP_CTL_MHL_PP_SEL | 1,
1027*4882a593Smuzhiyun 				REG_MHLTX_CTL6, 0x60
1028*4882a593Smuzhiyun 			);
1029*4882a593Smuzhiyun 		} else {
1030*4882a593Smuzhiyun 			sii8620_write_seq_static(ctx,
1031*4882a593Smuzhiyun 				REG_VID_MODE, 0,
1032*4882a593Smuzhiyun 				REG_MHL_TOP_CTL, 1,
1033*4882a593Smuzhiyun 				REG_MHLTX_CTL6, 0xa0
1034*4882a593Smuzhiyun 			);
1035*4882a593Smuzhiyun 		}
1036*4882a593Smuzhiyun 	}
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	if (ctx->use_packed_pixel)
1039*4882a593Smuzhiyun 		out_fmt = VAL_TPI_FORMAT(YCBCR422, FULL);
1040*4882a593Smuzhiyun 	else
1041*4882a593Smuzhiyun 		out_fmt = VAL_TPI_FORMAT(RGB, FULL);
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	sii8620_write_seq(ctx,
1044*4882a593Smuzhiyun 		REG_TPI_INPUT, VAL_TPI_FORMAT(RGB, FULL),
1045*4882a593Smuzhiyun 		REG_TPI_OUTPUT, out_fmt,
1046*4882a593Smuzhiyun 	);
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun 
mhl3_infoframe_init(struct mhl3_infoframe * frame)1049*4882a593Smuzhiyun static int mhl3_infoframe_init(struct mhl3_infoframe *frame)
1050*4882a593Smuzhiyun {
1051*4882a593Smuzhiyun 	memset(frame, 0, sizeof(*frame));
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	frame->version = 3;
1054*4882a593Smuzhiyun 	frame->hev_format = -1;
1055*4882a593Smuzhiyun 	return 0;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun 
mhl3_infoframe_pack(struct mhl3_infoframe * frame,void * buffer,size_t size)1058*4882a593Smuzhiyun static ssize_t mhl3_infoframe_pack(struct mhl3_infoframe *frame,
1059*4882a593Smuzhiyun 		 void *buffer, size_t size)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun 	const int frm_len = HDMI_INFOFRAME_HEADER_SIZE + MHL3_INFOFRAME_SIZE;
1062*4882a593Smuzhiyun 	u8 *ptr = buffer;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	if (size < frm_len)
1065*4882a593Smuzhiyun 		return -ENOSPC;
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	memset(buffer, 0, size);
1068*4882a593Smuzhiyun 	ptr[0] = HDMI_INFOFRAME_TYPE_VENDOR;
1069*4882a593Smuzhiyun 	ptr[1] = frame->version;
1070*4882a593Smuzhiyun 	ptr[2] = MHL3_INFOFRAME_SIZE;
1071*4882a593Smuzhiyun 	ptr[4] = MHL3_IEEE_OUI & 0xff;
1072*4882a593Smuzhiyun 	ptr[5] = (MHL3_IEEE_OUI >> 8) & 0xff;
1073*4882a593Smuzhiyun 	ptr[6] = (MHL3_IEEE_OUI >> 16) & 0xff;
1074*4882a593Smuzhiyun 	ptr[7] = frame->video_format & 0x3;
1075*4882a593Smuzhiyun 	ptr[7] |= (frame->format_type & 0x7) << 2;
1076*4882a593Smuzhiyun 	ptr[7] |= frame->sep_audio ? BIT(5) : 0;
1077*4882a593Smuzhiyun 	if (frame->hev_format >= 0) {
1078*4882a593Smuzhiyun 		ptr[9] = 1;
1079*4882a593Smuzhiyun 		ptr[10] = (frame->hev_format >> 8) & 0xff;
1080*4882a593Smuzhiyun 		ptr[11] = frame->hev_format & 0xff;
1081*4882a593Smuzhiyun 	}
1082*4882a593Smuzhiyun 	if (frame->av_delay) {
1083*4882a593Smuzhiyun 		bool sign = frame->av_delay < 0;
1084*4882a593Smuzhiyun 		int delay = sign ? -frame->av_delay : frame->av_delay;
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 		ptr[12] = (delay >> 16) & 0xf;
1087*4882a593Smuzhiyun 		if (sign)
1088*4882a593Smuzhiyun 			ptr[12] |= BIT(4);
1089*4882a593Smuzhiyun 		ptr[13] = (delay >> 8) & 0xff;
1090*4882a593Smuzhiyun 		ptr[14] = delay & 0xff;
1091*4882a593Smuzhiyun 	}
1092*4882a593Smuzhiyun 	ptr[3] -= sii8620_checksum(buffer, frm_len);
1093*4882a593Smuzhiyun 	return frm_len;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun 
sii8620_set_infoframes(struct sii8620 * ctx,struct drm_display_mode * mode)1096*4882a593Smuzhiyun static void sii8620_set_infoframes(struct sii8620 *ctx,
1097*4882a593Smuzhiyun 				   struct drm_display_mode *mode)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun 	struct mhl3_infoframe mhl_frm;
1100*4882a593Smuzhiyun 	union hdmi_infoframe frm;
1101*4882a593Smuzhiyun 	u8 buf[31];
1102*4882a593Smuzhiyun 	int ret;
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	ret = drm_hdmi_avi_infoframe_from_display_mode(&frm.avi,
1105*4882a593Smuzhiyun 						       NULL, mode);
1106*4882a593Smuzhiyun 	if (ctx->use_packed_pixel)
1107*4882a593Smuzhiyun 		frm.avi.colorspace = HDMI_COLORSPACE_YUV422;
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	if (!ret)
1110*4882a593Smuzhiyun 		ret = hdmi_avi_infoframe_pack(&frm.avi, buf, ARRAY_SIZE(buf));
1111*4882a593Smuzhiyun 	if (ret > 0)
1112*4882a593Smuzhiyun 		sii8620_write_buf(ctx, REG_TPI_AVI_CHSUM, buf + 3, ret - 3);
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	if (!sii8620_is_mhl3(ctx) || !ctx->use_packed_pixel) {
1115*4882a593Smuzhiyun 		sii8620_write(ctx, REG_TPI_SC,
1116*4882a593Smuzhiyun 			BIT_TPI_SC_TPI_OUTPUT_MODE_0_HDMI);
1117*4882a593Smuzhiyun 		sii8620_write(ctx, REG_PKT_FILTER_0,
1118*4882a593Smuzhiyun 			BIT_PKT_FILTER_0_DROP_CEA_GAMUT_PKT |
1119*4882a593Smuzhiyun 			BIT_PKT_FILTER_0_DROP_MPEG_PKT |
1120*4882a593Smuzhiyun 			BIT_PKT_FILTER_0_DROP_GCP_PKT,
1121*4882a593Smuzhiyun 			BIT_PKT_FILTER_1_DROP_GEN_PKT);
1122*4882a593Smuzhiyun 		return;
1123*4882a593Smuzhiyun 	}
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	sii8620_write(ctx, REG_PKT_FILTER_0,
1126*4882a593Smuzhiyun 		BIT_PKT_FILTER_0_DROP_CEA_GAMUT_PKT |
1127*4882a593Smuzhiyun 		BIT_PKT_FILTER_0_DROP_MPEG_PKT |
1128*4882a593Smuzhiyun 		BIT_PKT_FILTER_0_DROP_AVI_PKT |
1129*4882a593Smuzhiyun 		BIT_PKT_FILTER_0_DROP_GCP_PKT,
1130*4882a593Smuzhiyun 		BIT_PKT_FILTER_1_VSI_OVERRIDE_DIS |
1131*4882a593Smuzhiyun 		BIT_PKT_FILTER_1_DROP_GEN_PKT |
1132*4882a593Smuzhiyun 		BIT_PKT_FILTER_1_DROP_VSIF_PKT);
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	sii8620_write(ctx, REG_TPI_INFO_FSEL, BIT_TPI_INFO_FSEL_EN
1135*4882a593Smuzhiyun 		| BIT_TPI_INFO_FSEL_RPT | VAL_TPI_INFO_FSEL_VSI);
1136*4882a593Smuzhiyun 	ret = mhl3_infoframe_init(&mhl_frm);
1137*4882a593Smuzhiyun 	if (!ret)
1138*4882a593Smuzhiyun 		ret = mhl3_infoframe_pack(&mhl_frm, buf, ARRAY_SIZE(buf));
1139*4882a593Smuzhiyun 	sii8620_write_buf(ctx, REG_TPI_INFO_B0, buf, ret);
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun 
sii8620_start_video(struct sii8620 * ctx)1142*4882a593Smuzhiyun static void sii8620_start_video(struct sii8620 *ctx)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun 	struct drm_display_mode *mode =
1145*4882a593Smuzhiyun 		&ctx->bridge.encoder->crtc->state->adjusted_mode;
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	if (!sii8620_is_mhl3(ctx))
1148*4882a593Smuzhiyun 		sii8620_stop_video(ctx);
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	if (ctx->sink_type == SINK_DVI && !sii8620_is_mhl3(ctx)) {
1151*4882a593Smuzhiyun 		sii8620_write(ctx, REG_RX_HDMI_CTRL2,
1152*4882a593Smuzhiyun 			      VAL_RX_HDMI_CTRL2_DEFVAL);
1153*4882a593Smuzhiyun 		sii8620_write(ctx, REG_TPI_SC, 0);
1154*4882a593Smuzhiyun 		return;
1155*4882a593Smuzhiyun 	}
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
1158*4882a593Smuzhiyun 		REG_RX_HDMI_CTRL2, VAL_RX_HDMI_CTRL2_DEFVAL
1159*4882a593Smuzhiyun 			| BIT_RX_HDMI_CTRL2_USE_AV_MUTE,
1160*4882a593Smuzhiyun 		REG_VID_OVRRD, BIT_VID_OVRRD_PP_AUTO_DISABLE
1161*4882a593Smuzhiyun 			| BIT_VID_OVRRD_M1080P_OVRRD);
1162*4882a593Smuzhiyun 	sii8620_set_format(ctx);
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	if (!sii8620_is_mhl3(ctx)) {
1165*4882a593Smuzhiyun 		u8 link_mode = MHL_DST_LM_PATH_ENABLED;
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 		if (ctx->use_packed_pixel)
1168*4882a593Smuzhiyun 			link_mode |= MHL_DST_LM_CLK_MODE_PACKED_PIXEL;
1169*4882a593Smuzhiyun 		else
1170*4882a593Smuzhiyun 			link_mode |= MHL_DST_LM_CLK_MODE_NORMAL;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 		sii8620_mt_write_stat(ctx, MHL_DST_REG(LINK_MODE), link_mode);
1173*4882a593Smuzhiyun 		sii8620_set_auto_zone(ctx);
1174*4882a593Smuzhiyun 	} else {
1175*4882a593Smuzhiyun 		static const struct {
1176*4882a593Smuzhiyun 			int max_clk;
1177*4882a593Smuzhiyun 			u8 zone;
1178*4882a593Smuzhiyun 			u8 link_rate;
1179*4882a593Smuzhiyun 			u8 rrp_decode;
1180*4882a593Smuzhiyun 		} clk_spec[] = {
1181*4882a593Smuzhiyun 			{ 150000, VAL_TX_ZONE_CTL3_TX_ZONE_1_5GBPS,
1182*4882a593Smuzhiyun 			  MHL_XDS_LINK_RATE_1_5_GBPS, 0x38 },
1183*4882a593Smuzhiyun 			{ 300000, VAL_TX_ZONE_CTL3_TX_ZONE_3GBPS,
1184*4882a593Smuzhiyun 			  MHL_XDS_LINK_RATE_3_0_GBPS, 0x40 },
1185*4882a593Smuzhiyun 			{ 600000, VAL_TX_ZONE_CTL3_TX_ZONE_6GBPS,
1186*4882a593Smuzhiyun 			  MHL_XDS_LINK_RATE_6_0_GBPS, 0x40 },
1187*4882a593Smuzhiyun 		};
1188*4882a593Smuzhiyun 		u8 p0_ctrl = BIT_M3_P0CTRL_MHL3_P0_PORT_EN;
1189*4882a593Smuzhiyun 		int clk = mode->clock * (ctx->use_packed_pixel ? 2 : 3);
1190*4882a593Smuzhiyun 		int i;
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(clk_spec) - 1; ++i)
1193*4882a593Smuzhiyun 			if (clk < clk_spec[i].max_clk)
1194*4882a593Smuzhiyun 				break;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 		if (100 * clk >= 98 * clk_spec[i].max_clk)
1197*4882a593Smuzhiyun 			p0_ctrl |= BIT_M3_P0CTRL_MHL3_P0_UNLIMIT_EN;
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 		sii8620_burst_tx_bits_per_pixel_fmt(ctx, ctx->use_packed_pixel);
1200*4882a593Smuzhiyun 		sii8620_burst_send(ctx);
1201*4882a593Smuzhiyun 		sii8620_write_seq(ctx,
1202*4882a593Smuzhiyun 			REG_MHL_DP_CTL0, 0xf0,
1203*4882a593Smuzhiyun 			REG_MHL3_TX_ZONE_CTL, clk_spec[i].zone);
1204*4882a593Smuzhiyun 		sii8620_setbits(ctx, REG_M3_P0CTRL,
1205*4882a593Smuzhiyun 			BIT_M3_P0CTRL_MHL3_P0_PORT_EN
1206*4882a593Smuzhiyun 			| BIT_M3_P0CTRL_MHL3_P0_UNLIMIT_EN, p0_ctrl);
1207*4882a593Smuzhiyun 		sii8620_setbits(ctx, REG_M3_POSTM, MSK_M3_POSTM_RRP_DECODE,
1208*4882a593Smuzhiyun 			clk_spec[i].rrp_decode);
1209*4882a593Smuzhiyun 		sii8620_write_seq_static(ctx,
1210*4882a593Smuzhiyun 			REG_M3_CTRL, VAL_M3_CTRL_MHL3_VALUE
1211*4882a593Smuzhiyun 				| BIT_M3_CTRL_H2M_SWRST,
1212*4882a593Smuzhiyun 			REG_M3_CTRL, VAL_M3_CTRL_MHL3_VALUE
1213*4882a593Smuzhiyun 		);
1214*4882a593Smuzhiyun 		sii8620_mt_write_stat(ctx, MHL_XDS_REG(AVLINK_MODE_CONTROL),
1215*4882a593Smuzhiyun 			clk_spec[i].link_rate);
1216*4882a593Smuzhiyun 	}
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	sii8620_set_infoframes(ctx, mode);
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun 
sii8620_disable_hpd(struct sii8620 * ctx)1221*4882a593Smuzhiyun static void sii8620_disable_hpd(struct sii8620 *ctx)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun 	sii8620_setbits(ctx, REG_EDID_CTRL, BIT_EDID_CTRL_EDID_PRIME_VALID, 0);
1224*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
1225*4882a593Smuzhiyun 		REG_HPD_CTRL, BIT_HPD_CTRL_HPD_OUT_OVR_EN,
1226*4882a593Smuzhiyun 		REG_INTR8_MASK, 0
1227*4882a593Smuzhiyun 	);
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun 
sii8620_enable_hpd(struct sii8620 * ctx)1230*4882a593Smuzhiyun static void sii8620_enable_hpd(struct sii8620 *ctx)
1231*4882a593Smuzhiyun {
1232*4882a593Smuzhiyun 	sii8620_setbits(ctx, REG_TMDS_CSTAT_P3,
1233*4882a593Smuzhiyun 			BIT_TMDS_CSTAT_P3_SCDT_CLR_AVI_DIS
1234*4882a593Smuzhiyun 			| BIT_TMDS_CSTAT_P3_CLR_AVI, ~0);
1235*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
1236*4882a593Smuzhiyun 		REG_HPD_CTRL, BIT_HPD_CTRL_HPD_OUT_OVR_EN
1237*4882a593Smuzhiyun 			| BIT_HPD_CTRL_HPD_HIGH,
1238*4882a593Smuzhiyun 	);
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun 
sii8620_mhl_discover(struct sii8620 * ctx)1241*4882a593Smuzhiyun static void sii8620_mhl_discover(struct sii8620 *ctx)
1242*4882a593Smuzhiyun {
1243*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
1244*4882a593Smuzhiyun 		REG_DISC_CTRL9, BIT_DISC_CTRL9_WAKE_DRVFLT
1245*4882a593Smuzhiyun 			| BIT_DISC_CTRL9_DISC_PULSE_PROCEED,
1246*4882a593Smuzhiyun 		REG_DISC_CTRL4, VAL_DISC_CTRL4(VAL_PUP_5K, VAL_PUP_20K),
1247*4882a593Smuzhiyun 		REG_CBUS_DISC_INTR0_MASK, BIT_MHL3_EST_INT
1248*4882a593Smuzhiyun 			| BIT_MHL_EST_INT
1249*4882a593Smuzhiyun 			| BIT_NOT_MHL_EST_INT
1250*4882a593Smuzhiyun 			| BIT_CBUS_MHL3_DISCON_INT
1251*4882a593Smuzhiyun 			| BIT_CBUS_MHL12_DISCON_INT
1252*4882a593Smuzhiyun 			| BIT_RGND_READY_INT,
1253*4882a593Smuzhiyun 		REG_MHL_PLL_CTL0, VAL_MHL_PLL_CTL0_HDMI_CLK_RATIO_1X
1254*4882a593Smuzhiyun 			| BIT_MHL_PLL_CTL0_CRYSTAL_CLK_SEL
1255*4882a593Smuzhiyun 			| BIT_MHL_PLL_CTL0_ZONE_MASK_OE,
1256*4882a593Smuzhiyun 		REG_MHL_DP_CTL0, BIT_MHL_DP_CTL0_DP_OE
1257*4882a593Smuzhiyun 			| BIT_MHL_DP_CTL0_TX_OE_OVR,
1258*4882a593Smuzhiyun 		REG_M3_CTRL, VAL_M3_CTRL_MHL3_VALUE,
1259*4882a593Smuzhiyun 		REG_MHL_DP_CTL1, 0xA2,
1260*4882a593Smuzhiyun 		REG_MHL_DP_CTL2, 0x03,
1261*4882a593Smuzhiyun 		REG_MHL_DP_CTL3, 0x35,
1262*4882a593Smuzhiyun 		REG_MHL_DP_CTL5, 0x02,
1263*4882a593Smuzhiyun 		REG_MHL_DP_CTL6, 0x02,
1264*4882a593Smuzhiyun 		REG_MHL_DP_CTL7, 0x03,
1265*4882a593Smuzhiyun 		REG_COC_CTLC, 0xFF,
1266*4882a593Smuzhiyun 		REG_DPD, BIT_DPD_PWRON_PLL | BIT_DPD_PDNTX12
1267*4882a593Smuzhiyun 			| BIT_DPD_OSC_EN | BIT_DPD_PWRON_HSIC,
1268*4882a593Smuzhiyun 		REG_COC_INTR_MASK, BIT_COC_PLL_LOCK_STATUS_CHANGE
1269*4882a593Smuzhiyun 			| BIT_COC_CALIBRATION_DONE,
1270*4882a593Smuzhiyun 		REG_CBUS_INT_1_MASK, BIT_CBUS_MSC_ABORT_RCVD
1271*4882a593Smuzhiyun 			| BIT_CBUS_CMD_ABORT,
1272*4882a593Smuzhiyun 		REG_CBUS_INT_0_MASK, BIT_CBUS_MSC_MT_DONE
1273*4882a593Smuzhiyun 			| BIT_CBUS_HPD_CHG
1274*4882a593Smuzhiyun 			| BIT_CBUS_MSC_MR_WRITE_STAT
1275*4882a593Smuzhiyun 			| BIT_CBUS_MSC_MR_MSC_MSG
1276*4882a593Smuzhiyun 			| BIT_CBUS_MSC_MR_WRITE_BURST
1277*4882a593Smuzhiyun 			| BIT_CBUS_MSC_MR_SET_INT
1278*4882a593Smuzhiyun 			| BIT_CBUS_MSC_MT_DONE_NACK
1279*4882a593Smuzhiyun 	);
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun 
sii8620_peer_specific_init(struct sii8620 * ctx)1282*4882a593Smuzhiyun static void sii8620_peer_specific_init(struct sii8620 *ctx)
1283*4882a593Smuzhiyun {
1284*4882a593Smuzhiyun 	if (sii8620_is_mhl3(ctx))
1285*4882a593Smuzhiyun 		sii8620_write_seq_static(ctx,
1286*4882a593Smuzhiyun 			REG_SYS_CTRL1, BIT_SYS_CTRL1_BLOCK_DDC_BY_HPD,
1287*4882a593Smuzhiyun 			REG_EMSCINTRMASK1,
1288*4882a593Smuzhiyun 				BIT_EMSCINTR1_EMSC_TRAINING_COMMA_ERR
1289*4882a593Smuzhiyun 		);
1290*4882a593Smuzhiyun 	else
1291*4882a593Smuzhiyun 		sii8620_write_seq_static(ctx,
1292*4882a593Smuzhiyun 			REG_HDCP2X_INTR0_MASK, 0x00,
1293*4882a593Smuzhiyun 			REG_EMSCINTRMASK1, 0x00,
1294*4882a593Smuzhiyun 			REG_HDCP2X_INTR0, 0xFF,
1295*4882a593Smuzhiyun 			REG_INTR1, 0xFF,
1296*4882a593Smuzhiyun 			REG_SYS_CTRL1, BIT_SYS_CTRL1_BLOCK_DDC_BY_HPD
1297*4882a593Smuzhiyun 				| BIT_SYS_CTRL1_TX_CTRL_HDMI
1298*4882a593Smuzhiyun 		);
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun #define SII8620_MHL_VERSION			0x32
1302*4882a593Smuzhiyun #define SII8620_SCRATCHPAD_SIZE			16
1303*4882a593Smuzhiyun #define SII8620_INT_STAT_SIZE			0x33
1304*4882a593Smuzhiyun 
sii8620_set_dev_cap(struct sii8620 * ctx)1305*4882a593Smuzhiyun static void sii8620_set_dev_cap(struct sii8620 *ctx)
1306*4882a593Smuzhiyun {
1307*4882a593Smuzhiyun 	static const u8 devcap[MHL_DCAP_SIZE] = {
1308*4882a593Smuzhiyun 		[MHL_DCAP_MHL_VERSION] = SII8620_MHL_VERSION,
1309*4882a593Smuzhiyun 		[MHL_DCAP_CAT] = MHL_DCAP_CAT_SOURCE | MHL_DCAP_CAT_POWER,
1310*4882a593Smuzhiyun 		[MHL_DCAP_ADOPTER_ID_H] = 0x01,
1311*4882a593Smuzhiyun 		[MHL_DCAP_ADOPTER_ID_L] = 0x41,
1312*4882a593Smuzhiyun 		[MHL_DCAP_VID_LINK_MODE] = MHL_DCAP_VID_LINK_RGB444
1313*4882a593Smuzhiyun 			| MHL_DCAP_VID_LINK_PPIXEL
1314*4882a593Smuzhiyun 			| MHL_DCAP_VID_LINK_16BPP,
1315*4882a593Smuzhiyun 		[MHL_DCAP_AUD_LINK_MODE] = MHL_DCAP_AUD_LINK_2CH,
1316*4882a593Smuzhiyun 		[MHL_DCAP_VIDEO_TYPE] = MHL_DCAP_VT_GRAPHICS,
1317*4882a593Smuzhiyun 		[MHL_DCAP_LOG_DEV_MAP] = MHL_DCAP_LD_GUI,
1318*4882a593Smuzhiyun 		[MHL_DCAP_BANDWIDTH] = 0x0f,
1319*4882a593Smuzhiyun 		[MHL_DCAP_FEATURE_FLAG] = MHL_DCAP_FEATURE_RCP_SUPPORT
1320*4882a593Smuzhiyun 			| MHL_DCAP_FEATURE_RAP_SUPPORT
1321*4882a593Smuzhiyun 			| MHL_DCAP_FEATURE_SP_SUPPORT,
1322*4882a593Smuzhiyun 		[MHL_DCAP_SCRATCHPAD_SIZE] = SII8620_SCRATCHPAD_SIZE,
1323*4882a593Smuzhiyun 		[MHL_DCAP_INT_STAT_SIZE] = SII8620_INT_STAT_SIZE,
1324*4882a593Smuzhiyun 	};
1325*4882a593Smuzhiyun 	static const u8 xdcap[MHL_XDC_SIZE] = {
1326*4882a593Smuzhiyun 		[MHL_XDC_ECBUS_SPEEDS] = MHL_XDC_ECBUS_S_075
1327*4882a593Smuzhiyun 			| MHL_XDC_ECBUS_S_8BIT,
1328*4882a593Smuzhiyun 		[MHL_XDC_TMDS_SPEEDS] = MHL_XDC_TMDS_150
1329*4882a593Smuzhiyun 			| MHL_XDC_TMDS_300 | MHL_XDC_TMDS_600,
1330*4882a593Smuzhiyun 		[MHL_XDC_ECBUS_ROLES] = MHL_XDC_DEV_HOST,
1331*4882a593Smuzhiyun 		[MHL_XDC_LOG_DEV_MAPX] = MHL_XDC_LD_PHONE,
1332*4882a593Smuzhiyun 	};
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	sii8620_write_buf(ctx, REG_MHL_DEVCAP_0, devcap, ARRAY_SIZE(devcap));
1335*4882a593Smuzhiyun 	sii8620_write_buf(ctx, REG_MHL_EXTDEVCAP_0, xdcap, ARRAY_SIZE(xdcap));
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun 
sii8620_mhl_init(struct sii8620 * ctx)1338*4882a593Smuzhiyun static void sii8620_mhl_init(struct sii8620 *ctx)
1339*4882a593Smuzhiyun {
1340*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
1341*4882a593Smuzhiyun 		REG_DISC_CTRL4, VAL_DISC_CTRL4(VAL_PUP_OFF, VAL_PUP_20K),
1342*4882a593Smuzhiyun 		REG_CBUS_MSC_COMPAT_CTRL,
1343*4882a593Smuzhiyun 			BIT_CBUS_MSC_COMPAT_CTRL_XDEVCAP_EN,
1344*4882a593Smuzhiyun 	);
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	sii8620_peer_specific_init(ctx);
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	sii8620_disable_hpd(ctx);
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
1351*4882a593Smuzhiyun 		REG_EDID_CTRL, BIT_EDID_CTRL_EDID_FIFO_ADDR_AUTO,
1352*4882a593Smuzhiyun 		REG_DISC_CTRL9, BIT_DISC_CTRL9_WAKE_DRVFLT
1353*4882a593Smuzhiyun 			| BIT_DISC_CTRL9_WAKE_PULSE_BYPASS,
1354*4882a593Smuzhiyun 		REG_TMDS0_CCTRL1, 0x90,
1355*4882a593Smuzhiyun 		REG_TMDS_CLK_EN, 0x01,
1356*4882a593Smuzhiyun 		REG_TMDS_CH_EN, 0x11,
1357*4882a593Smuzhiyun 		REG_BGR_BIAS, 0x87,
1358*4882a593Smuzhiyun 		REG_ALICE0_ZONE_CTRL, 0xE8,
1359*4882a593Smuzhiyun 		REG_ALICE0_MODE_CTRL, 0x04,
1360*4882a593Smuzhiyun 	);
1361*4882a593Smuzhiyun 	sii8620_setbits(ctx, REG_LM_DDC, BIT_LM_DDC_SW_TPI_EN_DISABLED, 0);
1362*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
1363*4882a593Smuzhiyun 		REG_TPI_HW_OPT3, 0x76,
1364*4882a593Smuzhiyun 		REG_TMDS_CCTRL, BIT_TMDS_CCTRL_TMDS_OE,
1365*4882a593Smuzhiyun 		REG_TPI_DTD_B2, 79,
1366*4882a593Smuzhiyun 	);
1367*4882a593Smuzhiyun 	sii8620_set_dev_cap(ctx);
1368*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
1369*4882a593Smuzhiyun 		REG_MDT_XMIT_TIMEOUT, 100,
1370*4882a593Smuzhiyun 		REG_MDT_XMIT_CTRL, 0x03,
1371*4882a593Smuzhiyun 		REG_MDT_XFIFO_STAT, 0x00,
1372*4882a593Smuzhiyun 		REG_MDT_RCV_TIMEOUT, 100,
1373*4882a593Smuzhiyun 		REG_CBUS_LINK_CTRL_8, 0x1D,
1374*4882a593Smuzhiyun 	);
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	sii8620_start_gen2_write_burst(ctx);
1377*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
1378*4882a593Smuzhiyun 		REG_BIST_CTRL, 0x00,
1379*4882a593Smuzhiyun 		REG_COC_CTL1, 0x10,
1380*4882a593Smuzhiyun 		REG_COC_CTL2, 0x18,
1381*4882a593Smuzhiyun 		REG_COC_CTLF, 0x07,
1382*4882a593Smuzhiyun 		REG_COC_CTL11, 0xF8,
1383*4882a593Smuzhiyun 		REG_COC_CTL17, 0x61,
1384*4882a593Smuzhiyun 		REG_COC_CTL18, 0x46,
1385*4882a593Smuzhiyun 		REG_COC_CTL19, 0x15,
1386*4882a593Smuzhiyun 		REG_COC_CTL1A, 0x01,
1387*4882a593Smuzhiyun 		REG_MHL_COC_CTL3, BIT_MHL_COC_CTL3_COC_AECHO_EN,
1388*4882a593Smuzhiyun 		REG_MHL_COC_CTL4, 0x2D,
1389*4882a593Smuzhiyun 		REG_MHL_COC_CTL5, 0xF9,
1390*4882a593Smuzhiyun 		REG_MSC_HEARTBEAT_CTRL, 0x27,
1391*4882a593Smuzhiyun 	);
1392*4882a593Smuzhiyun 	sii8620_disable_gen2_write_burst(ctx);
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	sii8620_mt_write_stat(ctx, MHL_DST_REG(VERSION), SII8620_MHL_VERSION);
1395*4882a593Smuzhiyun 	sii8620_mt_write_stat(ctx, MHL_DST_REG(CONNECTED_RDY),
1396*4882a593Smuzhiyun 			      MHL_DST_CONN_DCAP_RDY | MHL_DST_CONN_XDEVCAPP_SUPP
1397*4882a593Smuzhiyun 			      | MHL_DST_CONN_POW_STAT);
1398*4882a593Smuzhiyun 	sii8620_mt_set_int(ctx, MHL_INT_REG(RCHANGE), MHL_INT_RC_DCAP_CHG);
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun 
sii8620_emsc_enable(struct sii8620 * ctx)1401*4882a593Smuzhiyun static void sii8620_emsc_enable(struct sii8620 *ctx)
1402*4882a593Smuzhiyun {
1403*4882a593Smuzhiyun 	u8 reg;
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	sii8620_setbits(ctx, REG_GENCTL, BIT_GENCTL_EMSC_EN
1406*4882a593Smuzhiyun 					 | BIT_GENCTL_CLR_EMSC_RFIFO
1407*4882a593Smuzhiyun 					 | BIT_GENCTL_CLR_EMSC_XFIFO, ~0);
1408*4882a593Smuzhiyun 	sii8620_setbits(ctx, REG_GENCTL, BIT_GENCTL_CLR_EMSC_RFIFO
1409*4882a593Smuzhiyun 					 | BIT_GENCTL_CLR_EMSC_XFIFO, 0);
1410*4882a593Smuzhiyun 	sii8620_setbits(ctx, REG_COMMECNT, BIT_COMMECNT_I2C_TO_EMSC_EN, ~0);
1411*4882a593Smuzhiyun 	reg = sii8620_readb(ctx, REG_EMSCINTR);
1412*4882a593Smuzhiyun 	sii8620_write(ctx, REG_EMSCINTR, reg);
1413*4882a593Smuzhiyun 	sii8620_write(ctx, REG_EMSCINTRMASK, BIT_EMSCINTR_SPI_DVLD);
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun 
sii8620_wait_for_fsm_state(struct sii8620 * ctx,u8 state)1416*4882a593Smuzhiyun static int sii8620_wait_for_fsm_state(struct sii8620 *ctx, u8 state)
1417*4882a593Smuzhiyun {
1418*4882a593Smuzhiyun 	int i;
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	for (i = 0; i < 10; ++i) {
1421*4882a593Smuzhiyun 		u8 s = sii8620_readb(ctx, REG_COC_STAT_0);
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 		if ((s & MSK_COC_STAT_0_FSM_STATE) == state)
1424*4882a593Smuzhiyun 			return 0;
1425*4882a593Smuzhiyun 		if (!(s & BIT_COC_STAT_0_PLL_LOCKED))
1426*4882a593Smuzhiyun 			return -EBUSY;
1427*4882a593Smuzhiyun 		usleep_range(4000, 6000);
1428*4882a593Smuzhiyun 	}
1429*4882a593Smuzhiyun 	return -ETIMEDOUT;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun 
sii8620_set_mode(struct sii8620 * ctx,enum sii8620_mode mode)1432*4882a593Smuzhiyun static void sii8620_set_mode(struct sii8620 *ctx, enum sii8620_mode mode)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun 	int ret;
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	if (ctx->mode == mode)
1437*4882a593Smuzhiyun 		return;
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	switch (mode) {
1440*4882a593Smuzhiyun 	case CM_MHL1:
1441*4882a593Smuzhiyun 		sii8620_write_seq_static(ctx,
1442*4882a593Smuzhiyun 			REG_CBUS_MSC_COMPAT_CTRL, 0x02,
1443*4882a593Smuzhiyun 			REG_M3_CTRL, VAL_M3_CTRL_MHL1_2_VALUE,
1444*4882a593Smuzhiyun 			REG_DPD, BIT_DPD_PWRON_PLL | BIT_DPD_PDNTX12
1445*4882a593Smuzhiyun 				| BIT_DPD_OSC_EN,
1446*4882a593Smuzhiyun 			REG_COC_INTR_MASK, 0
1447*4882a593Smuzhiyun 		);
1448*4882a593Smuzhiyun 		ctx->mode = mode;
1449*4882a593Smuzhiyun 		break;
1450*4882a593Smuzhiyun 	case CM_MHL3:
1451*4882a593Smuzhiyun 		sii8620_write(ctx, REG_M3_CTRL, VAL_M3_CTRL_MHL3_VALUE);
1452*4882a593Smuzhiyun 		ctx->mode = mode;
1453*4882a593Smuzhiyun 		return;
1454*4882a593Smuzhiyun 	case CM_ECBUS_S:
1455*4882a593Smuzhiyun 		sii8620_emsc_enable(ctx);
1456*4882a593Smuzhiyun 		sii8620_write_seq_static(ctx,
1457*4882a593Smuzhiyun 			REG_TTXSPINUMS, 4,
1458*4882a593Smuzhiyun 			REG_TRXSPINUMS, 4,
1459*4882a593Smuzhiyun 			REG_TTXHSICNUMS, 0x14,
1460*4882a593Smuzhiyun 			REG_TRXHSICNUMS, 0x14,
1461*4882a593Smuzhiyun 			REG_TTXTOTNUMS, 0x18,
1462*4882a593Smuzhiyun 			REG_TRXTOTNUMS, 0x18,
1463*4882a593Smuzhiyun 			REG_PWD_SRST, BIT_PWD_SRST_COC_DOC_RST
1464*4882a593Smuzhiyun 				      | BIT_PWD_SRST_CBUS_RST_SW_EN,
1465*4882a593Smuzhiyun 			REG_MHL_COC_CTL1, 0xbd,
1466*4882a593Smuzhiyun 			REG_PWD_SRST, BIT_PWD_SRST_CBUS_RST_SW_EN,
1467*4882a593Smuzhiyun 			REG_COC_CTLB, 0x01,
1468*4882a593Smuzhiyun 			REG_COC_CTL0, 0x5c,
1469*4882a593Smuzhiyun 			REG_COC_CTL14, 0x03,
1470*4882a593Smuzhiyun 			REG_COC_CTL15, 0x80,
1471*4882a593Smuzhiyun 			REG_MHL_DP_CTL6, BIT_MHL_DP_CTL6_DP_TAP1_SGN
1472*4882a593Smuzhiyun 					 | BIT_MHL_DP_CTL6_DP_TAP1_EN
1473*4882a593Smuzhiyun 					 | BIT_MHL_DP_CTL6_DT_PREDRV_FEEDCAP_EN,
1474*4882a593Smuzhiyun 			REG_MHL_DP_CTL8, 0x03
1475*4882a593Smuzhiyun 		);
1476*4882a593Smuzhiyun 		ret = sii8620_wait_for_fsm_state(ctx, 0x03);
1477*4882a593Smuzhiyun 		sii8620_write_seq_static(ctx,
1478*4882a593Smuzhiyun 			REG_COC_CTL14, 0x00,
1479*4882a593Smuzhiyun 			REG_COC_CTL15, 0x80
1480*4882a593Smuzhiyun 		);
1481*4882a593Smuzhiyun 		if (!ret)
1482*4882a593Smuzhiyun 			sii8620_write(ctx, REG_CBUS3_CNVT, 0x85);
1483*4882a593Smuzhiyun 		else
1484*4882a593Smuzhiyun 			sii8620_disconnect(ctx);
1485*4882a593Smuzhiyun 		return;
1486*4882a593Smuzhiyun 	case CM_DISCONNECTED:
1487*4882a593Smuzhiyun 		ctx->mode = mode;
1488*4882a593Smuzhiyun 		break;
1489*4882a593Smuzhiyun 	default:
1490*4882a593Smuzhiyun 		dev_err(ctx->dev, "%s mode %d not supported\n", __func__, mode);
1491*4882a593Smuzhiyun 		break;
1492*4882a593Smuzhiyun 	}
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	sii8620_set_auto_zone(ctx);
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	if (mode != CM_MHL1)
1497*4882a593Smuzhiyun 		return;
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
1500*4882a593Smuzhiyun 		REG_MHL_DP_CTL0, 0xBC,
1501*4882a593Smuzhiyun 		REG_MHL_DP_CTL1, 0xBB,
1502*4882a593Smuzhiyun 		REG_MHL_DP_CTL3, 0x48,
1503*4882a593Smuzhiyun 		REG_MHL_DP_CTL5, 0x39,
1504*4882a593Smuzhiyun 		REG_MHL_DP_CTL2, 0x2A,
1505*4882a593Smuzhiyun 		REG_MHL_DP_CTL6, 0x2A,
1506*4882a593Smuzhiyun 		REG_MHL_DP_CTL7, 0x08
1507*4882a593Smuzhiyun 	);
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun 
sii8620_hpd_unplugged(struct sii8620 * ctx)1510*4882a593Smuzhiyun static void sii8620_hpd_unplugged(struct sii8620 *ctx)
1511*4882a593Smuzhiyun {
1512*4882a593Smuzhiyun 	sii8620_disable_hpd(ctx);
1513*4882a593Smuzhiyun 	ctx->sink_type = SINK_NONE;
1514*4882a593Smuzhiyun 	ctx->sink_detected = false;
1515*4882a593Smuzhiyun 	ctx->feature_complete = false;
1516*4882a593Smuzhiyun 	kfree(ctx->edid);
1517*4882a593Smuzhiyun 	ctx->edid = NULL;
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun 
sii8620_disconnect(struct sii8620 * ctx)1520*4882a593Smuzhiyun static void sii8620_disconnect(struct sii8620 *ctx)
1521*4882a593Smuzhiyun {
1522*4882a593Smuzhiyun 	sii8620_disable_gen2_write_burst(ctx);
1523*4882a593Smuzhiyun 	sii8620_stop_video(ctx);
1524*4882a593Smuzhiyun 	msleep(100);
1525*4882a593Smuzhiyun 	sii8620_cbus_reset(ctx);
1526*4882a593Smuzhiyun 	sii8620_set_mode(ctx, CM_DISCONNECTED);
1527*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
1528*4882a593Smuzhiyun 		REG_TX_ZONE_CTL1, 0,
1529*4882a593Smuzhiyun 		REG_MHL_PLL_CTL0, 0x07,
1530*4882a593Smuzhiyun 		REG_COC_CTL0, 0x40,
1531*4882a593Smuzhiyun 		REG_CBUS3_CNVT, 0x84,
1532*4882a593Smuzhiyun 		REG_COC_CTL14, 0x00,
1533*4882a593Smuzhiyun 		REG_COC_CTL0, 0x40,
1534*4882a593Smuzhiyun 		REG_HRXCTRL3, 0x07,
1535*4882a593Smuzhiyun 		REG_MHL_PLL_CTL0, VAL_MHL_PLL_CTL0_HDMI_CLK_RATIO_1X
1536*4882a593Smuzhiyun 			| BIT_MHL_PLL_CTL0_CRYSTAL_CLK_SEL
1537*4882a593Smuzhiyun 			| BIT_MHL_PLL_CTL0_ZONE_MASK_OE,
1538*4882a593Smuzhiyun 		REG_MHL_DP_CTL0, BIT_MHL_DP_CTL0_DP_OE
1539*4882a593Smuzhiyun 			| BIT_MHL_DP_CTL0_TX_OE_OVR,
1540*4882a593Smuzhiyun 		REG_MHL_DP_CTL1, 0xBB,
1541*4882a593Smuzhiyun 		REG_MHL_DP_CTL3, 0x48,
1542*4882a593Smuzhiyun 		REG_MHL_DP_CTL5, 0x3F,
1543*4882a593Smuzhiyun 		REG_MHL_DP_CTL2, 0x2F,
1544*4882a593Smuzhiyun 		REG_MHL_DP_CTL6, 0x2A,
1545*4882a593Smuzhiyun 		REG_MHL_DP_CTL7, 0x03
1546*4882a593Smuzhiyun 	);
1547*4882a593Smuzhiyun 	sii8620_hpd_unplugged(ctx);
1548*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
1549*4882a593Smuzhiyun 		REG_M3_CTRL, VAL_M3_CTRL_MHL3_VALUE,
1550*4882a593Smuzhiyun 		REG_MHL_COC_CTL1, 0x07,
1551*4882a593Smuzhiyun 		REG_DISC_CTRL4, VAL_DISC_CTRL4(VAL_PUP_OFF, VAL_PUP_20K),
1552*4882a593Smuzhiyun 		REG_DISC_CTRL8, 0x00,
1553*4882a593Smuzhiyun 		REG_DISC_CTRL9, BIT_DISC_CTRL9_WAKE_DRVFLT
1554*4882a593Smuzhiyun 			| BIT_DISC_CTRL9_WAKE_PULSE_BYPASS,
1555*4882a593Smuzhiyun 		REG_INT_CTRL, 0x00,
1556*4882a593Smuzhiyun 		REG_MSC_HEARTBEAT_CTRL, 0x27,
1557*4882a593Smuzhiyun 		REG_DISC_CTRL1, 0x25,
1558*4882a593Smuzhiyun 		REG_CBUS_DISC_INTR0, (u8)~BIT_RGND_READY_INT,
1559*4882a593Smuzhiyun 		REG_CBUS_DISC_INTR0_MASK, BIT_RGND_READY_INT,
1560*4882a593Smuzhiyun 		REG_MDT_INT_1, 0xff,
1561*4882a593Smuzhiyun 		REG_MDT_INT_1_MASK, 0x00,
1562*4882a593Smuzhiyun 		REG_MDT_INT_0, 0xff,
1563*4882a593Smuzhiyun 		REG_MDT_INT_0_MASK, 0x00,
1564*4882a593Smuzhiyun 		REG_COC_INTR, 0xff,
1565*4882a593Smuzhiyun 		REG_COC_INTR_MASK, 0x00,
1566*4882a593Smuzhiyun 		REG_TRXINTH, 0xff,
1567*4882a593Smuzhiyun 		REG_TRXINTMH, 0x00,
1568*4882a593Smuzhiyun 		REG_CBUS_INT_0, 0xff,
1569*4882a593Smuzhiyun 		REG_CBUS_INT_0_MASK, 0x00,
1570*4882a593Smuzhiyun 		REG_CBUS_INT_1, 0xff,
1571*4882a593Smuzhiyun 		REG_CBUS_INT_1_MASK, 0x00,
1572*4882a593Smuzhiyun 		REG_EMSCINTR, 0xff,
1573*4882a593Smuzhiyun 		REG_EMSCINTRMASK, 0x00,
1574*4882a593Smuzhiyun 		REG_EMSCINTR1, 0xff,
1575*4882a593Smuzhiyun 		REG_EMSCINTRMASK1, 0x00,
1576*4882a593Smuzhiyun 		REG_INTR8, 0xff,
1577*4882a593Smuzhiyun 		REG_INTR8_MASK, 0x00,
1578*4882a593Smuzhiyun 		REG_TPI_INTR_ST0, 0xff,
1579*4882a593Smuzhiyun 		REG_TPI_INTR_EN, 0x00,
1580*4882a593Smuzhiyun 		REG_HDCP2X_INTR0, 0xff,
1581*4882a593Smuzhiyun 		REG_HDCP2X_INTR0_MASK, 0x00,
1582*4882a593Smuzhiyun 		REG_INTR9, 0xff,
1583*4882a593Smuzhiyun 		REG_INTR9_MASK, 0x00,
1584*4882a593Smuzhiyun 		REG_INTR3, 0xff,
1585*4882a593Smuzhiyun 		REG_INTR3_MASK, 0x00,
1586*4882a593Smuzhiyun 		REG_INTR5, 0xff,
1587*4882a593Smuzhiyun 		REG_INTR5_MASK, 0x00,
1588*4882a593Smuzhiyun 		REG_INTR2, 0xff,
1589*4882a593Smuzhiyun 		REG_INTR2_MASK, 0x00,
1590*4882a593Smuzhiyun 	);
1591*4882a593Smuzhiyun 	memset(ctx->stat, 0, sizeof(ctx->stat));
1592*4882a593Smuzhiyun 	memset(ctx->xstat, 0, sizeof(ctx->xstat));
1593*4882a593Smuzhiyun 	memset(ctx->devcap, 0, sizeof(ctx->devcap));
1594*4882a593Smuzhiyun 	memset(ctx->xdevcap, 0, sizeof(ctx->xdevcap));
1595*4882a593Smuzhiyun 	ctx->devcap_read = false;
1596*4882a593Smuzhiyun 	ctx->cbus_status = 0;
1597*4882a593Smuzhiyun 	sii8620_mt_cleanup(ctx);
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun 
sii8620_mhl_disconnected(struct sii8620 * ctx)1600*4882a593Smuzhiyun static void sii8620_mhl_disconnected(struct sii8620 *ctx)
1601*4882a593Smuzhiyun {
1602*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
1603*4882a593Smuzhiyun 		REG_DISC_CTRL4, VAL_DISC_CTRL4(VAL_PUP_OFF, VAL_PUP_20K),
1604*4882a593Smuzhiyun 		REG_CBUS_MSC_COMPAT_CTRL,
1605*4882a593Smuzhiyun 			BIT_CBUS_MSC_COMPAT_CTRL_XDEVCAP_EN
1606*4882a593Smuzhiyun 	);
1607*4882a593Smuzhiyun 	sii8620_disconnect(ctx);
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun 
sii8620_irq_disc(struct sii8620 * ctx)1610*4882a593Smuzhiyun static void sii8620_irq_disc(struct sii8620 *ctx)
1611*4882a593Smuzhiyun {
1612*4882a593Smuzhiyun 	u8 stat = sii8620_readb(ctx, REG_CBUS_DISC_INTR0);
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	if (stat & VAL_CBUS_MHL_DISCON)
1615*4882a593Smuzhiyun 		sii8620_mhl_disconnected(ctx);
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	if (stat & BIT_RGND_READY_INT) {
1618*4882a593Smuzhiyun 		u8 stat2 = sii8620_readb(ctx, REG_DISC_STAT2);
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 		if ((stat2 & MSK_DISC_STAT2_RGND) == VAL_RGND_1K) {
1621*4882a593Smuzhiyun 			sii8620_mhl_discover(ctx);
1622*4882a593Smuzhiyun 		} else {
1623*4882a593Smuzhiyun 			sii8620_write_seq_static(ctx,
1624*4882a593Smuzhiyun 				REG_DISC_CTRL9, BIT_DISC_CTRL9_WAKE_DRVFLT
1625*4882a593Smuzhiyun 					| BIT_DISC_CTRL9_NOMHL_EST
1626*4882a593Smuzhiyun 					| BIT_DISC_CTRL9_WAKE_PULSE_BYPASS,
1627*4882a593Smuzhiyun 				REG_CBUS_DISC_INTR0_MASK, BIT_RGND_READY_INT
1628*4882a593Smuzhiyun 					| BIT_CBUS_MHL3_DISCON_INT
1629*4882a593Smuzhiyun 					| BIT_CBUS_MHL12_DISCON_INT
1630*4882a593Smuzhiyun 					| BIT_NOT_MHL_EST_INT
1631*4882a593Smuzhiyun 			);
1632*4882a593Smuzhiyun 		}
1633*4882a593Smuzhiyun 	}
1634*4882a593Smuzhiyun 	if (stat & BIT_MHL_EST_INT)
1635*4882a593Smuzhiyun 		sii8620_mhl_init(ctx);
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	sii8620_write(ctx, REG_CBUS_DISC_INTR0, stat);
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun 
sii8620_read_burst(struct sii8620 * ctx)1640*4882a593Smuzhiyun static void sii8620_read_burst(struct sii8620 *ctx)
1641*4882a593Smuzhiyun {
1642*4882a593Smuzhiyun 	u8 buf[17];
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 	sii8620_read_buf(ctx, REG_MDT_RCV_READ_PORT, buf, ARRAY_SIZE(buf));
1645*4882a593Smuzhiyun 	sii8620_write(ctx, REG_MDT_RCV_CTRL, BIT_MDT_RCV_CTRL_MDT_RCV_EN |
1646*4882a593Smuzhiyun 		      BIT_MDT_RCV_CTRL_MDT_DELAY_RCV_EN |
1647*4882a593Smuzhiyun 		      BIT_MDT_RCV_CTRL_MDT_RFIFO_CLR_CUR);
1648*4882a593Smuzhiyun 	sii8620_readb(ctx, REG_MDT_RFIFO_STAT);
1649*4882a593Smuzhiyun }
1650*4882a593Smuzhiyun 
sii8620_irq_g2wb(struct sii8620 * ctx)1651*4882a593Smuzhiyun static void sii8620_irq_g2wb(struct sii8620 *ctx)
1652*4882a593Smuzhiyun {
1653*4882a593Smuzhiyun 	u8 stat = sii8620_readb(ctx, REG_MDT_INT_0);
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	if (stat & BIT_MDT_IDLE_AFTER_HAWB_DISABLE)
1656*4882a593Smuzhiyun 		if (sii8620_is_mhl3(ctx))
1657*4882a593Smuzhiyun 			sii8620_mt_set_int(ctx, MHL_INT_REG(RCHANGE),
1658*4882a593Smuzhiyun 				MHL_INT_RC_FEAT_COMPLETE);
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	if (stat & BIT_MDT_RFIFO_DATA_RDY)
1661*4882a593Smuzhiyun 		sii8620_read_burst(ctx);
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	if (stat & BIT_MDT_XFIFO_EMPTY)
1664*4882a593Smuzhiyun 		sii8620_write(ctx, REG_MDT_XMIT_CTRL, 0);
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	sii8620_write(ctx, REG_MDT_INT_0, stat);
1667*4882a593Smuzhiyun }
1668*4882a593Smuzhiyun 
sii8620_status_dcap_ready(struct sii8620 * ctx)1669*4882a593Smuzhiyun static void sii8620_status_dcap_ready(struct sii8620 *ctx)
1670*4882a593Smuzhiyun {
1671*4882a593Smuzhiyun 	enum sii8620_mode mode;
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	mode = ctx->stat[MHL_DST_VERSION] >= 0x30 ? CM_MHL3 : CM_MHL1;
1674*4882a593Smuzhiyun 	if (mode > ctx->mode)
1675*4882a593Smuzhiyun 		sii8620_set_mode(ctx, mode);
1676*4882a593Smuzhiyun 	sii8620_peer_specific_init(ctx);
1677*4882a593Smuzhiyun 	sii8620_write(ctx, REG_INTR9_MASK, BIT_INTR9_DEVCAP_DONE
1678*4882a593Smuzhiyun 		      | BIT_INTR9_EDID_DONE | BIT_INTR9_EDID_ERROR);
1679*4882a593Smuzhiyun }
1680*4882a593Smuzhiyun 
sii8620_status_changed_path(struct sii8620 * ctx)1681*4882a593Smuzhiyun static void sii8620_status_changed_path(struct sii8620 *ctx)
1682*4882a593Smuzhiyun {
1683*4882a593Smuzhiyun 	u8 link_mode;
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	if (ctx->use_packed_pixel)
1686*4882a593Smuzhiyun 		link_mode = MHL_DST_LM_CLK_MODE_PACKED_PIXEL;
1687*4882a593Smuzhiyun 	else
1688*4882a593Smuzhiyun 		link_mode = MHL_DST_LM_CLK_MODE_NORMAL;
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	if (ctx->stat[MHL_DST_LINK_MODE] & MHL_DST_LM_PATH_ENABLED)
1691*4882a593Smuzhiyun 		link_mode |= MHL_DST_LM_PATH_ENABLED;
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 	sii8620_mt_write_stat(ctx, MHL_DST_REG(LINK_MODE),
1694*4882a593Smuzhiyun 			      link_mode);
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun 
sii8620_msc_mr_write_stat(struct sii8620 * ctx)1697*4882a593Smuzhiyun static void sii8620_msc_mr_write_stat(struct sii8620 *ctx)
1698*4882a593Smuzhiyun {
1699*4882a593Smuzhiyun 	u8 st[MHL_DST_SIZE], xst[MHL_XDS_SIZE];
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	sii8620_read_buf(ctx, REG_MHL_STAT_0, st, MHL_DST_SIZE);
1702*4882a593Smuzhiyun 	sii8620_read_buf(ctx, REG_MHL_EXTSTAT_0, xst, MHL_XDS_SIZE);
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun 	sii8620_update_array(ctx->stat, st, MHL_DST_SIZE);
1705*4882a593Smuzhiyun 	sii8620_update_array(ctx->xstat, xst, MHL_XDS_SIZE);
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	if (ctx->stat[MHL_DST_CONNECTED_RDY] & st[MHL_DST_CONNECTED_RDY] &
1708*4882a593Smuzhiyun 	    MHL_DST_CONN_DCAP_RDY) {
1709*4882a593Smuzhiyun 		sii8620_status_dcap_ready(ctx);
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 		if (!sii8620_is_mhl3(ctx))
1712*4882a593Smuzhiyun 			sii8620_mt_read_devcap(ctx, false);
1713*4882a593Smuzhiyun 	}
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	if (st[MHL_DST_LINK_MODE] & MHL_DST_LM_PATH_ENABLED)
1716*4882a593Smuzhiyun 		sii8620_status_changed_path(ctx);
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun 
sii8620_ecbus_up(struct sii8620 * ctx,int ret)1719*4882a593Smuzhiyun static void sii8620_ecbus_up(struct sii8620 *ctx, int ret)
1720*4882a593Smuzhiyun {
1721*4882a593Smuzhiyun 	if (ret < 0)
1722*4882a593Smuzhiyun 		return;
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	sii8620_set_mode(ctx, CM_ECBUS_S);
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun 
sii8620_got_ecbus_speed(struct sii8620 * ctx,int ret)1727*4882a593Smuzhiyun static void sii8620_got_ecbus_speed(struct sii8620 *ctx, int ret)
1728*4882a593Smuzhiyun {
1729*4882a593Smuzhiyun 	if (ret < 0)
1730*4882a593Smuzhiyun 		return;
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	sii8620_mt_write_stat(ctx, MHL_XDS_REG(CURR_ECBUS_MODE),
1733*4882a593Smuzhiyun 			      MHL_XDS_ECBUS_S | MHL_XDS_SLOT_MODE_8BIT);
1734*4882a593Smuzhiyun 	sii8620_mt_rap(ctx, MHL_RAP_CBUS_MODE_UP);
1735*4882a593Smuzhiyun 	sii8620_mt_set_cont(ctx, sii8620_ecbus_up);
1736*4882a593Smuzhiyun }
1737*4882a593Smuzhiyun 
sii8620_mhl_burst_emsc_support_set(struct mhl_burst_emsc_support * d,enum mhl_burst_id id)1738*4882a593Smuzhiyun static void sii8620_mhl_burst_emsc_support_set(struct mhl_burst_emsc_support *d,
1739*4882a593Smuzhiyun 	enum mhl_burst_id id)
1740*4882a593Smuzhiyun {
1741*4882a593Smuzhiyun 	sii8620_mhl_burst_hdr_set(&d->hdr, MHL_BURST_ID_EMSC_SUPPORT);
1742*4882a593Smuzhiyun 	d->num_entries = 1;
1743*4882a593Smuzhiyun 	d->burst_id[0] = cpu_to_be16(id);
1744*4882a593Smuzhiyun }
1745*4882a593Smuzhiyun 
sii8620_send_features(struct sii8620 * ctx)1746*4882a593Smuzhiyun static void sii8620_send_features(struct sii8620 *ctx)
1747*4882a593Smuzhiyun {
1748*4882a593Smuzhiyun 	u8 buf[16];
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	sii8620_write(ctx, REG_MDT_XMIT_CTRL, BIT_MDT_XMIT_CTRL_EN
1751*4882a593Smuzhiyun 		| BIT_MDT_XMIT_CTRL_FIXED_BURST_LEN);
1752*4882a593Smuzhiyun 	sii8620_mhl_burst_emsc_support_set((void *)buf,
1753*4882a593Smuzhiyun 		MHL_BURST_ID_HID_PAYLOAD);
1754*4882a593Smuzhiyun 	sii8620_write_buf(ctx, REG_MDT_XMIT_WRITE_PORT, buf, ARRAY_SIZE(buf));
1755*4882a593Smuzhiyun }
1756*4882a593Smuzhiyun 
sii8620_rcp_consume(struct sii8620 * ctx,u8 scancode)1757*4882a593Smuzhiyun static bool sii8620_rcp_consume(struct sii8620 *ctx, u8 scancode)
1758*4882a593Smuzhiyun {
1759*4882a593Smuzhiyun 	bool pressed = !(scancode & MHL_RCP_KEY_RELEASED_MASK);
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	scancode &= MHL_RCP_KEY_ID_MASK;
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_RC_CORE) || !ctx->rc_dev)
1764*4882a593Smuzhiyun 		return false;
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	if (pressed)
1767*4882a593Smuzhiyun 		rc_keydown(ctx->rc_dev, RC_PROTO_CEC, scancode, 0);
1768*4882a593Smuzhiyun 	else
1769*4882a593Smuzhiyun 		rc_keyup(ctx->rc_dev);
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun 	return true;
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun 
sii8620_msc_mr_set_int(struct sii8620 * ctx)1774*4882a593Smuzhiyun static void sii8620_msc_mr_set_int(struct sii8620 *ctx)
1775*4882a593Smuzhiyun {
1776*4882a593Smuzhiyun 	u8 ints[MHL_INT_SIZE];
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	sii8620_read_buf(ctx, REG_MHL_INT_0, ints, MHL_INT_SIZE);
1779*4882a593Smuzhiyun 	sii8620_write_buf(ctx, REG_MHL_INT_0, ints, MHL_INT_SIZE);
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	if (ints[MHL_INT_RCHANGE] & MHL_INT_RC_DCAP_CHG) {
1782*4882a593Smuzhiyun 		switch (ctx->mode) {
1783*4882a593Smuzhiyun 		case CM_MHL3:
1784*4882a593Smuzhiyun 			sii8620_mt_read_xdevcap_reg(ctx, MHL_XDC_ECBUS_SPEEDS);
1785*4882a593Smuzhiyun 			sii8620_mt_set_cont(ctx, sii8620_got_ecbus_speed);
1786*4882a593Smuzhiyun 			break;
1787*4882a593Smuzhiyun 		case CM_ECBUS_S:
1788*4882a593Smuzhiyun 			sii8620_mt_read_devcap(ctx, true);
1789*4882a593Smuzhiyun 			break;
1790*4882a593Smuzhiyun 		default:
1791*4882a593Smuzhiyun 			break;
1792*4882a593Smuzhiyun 		}
1793*4882a593Smuzhiyun 	}
1794*4882a593Smuzhiyun 	if (ints[MHL_INT_RCHANGE] & MHL_INT_RC_FEAT_REQ)
1795*4882a593Smuzhiyun 		sii8620_send_features(ctx);
1796*4882a593Smuzhiyun 	if (ints[MHL_INT_RCHANGE] & MHL_INT_RC_FEAT_COMPLETE) {
1797*4882a593Smuzhiyun 		ctx->feature_complete = true;
1798*4882a593Smuzhiyun 		if (ctx->edid)
1799*4882a593Smuzhiyun 			sii8620_enable_hpd(ctx);
1800*4882a593Smuzhiyun 	}
1801*4882a593Smuzhiyun }
1802*4882a593Smuzhiyun 
sii8620_msc_msg_first(struct sii8620 * ctx)1803*4882a593Smuzhiyun static struct sii8620_mt_msg *sii8620_msc_msg_first(struct sii8620 *ctx)
1804*4882a593Smuzhiyun {
1805*4882a593Smuzhiyun 	struct device *dev = ctx->dev;
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	if (list_empty(&ctx->mt_queue)) {
1808*4882a593Smuzhiyun 		dev_err(dev, "unexpected MSC MT response\n");
1809*4882a593Smuzhiyun 		return NULL;
1810*4882a593Smuzhiyun 	}
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 	return list_first_entry(&ctx->mt_queue, struct sii8620_mt_msg, node);
1813*4882a593Smuzhiyun }
1814*4882a593Smuzhiyun 
sii8620_msc_mt_done(struct sii8620 * ctx)1815*4882a593Smuzhiyun static void sii8620_msc_mt_done(struct sii8620 *ctx)
1816*4882a593Smuzhiyun {
1817*4882a593Smuzhiyun 	struct sii8620_mt_msg *msg = sii8620_msc_msg_first(ctx);
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 	if (!msg)
1820*4882a593Smuzhiyun 		return;
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	msg->ret = sii8620_readb(ctx, REG_MSC_MT_RCVD_DATA0);
1823*4882a593Smuzhiyun 	ctx->mt_state = MT_STATE_DONE;
1824*4882a593Smuzhiyun }
1825*4882a593Smuzhiyun 
sii8620_msc_mr_msc_msg(struct sii8620 * ctx)1826*4882a593Smuzhiyun static void sii8620_msc_mr_msc_msg(struct sii8620 *ctx)
1827*4882a593Smuzhiyun {
1828*4882a593Smuzhiyun 	struct sii8620_mt_msg *msg;
1829*4882a593Smuzhiyun 	u8 buf[2];
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	sii8620_read_buf(ctx, REG_MSC_MR_MSC_MSG_RCVD_1ST_DATA, buf, 2);
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	switch (buf[0]) {
1834*4882a593Smuzhiyun 	case MHL_MSC_MSG_RAPK:
1835*4882a593Smuzhiyun 		msg = sii8620_msc_msg_first(ctx);
1836*4882a593Smuzhiyun 		if (!msg)
1837*4882a593Smuzhiyun 			return;
1838*4882a593Smuzhiyun 		msg->ret = buf[1];
1839*4882a593Smuzhiyun 		ctx->mt_state = MT_STATE_DONE;
1840*4882a593Smuzhiyun 		break;
1841*4882a593Smuzhiyun 	case MHL_MSC_MSG_RCP:
1842*4882a593Smuzhiyun 		if (!sii8620_rcp_consume(ctx, buf[1]))
1843*4882a593Smuzhiyun 			sii8620_mt_rcpe(ctx,
1844*4882a593Smuzhiyun 					MHL_RCPE_STATUS_INEFFECTIVE_KEY_CODE);
1845*4882a593Smuzhiyun 		sii8620_mt_rcpk(ctx, buf[1]);
1846*4882a593Smuzhiyun 		break;
1847*4882a593Smuzhiyun 	default:
1848*4882a593Smuzhiyun 		dev_err(ctx->dev, "%s message type %d,%d not supported",
1849*4882a593Smuzhiyun 			__func__, buf[0], buf[1]);
1850*4882a593Smuzhiyun 	}
1851*4882a593Smuzhiyun }
1852*4882a593Smuzhiyun 
sii8620_irq_msc(struct sii8620 * ctx)1853*4882a593Smuzhiyun static void sii8620_irq_msc(struct sii8620 *ctx)
1854*4882a593Smuzhiyun {
1855*4882a593Smuzhiyun 	u8 stat = sii8620_readb(ctx, REG_CBUS_INT_0);
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	if (stat & ~BIT_CBUS_HPD_CHG)
1858*4882a593Smuzhiyun 		sii8620_write(ctx, REG_CBUS_INT_0, stat & ~BIT_CBUS_HPD_CHG);
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	if (stat & BIT_CBUS_HPD_CHG) {
1861*4882a593Smuzhiyun 		u8 cbus_stat = sii8620_readb(ctx, REG_CBUS_STATUS);
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 		if ((cbus_stat ^ ctx->cbus_status) & BIT_CBUS_STATUS_CBUS_HPD) {
1864*4882a593Smuzhiyun 			sii8620_write(ctx, REG_CBUS_INT_0, BIT_CBUS_HPD_CHG);
1865*4882a593Smuzhiyun 		} else {
1866*4882a593Smuzhiyun 			stat ^= BIT_CBUS_STATUS_CBUS_HPD;
1867*4882a593Smuzhiyun 			cbus_stat ^= BIT_CBUS_STATUS_CBUS_HPD;
1868*4882a593Smuzhiyun 		}
1869*4882a593Smuzhiyun 		ctx->cbus_status = cbus_stat;
1870*4882a593Smuzhiyun 	}
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 	if (stat & BIT_CBUS_MSC_MR_WRITE_STAT)
1873*4882a593Smuzhiyun 		sii8620_msc_mr_write_stat(ctx);
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun 	if (stat & BIT_CBUS_HPD_CHG) {
1876*4882a593Smuzhiyun 		if (ctx->cbus_status & BIT_CBUS_STATUS_CBUS_HPD) {
1877*4882a593Smuzhiyun 			ctx->sink_detected = true;
1878*4882a593Smuzhiyun 			sii8620_identify_sink(ctx);
1879*4882a593Smuzhiyun 		} else {
1880*4882a593Smuzhiyun 			sii8620_hpd_unplugged(ctx);
1881*4882a593Smuzhiyun 		}
1882*4882a593Smuzhiyun 	}
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	if (stat & BIT_CBUS_MSC_MR_SET_INT)
1885*4882a593Smuzhiyun 		sii8620_msc_mr_set_int(ctx);
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 	if (stat & BIT_CBUS_MSC_MT_DONE)
1888*4882a593Smuzhiyun 		sii8620_msc_mt_done(ctx);
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun 	if (stat & BIT_CBUS_MSC_MR_MSC_MSG)
1891*4882a593Smuzhiyun 		sii8620_msc_mr_msc_msg(ctx);
1892*4882a593Smuzhiyun }
1893*4882a593Smuzhiyun 
sii8620_irq_coc(struct sii8620 * ctx)1894*4882a593Smuzhiyun static void sii8620_irq_coc(struct sii8620 *ctx)
1895*4882a593Smuzhiyun {
1896*4882a593Smuzhiyun 	u8 stat = sii8620_readb(ctx, REG_COC_INTR);
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	if (stat & BIT_COC_CALIBRATION_DONE) {
1899*4882a593Smuzhiyun 		u8 cstat = sii8620_readb(ctx, REG_COC_STAT_0);
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 		cstat &= BIT_COC_STAT_0_PLL_LOCKED | MSK_COC_STAT_0_FSM_STATE;
1902*4882a593Smuzhiyun 		if (cstat == (BIT_COC_STAT_0_PLL_LOCKED | 0x02)) {
1903*4882a593Smuzhiyun 			sii8620_write_seq_static(ctx,
1904*4882a593Smuzhiyun 				REG_COC_CTLB, 0,
1905*4882a593Smuzhiyun 				REG_TRXINTMH, BIT_TDM_INTR_SYNC_DATA
1906*4882a593Smuzhiyun 					      | BIT_TDM_INTR_SYNC_WAIT
1907*4882a593Smuzhiyun 			);
1908*4882a593Smuzhiyun 		}
1909*4882a593Smuzhiyun 	}
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	sii8620_write(ctx, REG_COC_INTR, stat);
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun 
sii8620_irq_merr(struct sii8620 * ctx)1914*4882a593Smuzhiyun static void sii8620_irq_merr(struct sii8620 *ctx)
1915*4882a593Smuzhiyun {
1916*4882a593Smuzhiyun 	u8 stat = sii8620_readb(ctx, REG_CBUS_INT_1);
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun 	sii8620_write(ctx, REG_CBUS_INT_1, stat);
1919*4882a593Smuzhiyun }
1920*4882a593Smuzhiyun 
sii8620_irq_edid(struct sii8620 * ctx)1921*4882a593Smuzhiyun static void sii8620_irq_edid(struct sii8620 *ctx)
1922*4882a593Smuzhiyun {
1923*4882a593Smuzhiyun 	u8 stat = sii8620_readb(ctx, REG_INTR9);
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun 	sii8620_write(ctx, REG_INTR9, stat);
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun 	if (stat & BIT_INTR9_DEVCAP_DONE)
1928*4882a593Smuzhiyun 		ctx->mt_state = MT_STATE_DONE;
1929*4882a593Smuzhiyun }
1930*4882a593Smuzhiyun 
sii8620_irq_scdt(struct sii8620 * ctx)1931*4882a593Smuzhiyun static void sii8620_irq_scdt(struct sii8620 *ctx)
1932*4882a593Smuzhiyun {
1933*4882a593Smuzhiyun 	u8 stat = sii8620_readb(ctx, REG_INTR5);
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun 	if (stat & BIT_INTR_SCDT_CHANGE) {
1936*4882a593Smuzhiyun 		u8 cstat = sii8620_readb(ctx, REG_TMDS_CSTAT_P3);
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 		if (cstat & BIT_TMDS_CSTAT_P3_SCDT)
1939*4882a593Smuzhiyun 			sii8620_start_video(ctx);
1940*4882a593Smuzhiyun 	}
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun 	sii8620_write(ctx, REG_INTR5, stat);
1943*4882a593Smuzhiyun }
1944*4882a593Smuzhiyun 
sii8620_got_xdevcap(struct sii8620 * ctx,int ret)1945*4882a593Smuzhiyun static void sii8620_got_xdevcap(struct sii8620 *ctx, int ret)
1946*4882a593Smuzhiyun {
1947*4882a593Smuzhiyun 	if (ret < 0)
1948*4882a593Smuzhiyun 		return;
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun 	sii8620_mt_read_devcap(ctx, false);
1951*4882a593Smuzhiyun }
1952*4882a593Smuzhiyun 
sii8620_irq_tdm(struct sii8620 * ctx)1953*4882a593Smuzhiyun static void sii8620_irq_tdm(struct sii8620 *ctx)
1954*4882a593Smuzhiyun {
1955*4882a593Smuzhiyun 	u8 stat = sii8620_readb(ctx, REG_TRXINTH);
1956*4882a593Smuzhiyun 	u8 tdm = sii8620_readb(ctx, REG_TRXSTA2);
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun 	if ((tdm & MSK_TDM_SYNCHRONIZED) == VAL_TDM_SYNCHRONIZED) {
1959*4882a593Smuzhiyun 		ctx->mode = CM_ECBUS_S;
1960*4882a593Smuzhiyun 		ctx->burst.rx_ack = 0;
1961*4882a593Smuzhiyun 		ctx->burst.r_size = SII8620_BURST_BUF_LEN;
1962*4882a593Smuzhiyun 		sii8620_burst_tx_rbuf_info(ctx, SII8620_BURST_BUF_LEN);
1963*4882a593Smuzhiyun 		sii8620_mt_read_devcap(ctx, true);
1964*4882a593Smuzhiyun 		sii8620_mt_set_cont(ctx, sii8620_got_xdevcap);
1965*4882a593Smuzhiyun 	} else {
1966*4882a593Smuzhiyun 		sii8620_write_seq_static(ctx,
1967*4882a593Smuzhiyun 			REG_MHL_PLL_CTL2, 0,
1968*4882a593Smuzhiyun 			REG_MHL_PLL_CTL2, BIT_MHL_PLL_CTL2_CLKDETECT_EN
1969*4882a593Smuzhiyun 		);
1970*4882a593Smuzhiyun 	}
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 	sii8620_write(ctx, REG_TRXINTH, stat);
1973*4882a593Smuzhiyun }
1974*4882a593Smuzhiyun 
sii8620_irq_block(struct sii8620 * ctx)1975*4882a593Smuzhiyun static void sii8620_irq_block(struct sii8620 *ctx)
1976*4882a593Smuzhiyun {
1977*4882a593Smuzhiyun 	u8 stat = sii8620_readb(ctx, REG_EMSCINTR);
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun 	if (stat & BIT_EMSCINTR_SPI_DVLD) {
1980*4882a593Smuzhiyun 		u8 bstat = sii8620_readb(ctx, REG_SPIBURSTSTAT);
1981*4882a593Smuzhiyun 
1982*4882a593Smuzhiyun 		if (bstat & BIT_SPIBURSTSTAT_EMSC_NORMAL_MODE)
1983*4882a593Smuzhiyun 			sii8620_burst_receive(ctx);
1984*4882a593Smuzhiyun 	}
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 	sii8620_write(ctx, REG_EMSCINTR, stat);
1987*4882a593Smuzhiyun }
1988*4882a593Smuzhiyun 
sii8620_irq_ddc(struct sii8620 * ctx)1989*4882a593Smuzhiyun static void sii8620_irq_ddc(struct sii8620 *ctx)
1990*4882a593Smuzhiyun {
1991*4882a593Smuzhiyun 	u8 stat = sii8620_readb(ctx, REG_INTR3);
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 	if (stat & BIT_DDC_CMD_DONE) {
1994*4882a593Smuzhiyun 		sii8620_write(ctx, REG_INTR3_MASK, 0);
1995*4882a593Smuzhiyun 		if (sii8620_is_mhl3(ctx) && !ctx->feature_complete)
1996*4882a593Smuzhiyun 			sii8620_mt_set_int(ctx, MHL_INT_REG(RCHANGE),
1997*4882a593Smuzhiyun 					   MHL_INT_RC_FEAT_REQ);
1998*4882a593Smuzhiyun 		else
1999*4882a593Smuzhiyun 			sii8620_enable_hpd(ctx);
2000*4882a593Smuzhiyun 	}
2001*4882a593Smuzhiyun 	sii8620_write(ctx, REG_INTR3, stat);
2002*4882a593Smuzhiyun }
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun /* endian agnostic, non-volatile version of test_bit */
sii8620_test_bit(unsigned int nr,const u8 * addr)2005*4882a593Smuzhiyun static bool sii8620_test_bit(unsigned int nr, const u8 *addr)
2006*4882a593Smuzhiyun {
2007*4882a593Smuzhiyun 	return 1 & (addr[nr / BITS_PER_BYTE] >> (nr % BITS_PER_BYTE));
2008*4882a593Smuzhiyun }
2009*4882a593Smuzhiyun 
sii8620_irq_thread(int irq,void * data)2010*4882a593Smuzhiyun static irqreturn_t sii8620_irq_thread(int irq, void *data)
2011*4882a593Smuzhiyun {
2012*4882a593Smuzhiyun 	static const struct {
2013*4882a593Smuzhiyun 		int bit;
2014*4882a593Smuzhiyun 		void (*handler)(struct sii8620 *ctx);
2015*4882a593Smuzhiyun 	} irq_vec[] = {
2016*4882a593Smuzhiyun 		{ BIT_FAST_INTR_STAT_DISC, sii8620_irq_disc },
2017*4882a593Smuzhiyun 		{ BIT_FAST_INTR_STAT_G2WB, sii8620_irq_g2wb },
2018*4882a593Smuzhiyun 		{ BIT_FAST_INTR_STAT_COC, sii8620_irq_coc },
2019*4882a593Smuzhiyun 		{ BIT_FAST_INTR_STAT_TDM, sii8620_irq_tdm },
2020*4882a593Smuzhiyun 		{ BIT_FAST_INTR_STAT_MSC, sii8620_irq_msc },
2021*4882a593Smuzhiyun 		{ BIT_FAST_INTR_STAT_MERR, sii8620_irq_merr },
2022*4882a593Smuzhiyun 		{ BIT_FAST_INTR_STAT_BLOCK, sii8620_irq_block },
2023*4882a593Smuzhiyun 		{ BIT_FAST_INTR_STAT_EDID, sii8620_irq_edid },
2024*4882a593Smuzhiyun 		{ BIT_FAST_INTR_STAT_DDC, sii8620_irq_ddc },
2025*4882a593Smuzhiyun 		{ BIT_FAST_INTR_STAT_SCDT, sii8620_irq_scdt },
2026*4882a593Smuzhiyun 	};
2027*4882a593Smuzhiyun 	struct sii8620 *ctx = data;
2028*4882a593Smuzhiyun 	u8 stats[LEN_FAST_INTR_STAT];
2029*4882a593Smuzhiyun 	int i, ret;
2030*4882a593Smuzhiyun 
2031*4882a593Smuzhiyun 	mutex_lock(&ctx->lock);
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun 	sii8620_read_buf(ctx, REG_FAST_INTR_STAT, stats, ARRAY_SIZE(stats));
2034*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(irq_vec); ++i)
2035*4882a593Smuzhiyun 		if (sii8620_test_bit(irq_vec[i].bit, stats))
2036*4882a593Smuzhiyun 			irq_vec[i].handler(ctx);
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	sii8620_burst_rx_all(ctx);
2039*4882a593Smuzhiyun 	sii8620_mt_work(ctx);
2040*4882a593Smuzhiyun 	sii8620_burst_send(ctx);
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun 	ret = sii8620_clear_error(ctx);
2043*4882a593Smuzhiyun 	if (ret) {
2044*4882a593Smuzhiyun 		dev_err(ctx->dev, "Error during IRQ handling, %d.\n", ret);
2045*4882a593Smuzhiyun 		sii8620_mhl_disconnected(ctx);
2046*4882a593Smuzhiyun 	}
2047*4882a593Smuzhiyun 	mutex_unlock(&ctx->lock);
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun 	return IRQ_HANDLED;
2050*4882a593Smuzhiyun }
2051*4882a593Smuzhiyun 
sii8620_cable_in(struct sii8620 * ctx)2052*4882a593Smuzhiyun static void sii8620_cable_in(struct sii8620 *ctx)
2053*4882a593Smuzhiyun {
2054*4882a593Smuzhiyun 	struct device *dev = ctx->dev;
2055*4882a593Smuzhiyun 	u8 ver[5];
2056*4882a593Smuzhiyun 	int ret;
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun 	ret = sii8620_hw_on(ctx);
2059*4882a593Smuzhiyun 	if (ret) {
2060*4882a593Smuzhiyun 		dev_err(dev, "Error powering on, %d.\n", ret);
2061*4882a593Smuzhiyun 		return;
2062*4882a593Smuzhiyun 	}
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 	sii8620_read_buf(ctx, REG_VND_IDL, ver, ARRAY_SIZE(ver));
2065*4882a593Smuzhiyun 	ret = sii8620_clear_error(ctx);
2066*4882a593Smuzhiyun 	if (ret) {
2067*4882a593Smuzhiyun 		dev_err(dev, "Error accessing I2C bus, %d.\n", ret);
2068*4882a593Smuzhiyun 		return;
2069*4882a593Smuzhiyun 	}
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	dev_info(dev, "ChipID %02x%02x:%02x%02x rev %02x.\n", ver[1], ver[0],
2072*4882a593Smuzhiyun 		 ver[3], ver[2], ver[4]);
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 	sii8620_write(ctx, REG_DPD,
2075*4882a593Smuzhiyun 		      BIT_DPD_PWRON_PLL | BIT_DPD_PDNTX12 | BIT_DPD_OSC_EN);
2076*4882a593Smuzhiyun 
2077*4882a593Smuzhiyun 	sii8620_xtal_set_rate(ctx);
2078*4882a593Smuzhiyun 	sii8620_disconnect(ctx);
2079*4882a593Smuzhiyun 
2080*4882a593Smuzhiyun 	sii8620_write_seq_static(ctx,
2081*4882a593Smuzhiyun 		REG_MHL_CBUS_CTL0, VAL_MHL_CBUS_CTL0_CBUS_DRV_SEL_STRONG
2082*4882a593Smuzhiyun 			| VAL_MHL_CBUS_CTL0_CBUS_RGND_VBIAS_734,
2083*4882a593Smuzhiyun 		REG_MHL_CBUS_CTL1, VAL_MHL_CBUS_CTL1_1115_OHM,
2084*4882a593Smuzhiyun 		REG_DPD, BIT_DPD_PWRON_PLL | BIT_DPD_PDNTX12 | BIT_DPD_OSC_EN,
2085*4882a593Smuzhiyun 	);
2086*4882a593Smuzhiyun 
2087*4882a593Smuzhiyun 	ret = sii8620_clear_error(ctx);
2088*4882a593Smuzhiyun 	if (ret) {
2089*4882a593Smuzhiyun 		dev_err(dev, "Error accessing I2C bus, %d.\n", ret);
2090*4882a593Smuzhiyun 		return;
2091*4882a593Smuzhiyun 	}
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun 	enable_irq(to_i2c_client(ctx->dev)->irq);
2094*4882a593Smuzhiyun }
2095*4882a593Smuzhiyun 
sii8620_init_rcp_input_dev(struct sii8620 * ctx)2096*4882a593Smuzhiyun static void sii8620_init_rcp_input_dev(struct sii8620 *ctx)
2097*4882a593Smuzhiyun {
2098*4882a593Smuzhiyun 	struct rc_dev *rc_dev;
2099*4882a593Smuzhiyun 	int ret;
2100*4882a593Smuzhiyun 
2101*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_RC_CORE))
2102*4882a593Smuzhiyun 		return;
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun 	rc_dev = rc_allocate_device(RC_DRIVER_SCANCODE);
2105*4882a593Smuzhiyun 	if (!rc_dev) {
2106*4882a593Smuzhiyun 		dev_err(ctx->dev, "Failed to allocate RC device\n");
2107*4882a593Smuzhiyun 		ctx->error = -ENOMEM;
2108*4882a593Smuzhiyun 		return;
2109*4882a593Smuzhiyun 	}
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun 	rc_dev->input_phys = "sii8620/input0";
2112*4882a593Smuzhiyun 	rc_dev->input_id.bustype = BUS_VIRTUAL;
2113*4882a593Smuzhiyun 	rc_dev->map_name = RC_MAP_CEC;
2114*4882a593Smuzhiyun 	rc_dev->allowed_protocols = RC_PROTO_BIT_CEC;
2115*4882a593Smuzhiyun 	rc_dev->driver_name = "sii8620";
2116*4882a593Smuzhiyun 	rc_dev->device_name = "sii8620";
2117*4882a593Smuzhiyun 
2118*4882a593Smuzhiyun 	ret = rc_register_device(rc_dev);
2119*4882a593Smuzhiyun 
2120*4882a593Smuzhiyun 	if (ret) {
2121*4882a593Smuzhiyun 		dev_err(ctx->dev, "Failed to register RC device\n");
2122*4882a593Smuzhiyun 		ctx->error = ret;
2123*4882a593Smuzhiyun 		rc_free_device(rc_dev);
2124*4882a593Smuzhiyun 		return;
2125*4882a593Smuzhiyun 	}
2126*4882a593Smuzhiyun 	ctx->rc_dev = rc_dev;
2127*4882a593Smuzhiyun }
2128*4882a593Smuzhiyun 
sii8620_cable_out(struct sii8620 * ctx)2129*4882a593Smuzhiyun static void sii8620_cable_out(struct sii8620 *ctx)
2130*4882a593Smuzhiyun {
2131*4882a593Smuzhiyun 	disable_irq(to_i2c_client(ctx->dev)->irq);
2132*4882a593Smuzhiyun 	sii8620_hw_off(ctx);
2133*4882a593Smuzhiyun }
2134*4882a593Smuzhiyun 
sii8620_extcon_work(struct work_struct * work)2135*4882a593Smuzhiyun static void sii8620_extcon_work(struct work_struct *work)
2136*4882a593Smuzhiyun {
2137*4882a593Smuzhiyun 	struct sii8620 *ctx =
2138*4882a593Smuzhiyun 		container_of(work, struct sii8620, extcon_wq);
2139*4882a593Smuzhiyun 	int state = extcon_get_state(ctx->extcon, EXTCON_DISP_MHL);
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun 	if (state == ctx->cable_state)
2142*4882a593Smuzhiyun 		return;
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 	ctx->cable_state = state;
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	if (state > 0)
2147*4882a593Smuzhiyun 		sii8620_cable_in(ctx);
2148*4882a593Smuzhiyun 	else
2149*4882a593Smuzhiyun 		sii8620_cable_out(ctx);
2150*4882a593Smuzhiyun }
2151*4882a593Smuzhiyun 
sii8620_extcon_notifier(struct notifier_block * self,unsigned long event,void * ptr)2152*4882a593Smuzhiyun static int sii8620_extcon_notifier(struct notifier_block *self,
2153*4882a593Smuzhiyun 			unsigned long event, void *ptr)
2154*4882a593Smuzhiyun {
2155*4882a593Smuzhiyun 	struct sii8620 *ctx =
2156*4882a593Smuzhiyun 		container_of(self, struct sii8620, extcon_nb);
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun 	schedule_work(&ctx->extcon_wq);
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun 	return NOTIFY_DONE;
2161*4882a593Smuzhiyun }
2162*4882a593Smuzhiyun 
sii8620_extcon_init(struct sii8620 * ctx)2163*4882a593Smuzhiyun static int sii8620_extcon_init(struct sii8620 *ctx)
2164*4882a593Smuzhiyun {
2165*4882a593Smuzhiyun 	struct extcon_dev *edev;
2166*4882a593Smuzhiyun 	struct device_node *musb, *muic;
2167*4882a593Smuzhiyun 	int ret;
2168*4882a593Smuzhiyun 
2169*4882a593Smuzhiyun 	/* get micro-USB connector node */
2170*4882a593Smuzhiyun 	musb = of_graph_get_remote_node(ctx->dev->of_node, 1, -1);
2171*4882a593Smuzhiyun 	/* next get micro-USB Interface Controller node */
2172*4882a593Smuzhiyun 	muic = of_get_next_parent(musb);
2173*4882a593Smuzhiyun 
2174*4882a593Smuzhiyun 	if (!muic) {
2175*4882a593Smuzhiyun 		dev_info(ctx->dev, "no extcon found, switching to 'always on' mode\n");
2176*4882a593Smuzhiyun 		return 0;
2177*4882a593Smuzhiyun 	}
2178*4882a593Smuzhiyun 
2179*4882a593Smuzhiyun 	edev = extcon_find_edev_by_node(muic);
2180*4882a593Smuzhiyun 	of_node_put(muic);
2181*4882a593Smuzhiyun 	if (IS_ERR(edev)) {
2182*4882a593Smuzhiyun 		if (PTR_ERR(edev) == -EPROBE_DEFER)
2183*4882a593Smuzhiyun 			return -EPROBE_DEFER;
2184*4882a593Smuzhiyun 		dev_err(ctx->dev, "Invalid or missing extcon\n");
2185*4882a593Smuzhiyun 		return PTR_ERR(edev);
2186*4882a593Smuzhiyun 	}
2187*4882a593Smuzhiyun 
2188*4882a593Smuzhiyun 	ctx->extcon = edev;
2189*4882a593Smuzhiyun 	ctx->extcon_nb.notifier_call = sii8620_extcon_notifier;
2190*4882a593Smuzhiyun 	INIT_WORK(&ctx->extcon_wq, sii8620_extcon_work);
2191*4882a593Smuzhiyun 	ret = extcon_register_notifier(edev, EXTCON_DISP_MHL, &ctx->extcon_nb);
2192*4882a593Smuzhiyun 	if (ret) {
2193*4882a593Smuzhiyun 		dev_err(ctx->dev, "failed to register notifier for MHL\n");
2194*4882a593Smuzhiyun 		return ret;
2195*4882a593Smuzhiyun 	}
2196*4882a593Smuzhiyun 
2197*4882a593Smuzhiyun 	return 0;
2198*4882a593Smuzhiyun }
2199*4882a593Smuzhiyun 
bridge_to_sii8620(struct drm_bridge * bridge)2200*4882a593Smuzhiyun static inline struct sii8620 *bridge_to_sii8620(struct drm_bridge *bridge)
2201*4882a593Smuzhiyun {
2202*4882a593Smuzhiyun 	return container_of(bridge, struct sii8620, bridge);
2203*4882a593Smuzhiyun }
2204*4882a593Smuzhiyun 
sii8620_attach(struct drm_bridge * bridge,enum drm_bridge_attach_flags flags)2205*4882a593Smuzhiyun static int sii8620_attach(struct drm_bridge *bridge,
2206*4882a593Smuzhiyun 			  enum drm_bridge_attach_flags flags)
2207*4882a593Smuzhiyun {
2208*4882a593Smuzhiyun 	struct sii8620 *ctx = bridge_to_sii8620(bridge);
2209*4882a593Smuzhiyun 
2210*4882a593Smuzhiyun 	sii8620_init_rcp_input_dev(ctx);
2211*4882a593Smuzhiyun 
2212*4882a593Smuzhiyun 	return sii8620_clear_error(ctx);
2213*4882a593Smuzhiyun }
2214*4882a593Smuzhiyun 
sii8620_detach(struct drm_bridge * bridge)2215*4882a593Smuzhiyun static void sii8620_detach(struct drm_bridge *bridge)
2216*4882a593Smuzhiyun {
2217*4882a593Smuzhiyun 	struct sii8620 *ctx = bridge_to_sii8620(bridge);
2218*4882a593Smuzhiyun 
2219*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_RC_CORE))
2220*4882a593Smuzhiyun 		return;
2221*4882a593Smuzhiyun 
2222*4882a593Smuzhiyun 	rc_unregister_device(ctx->rc_dev);
2223*4882a593Smuzhiyun }
2224*4882a593Smuzhiyun 
sii8620_is_packing_required(struct sii8620 * ctx,const struct drm_display_mode * mode)2225*4882a593Smuzhiyun static int sii8620_is_packing_required(struct sii8620 *ctx,
2226*4882a593Smuzhiyun 				       const struct drm_display_mode *mode)
2227*4882a593Smuzhiyun {
2228*4882a593Smuzhiyun 	int max_pclk, max_pclk_pp_mode;
2229*4882a593Smuzhiyun 
2230*4882a593Smuzhiyun 	if (sii8620_is_mhl3(ctx)) {
2231*4882a593Smuzhiyun 		max_pclk = MHL3_MAX_PCLK;
2232*4882a593Smuzhiyun 		max_pclk_pp_mode = MHL3_MAX_PCLK_PP_MODE;
2233*4882a593Smuzhiyun 	} else {
2234*4882a593Smuzhiyun 		max_pclk = MHL1_MAX_PCLK;
2235*4882a593Smuzhiyun 		max_pclk_pp_mode = MHL1_MAX_PCLK_PP_MODE;
2236*4882a593Smuzhiyun 	}
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun 	if (mode->clock < max_pclk)
2239*4882a593Smuzhiyun 		return 0;
2240*4882a593Smuzhiyun 	else if (mode->clock < max_pclk_pp_mode)
2241*4882a593Smuzhiyun 		return 1;
2242*4882a593Smuzhiyun 	else
2243*4882a593Smuzhiyun 		return -1;
2244*4882a593Smuzhiyun }
2245*4882a593Smuzhiyun 
sii8620_mode_valid(struct drm_bridge * bridge,const struct drm_display_info * info,const struct drm_display_mode * mode)2246*4882a593Smuzhiyun static enum drm_mode_status sii8620_mode_valid(struct drm_bridge *bridge,
2247*4882a593Smuzhiyun 					 const struct drm_display_info *info,
2248*4882a593Smuzhiyun 					 const struct drm_display_mode *mode)
2249*4882a593Smuzhiyun {
2250*4882a593Smuzhiyun 	struct sii8620 *ctx = bridge_to_sii8620(bridge);
2251*4882a593Smuzhiyun 	int pack_required = sii8620_is_packing_required(ctx, mode);
2252*4882a593Smuzhiyun 	bool can_pack = ctx->devcap[MHL_DCAP_VID_LINK_MODE] &
2253*4882a593Smuzhiyun 			MHL_DCAP_VID_LINK_PPIXEL;
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun 	switch (pack_required) {
2256*4882a593Smuzhiyun 	case 0:
2257*4882a593Smuzhiyun 		return MODE_OK;
2258*4882a593Smuzhiyun 	case 1:
2259*4882a593Smuzhiyun 		return (can_pack) ? MODE_OK : MODE_CLOCK_HIGH;
2260*4882a593Smuzhiyun 	default:
2261*4882a593Smuzhiyun 		return MODE_CLOCK_HIGH;
2262*4882a593Smuzhiyun 	}
2263*4882a593Smuzhiyun }
2264*4882a593Smuzhiyun 
sii8620_mode_fixup(struct drm_bridge * bridge,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)2265*4882a593Smuzhiyun static bool sii8620_mode_fixup(struct drm_bridge *bridge,
2266*4882a593Smuzhiyun 			       const struct drm_display_mode *mode,
2267*4882a593Smuzhiyun 			       struct drm_display_mode *adjusted_mode)
2268*4882a593Smuzhiyun {
2269*4882a593Smuzhiyun 	struct sii8620 *ctx = bridge_to_sii8620(bridge);
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 	mutex_lock(&ctx->lock);
2272*4882a593Smuzhiyun 
2273*4882a593Smuzhiyun 	ctx->use_packed_pixel = sii8620_is_packing_required(ctx, adjusted_mode);
2274*4882a593Smuzhiyun 
2275*4882a593Smuzhiyun 	mutex_unlock(&ctx->lock);
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun 	return true;
2278*4882a593Smuzhiyun }
2279*4882a593Smuzhiyun 
2280*4882a593Smuzhiyun static const struct drm_bridge_funcs sii8620_bridge_funcs = {
2281*4882a593Smuzhiyun 	.attach = sii8620_attach,
2282*4882a593Smuzhiyun 	.detach = sii8620_detach,
2283*4882a593Smuzhiyun 	.mode_fixup = sii8620_mode_fixup,
2284*4882a593Smuzhiyun 	.mode_valid = sii8620_mode_valid,
2285*4882a593Smuzhiyun };
2286*4882a593Smuzhiyun 
sii8620_probe(struct i2c_client * client,const struct i2c_device_id * id)2287*4882a593Smuzhiyun static int sii8620_probe(struct i2c_client *client,
2288*4882a593Smuzhiyun 			 const struct i2c_device_id *id)
2289*4882a593Smuzhiyun {
2290*4882a593Smuzhiyun 	struct device *dev = &client->dev;
2291*4882a593Smuzhiyun 	struct sii8620 *ctx;
2292*4882a593Smuzhiyun 	int ret;
2293*4882a593Smuzhiyun 
2294*4882a593Smuzhiyun 	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
2295*4882a593Smuzhiyun 	if (!ctx)
2296*4882a593Smuzhiyun 		return -ENOMEM;
2297*4882a593Smuzhiyun 
2298*4882a593Smuzhiyun 	ctx->dev = dev;
2299*4882a593Smuzhiyun 	mutex_init(&ctx->lock);
2300*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ctx->mt_queue);
2301*4882a593Smuzhiyun 
2302*4882a593Smuzhiyun 	ctx->clk_xtal = devm_clk_get(dev, "xtal");
2303*4882a593Smuzhiyun 	if (IS_ERR(ctx->clk_xtal))
2304*4882a593Smuzhiyun 		return dev_err_probe(dev, PTR_ERR(ctx->clk_xtal),
2305*4882a593Smuzhiyun 				     "failed to get xtal clock from DT\n");
2306*4882a593Smuzhiyun 
2307*4882a593Smuzhiyun 	if (!client->irq) {
2308*4882a593Smuzhiyun 		dev_err(dev, "no irq provided\n");
2309*4882a593Smuzhiyun 		return -EINVAL;
2310*4882a593Smuzhiyun 	}
2311*4882a593Smuzhiyun 	irq_set_status_flags(client->irq, IRQ_NOAUTOEN);
2312*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(dev, client->irq, NULL,
2313*4882a593Smuzhiyun 					sii8620_irq_thread,
2314*4882a593Smuzhiyun 					IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
2315*4882a593Smuzhiyun 					"sii8620", ctx);
2316*4882a593Smuzhiyun 	if (ret < 0)
2317*4882a593Smuzhiyun 		return dev_err_probe(dev, ret,
2318*4882a593Smuzhiyun 				     "failed to install IRQ handler\n");
2319*4882a593Smuzhiyun 
2320*4882a593Smuzhiyun 	ctx->gpio_reset = devm_gpiod_get(dev, "reset", GPIOD_OUT_HIGH);
2321*4882a593Smuzhiyun 	if (IS_ERR(ctx->gpio_reset))
2322*4882a593Smuzhiyun 		return dev_err_probe(dev, PTR_ERR(ctx->gpio_reset),
2323*4882a593Smuzhiyun 				     "failed to get reset gpio from DT\n");
2324*4882a593Smuzhiyun 
2325*4882a593Smuzhiyun 	ctx->supplies[0].supply = "cvcc10";
2326*4882a593Smuzhiyun 	ctx->supplies[1].supply = "iovcc18";
2327*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(dev, 2, ctx->supplies);
2328*4882a593Smuzhiyun 	if (ret)
2329*4882a593Smuzhiyun 		return ret;
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun 	ret = sii8620_extcon_init(ctx);
2332*4882a593Smuzhiyun 	if (ret < 0) {
2333*4882a593Smuzhiyun 		dev_err(ctx->dev, "failed to initialize EXTCON\n");
2334*4882a593Smuzhiyun 		return ret;
2335*4882a593Smuzhiyun 	}
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun 	i2c_set_clientdata(client, ctx);
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun 	ctx->bridge.funcs = &sii8620_bridge_funcs;
2340*4882a593Smuzhiyun 	ctx->bridge.of_node = dev->of_node;
2341*4882a593Smuzhiyun 	drm_bridge_add(&ctx->bridge);
2342*4882a593Smuzhiyun 
2343*4882a593Smuzhiyun 	if (!ctx->extcon)
2344*4882a593Smuzhiyun 		sii8620_cable_in(ctx);
2345*4882a593Smuzhiyun 
2346*4882a593Smuzhiyun 	return 0;
2347*4882a593Smuzhiyun }
2348*4882a593Smuzhiyun 
sii8620_remove(struct i2c_client * client)2349*4882a593Smuzhiyun static int sii8620_remove(struct i2c_client *client)
2350*4882a593Smuzhiyun {
2351*4882a593Smuzhiyun 	struct sii8620 *ctx = i2c_get_clientdata(client);
2352*4882a593Smuzhiyun 
2353*4882a593Smuzhiyun 	if (ctx->extcon) {
2354*4882a593Smuzhiyun 		extcon_unregister_notifier(ctx->extcon, EXTCON_DISP_MHL,
2355*4882a593Smuzhiyun 					   &ctx->extcon_nb);
2356*4882a593Smuzhiyun 		flush_work(&ctx->extcon_wq);
2357*4882a593Smuzhiyun 		if (ctx->cable_state > 0)
2358*4882a593Smuzhiyun 			sii8620_cable_out(ctx);
2359*4882a593Smuzhiyun 	} else {
2360*4882a593Smuzhiyun 		sii8620_cable_out(ctx);
2361*4882a593Smuzhiyun 	}
2362*4882a593Smuzhiyun 	drm_bridge_remove(&ctx->bridge);
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun 	return 0;
2365*4882a593Smuzhiyun }
2366*4882a593Smuzhiyun 
2367*4882a593Smuzhiyun static const struct of_device_id sii8620_dt_match[] = {
2368*4882a593Smuzhiyun 	{ .compatible = "sil,sii8620" },
2369*4882a593Smuzhiyun 	{ },
2370*4882a593Smuzhiyun };
2371*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sii8620_dt_match);
2372*4882a593Smuzhiyun 
2373*4882a593Smuzhiyun static const struct i2c_device_id sii8620_id[] = {
2374*4882a593Smuzhiyun 	{ "sii8620", 0 },
2375*4882a593Smuzhiyun 	{ },
2376*4882a593Smuzhiyun };
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, sii8620_id);
2379*4882a593Smuzhiyun static struct i2c_driver sii8620_driver = {
2380*4882a593Smuzhiyun 	.driver = {
2381*4882a593Smuzhiyun 		.name	= "sii8620",
2382*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(sii8620_dt_match),
2383*4882a593Smuzhiyun 	},
2384*4882a593Smuzhiyun 	.probe		= sii8620_probe,
2385*4882a593Smuzhiyun 	.remove		= sii8620_remove,
2386*4882a593Smuzhiyun 	.id_table = sii8620_id,
2387*4882a593Smuzhiyun };
2388*4882a593Smuzhiyun 
2389*4882a593Smuzhiyun module_i2c_driver(sii8620_driver);
2390*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2391