1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2017 Samsung Electronics
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Authors:
6*4882a593Smuzhiyun * Tomasz Stanislawski <t.stanislaws@samsung.com>
7*4882a593Smuzhiyun * Maciej Purski <m.purski@samsung.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Based on sii9234 driver created by:
10*4882a593Smuzhiyun * Adam Hampson <ahampson@sta.samsung.com>
11*4882a593Smuzhiyun * Erik Gilling <konkers@android.com>
12*4882a593Smuzhiyun * Shankar Bandal <shankar.b@samsung.com>
13*4882a593Smuzhiyun * Dharam Kumar <dharam.kr@samsung.com>
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun #include <drm/bridge/mhl.h>
16*4882a593Smuzhiyun #include <drm/drm_bridge.h>
17*4882a593Smuzhiyun #include <drm/drm_crtc.h>
18*4882a593Smuzhiyun #include <drm/drm_edid.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun #include <linux/err.h>
22*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
23*4882a593Smuzhiyun #include <linux/i2c.h>
24*4882a593Smuzhiyun #include <linux/interrupt.h>
25*4882a593Smuzhiyun #include <linux/irq.h>
26*4882a593Smuzhiyun #include <linux/kernel.h>
27*4882a593Smuzhiyun #include <linux/module.h>
28*4882a593Smuzhiyun #include <linux/mutex.h>
29*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
30*4882a593Smuzhiyun #include <linux/slab.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define CBUS_DEVCAP_OFFSET 0x80
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define SII9234_MHL_VERSION 0x11
35*4882a593Smuzhiyun #define SII9234_SCRATCHPAD_SIZE 0x10
36*4882a593Smuzhiyun #define SII9234_INT_STAT_SIZE 0x33
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define BIT_TMDS_CCTRL_TMDS_OE BIT(4)
39*4882a593Smuzhiyun #define MHL_HPD_OUT_OVR_EN BIT(4)
40*4882a593Smuzhiyun #define MHL_HPD_OUT_OVR_VAL BIT(5)
41*4882a593Smuzhiyun #define MHL_INIT_TIMEOUT 0x0C
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* MHL Tx registers and bits */
44*4882a593Smuzhiyun #define MHL_TX_SRST 0x05
45*4882a593Smuzhiyun #define MHL_TX_SYSSTAT_REG 0x09
46*4882a593Smuzhiyun #define MHL_TX_INTR1_REG 0x71
47*4882a593Smuzhiyun #define MHL_TX_INTR4_REG 0x74
48*4882a593Smuzhiyun #define MHL_TX_INTR1_ENABLE_REG 0x75
49*4882a593Smuzhiyun #define MHL_TX_INTR4_ENABLE_REG 0x78
50*4882a593Smuzhiyun #define MHL_TX_INT_CTRL_REG 0x79
51*4882a593Smuzhiyun #define MHL_TX_TMDS_CCTRL 0x80
52*4882a593Smuzhiyun #define MHL_TX_DISC_CTRL1_REG 0x90
53*4882a593Smuzhiyun #define MHL_TX_DISC_CTRL2_REG 0x91
54*4882a593Smuzhiyun #define MHL_TX_DISC_CTRL3_REG 0x92
55*4882a593Smuzhiyun #define MHL_TX_DISC_CTRL4_REG 0x93
56*4882a593Smuzhiyun #define MHL_TX_DISC_CTRL5_REG 0x94
57*4882a593Smuzhiyun #define MHL_TX_DISC_CTRL6_REG 0x95
58*4882a593Smuzhiyun #define MHL_TX_DISC_CTRL7_REG 0x96
59*4882a593Smuzhiyun #define MHL_TX_DISC_CTRL8_REG 0x97
60*4882a593Smuzhiyun #define MHL_TX_STAT2_REG 0x99
61*4882a593Smuzhiyun #define MHL_TX_MHLTX_CTL1_REG 0xA0
62*4882a593Smuzhiyun #define MHL_TX_MHLTX_CTL2_REG 0xA1
63*4882a593Smuzhiyun #define MHL_TX_MHLTX_CTL4_REG 0xA3
64*4882a593Smuzhiyun #define MHL_TX_MHLTX_CTL6_REG 0xA5
65*4882a593Smuzhiyun #define MHL_TX_MHLTX_CTL7_REG 0xA6
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define RSEN_STATUS BIT(2)
68*4882a593Smuzhiyun #define HPD_CHANGE_INT BIT(6)
69*4882a593Smuzhiyun #define RSEN_CHANGE_INT BIT(5)
70*4882a593Smuzhiyun #define RGND_READY_INT BIT(6)
71*4882a593Smuzhiyun #define VBUS_LOW_INT BIT(5)
72*4882a593Smuzhiyun #define CBUS_LKOUT_INT BIT(4)
73*4882a593Smuzhiyun #define MHL_DISC_FAIL_INT BIT(3)
74*4882a593Smuzhiyun #define MHL_EST_INT BIT(2)
75*4882a593Smuzhiyun #define HPD_CHANGE_INT_MASK BIT(6)
76*4882a593Smuzhiyun #define RSEN_CHANGE_INT_MASK BIT(5)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define RGND_READY_MASK BIT(6)
79*4882a593Smuzhiyun #define CBUS_LKOUT_MASK BIT(4)
80*4882a593Smuzhiyun #define MHL_DISC_FAIL_MASK BIT(3)
81*4882a593Smuzhiyun #define MHL_EST_MASK BIT(2)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define SKIP_GND BIT(6)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define ATT_THRESH_SHIFT 0x04
86*4882a593Smuzhiyun #define ATT_THRESH_MASK (0x03 << ATT_THRESH_SHIFT)
87*4882a593Smuzhiyun #define USB_D_OEN BIT(3)
88*4882a593Smuzhiyun #define DEGLITCH_TIME_MASK 0x07
89*4882a593Smuzhiyun #define DEGLITCH_TIME_2MS 0
90*4882a593Smuzhiyun #define DEGLITCH_TIME_4MS 1
91*4882a593Smuzhiyun #define DEGLITCH_TIME_8MS 2
92*4882a593Smuzhiyun #define DEGLITCH_TIME_16MS 3
93*4882a593Smuzhiyun #define DEGLITCH_TIME_40MS 4
94*4882a593Smuzhiyun #define DEGLITCH_TIME_50MS 5
95*4882a593Smuzhiyun #define DEGLITCH_TIME_60MS 6
96*4882a593Smuzhiyun #define DEGLITCH_TIME_128MS 7
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define USB_D_OVR BIT(7)
99*4882a593Smuzhiyun #define USB_ID_OVR BIT(6)
100*4882a593Smuzhiyun #define DVRFLT_SEL BIT(5)
101*4882a593Smuzhiyun #define BLOCK_RGND_INT BIT(4)
102*4882a593Smuzhiyun #define SKIP_DEG BIT(3)
103*4882a593Smuzhiyun #define CI2CA_POL BIT(2)
104*4882a593Smuzhiyun #define CI2CA_WKUP BIT(1)
105*4882a593Smuzhiyun #define SINGLE_ATT BIT(0)
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #define USB_D_ODN BIT(5)
108*4882a593Smuzhiyun #define VBUS_CHECK BIT(2)
109*4882a593Smuzhiyun #define RGND_INTP_MASK 0x03
110*4882a593Smuzhiyun #define RGND_INTP_OPEN 0
111*4882a593Smuzhiyun #define RGND_INTP_2K 1
112*4882a593Smuzhiyun #define RGND_INTP_1K 2
113*4882a593Smuzhiyun #define RGND_INTP_SHORT 3
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* HDMI registers */
116*4882a593Smuzhiyun #define HDMI_RX_TMDS0_CCTRL1_REG 0x10
117*4882a593Smuzhiyun #define HDMI_RX_TMDS_CLK_EN_REG 0x11
118*4882a593Smuzhiyun #define HDMI_RX_TMDS_CH_EN_REG 0x12
119*4882a593Smuzhiyun #define HDMI_RX_PLL_CALREFSEL_REG 0x17
120*4882a593Smuzhiyun #define HDMI_RX_PLL_VCOCAL_REG 0x1A
121*4882a593Smuzhiyun #define HDMI_RX_EQ_DATA0_REG 0x22
122*4882a593Smuzhiyun #define HDMI_RX_EQ_DATA1_REG 0x23
123*4882a593Smuzhiyun #define HDMI_RX_EQ_DATA2_REG 0x24
124*4882a593Smuzhiyun #define HDMI_RX_EQ_DATA3_REG 0x25
125*4882a593Smuzhiyun #define HDMI_RX_EQ_DATA4_REG 0x26
126*4882a593Smuzhiyun #define HDMI_RX_TMDS_ZONE_CTRL_REG 0x4C
127*4882a593Smuzhiyun #define HDMI_RX_TMDS_MODE_CTRL_REG 0x4D
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* CBUS registers */
130*4882a593Smuzhiyun #define CBUS_INT_STATUS_1_REG 0x08
131*4882a593Smuzhiyun #define CBUS_INTR1_ENABLE_REG 0x09
132*4882a593Smuzhiyun #define CBUS_MSC_REQ_ABORT_REASON_REG 0x0D
133*4882a593Smuzhiyun #define CBUS_INT_STATUS_2_REG 0x1E
134*4882a593Smuzhiyun #define CBUS_INTR2_ENABLE_REG 0x1F
135*4882a593Smuzhiyun #define CBUS_LINK_CONTROL_2_REG 0x31
136*4882a593Smuzhiyun #define CBUS_MHL_STATUS_REG_0 0xB0
137*4882a593Smuzhiyun #define CBUS_MHL_STATUS_REG_1 0xB1
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define BIT_CBUS_RESET BIT(3)
140*4882a593Smuzhiyun #define SET_HPD_DOWNSTREAM BIT(6)
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* TPI registers */
143*4882a593Smuzhiyun #define TPI_DPD_REG 0x3D
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* Timeouts in msec */
146*4882a593Smuzhiyun #define T_SRC_VBUS_CBUS_TO_STABLE 200
147*4882a593Smuzhiyun #define T_SRC_CBUS_FLOAT 100
148*4882a593Smuzhiyun #define T_SRC_CBUS_DEGLITCH 2
149*4882a593Smuzhiyun #define T_SRC_RXSENSE_DEGLITCH 110
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define MHL1_MAX_CLK 75000 /* in kHz */
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define I2C_TPI_ADDR 0x3D
154*4882a593Smuzhiyun #define I2C_HDMI_ADDR 0x49
155*4882a593Smuzhiyun #define I2C_CBUS_ADDR 0x64
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun enum sii9234_state {
158*4882a593Smuzhiyun ST_OFF,
159*4882a593Smuzhiyun ST_D3,
160*4882a593Smuzhiyun ST_RGND_INIT,
161*4882a593Smuzhiyun ST_RGND_1K,
162*4882a593Smuzhiyun ST_RSEN_HIGH,
163*4882a593Smuzhiyun ST_MHL_ESTABLISHED,
164*4882a593Smuzhiyun ST_FAILURE_DISCOVERY,
165*4882a593Smuzhiyun ST_FAILURE,
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun struct sii9234 {
169*4882a593Smuzhiyun struct i2c_client *client[4];
170*4882a593Smuzhiyun struct drm_bridge bridge;
171*4882a593Smuzhiyun struct device *dev;
172*4882a593Smuzhiyun struct gpio_desc *gpio_reset;
173*4882a593Smuzhiyun int i2c_error;
174*4882a593Smuzhiyun struct regulator_bulk_data supplies[4];
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun struct mutex lock; /* Protects fields below and device registers */
177*4882a593Smuzhiyun enum sii9234_state state;
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun enum sii9234_client_id {
181*4882a593Smuzhiyun I2C_MHL,
182*4882a593Smuzhiyun I2C_TPI,
183*4882a593Smuzhiyun I2C_HDMI,
184*4882a593Smuzhiyun I2C_CBUS,
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun static const char * const sii9234_client_name[] = {
188*4882a593Smuzhiyun [I2C_MHL] = "MHL",
189*4882a593Smuzhiyun [I2C_TPI] = "TPI",
190*4882a593Smuzhiyun [I2C_HDMI] = "HDMI",
191*4882a593Smuzhiyun [I2C_CBUS] = "CBUS",
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
sii9234_writeb(struct sii9234 * ctx,int id,int offset,int value)194*4882a593Smuzhiyun static int sii9234_writeb(struct sii9234 *ctx, int id, int offset,
195*4882a593Smuzhiyun int value)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun int ret;
198*4882a593Smuzhiyun struct i2c_client *client = ctx->client[id];
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun if (ctx->i2c_error)
201*4882a593Smuzhiyun return ctx->i2c_error;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun ret = i2c_smbus_write_byte_data(client, offset, value);
204*4882a593Smuzhiyun if (ret < 0)
205*4882a593Smuzhiyun dev_err(ctx->dev, "writeb: %4s[0x%02x] <- 0x%02x\n",
206*4882a593Smuzhiyun sii9234_client_name[id], offset, value);
207*4882a593Smuzhiyun ctx->i2c_error = ret;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun return ret;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
sii9234_writebm(struct sii9234 * ctx,int id,int offset,int value,int mask)212*4882a593Smuzhiyun static int sii9234_writebm(struct sii9234 *ctx, int id, int offset,
213*4882a593Smuzhiyun int value, int mask)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun int ret;
216*4882a593Smuzhiyun struct i2c_client *client = ctx->client[id];
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (ctx->i2c_error)
219*4882a593Smuzhiyun return ctx->i2c_error;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun ret = i2c_smbus_write_byte(client, offset);
222*4882a593Smuzhiyun if (ret < 0) {
223*4882a593Smuzhiyun dev_err(ctx->dev, "writebm: %4s[0x%02x] <- 0x%02x\n",
224*4882a593Smuzhiyun sii9234_client_name[id], offset, value);
225*4882a593Smuzhiyun ctx->i2c_error = ret;
226*4882a593Smuzhiyun return ret;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun ret = i2c_smbus_read_byte(client);
230*4882a593Smuzhiyun if (ret < 0) {
231*4882a593Smuzhiyun dev_err(ctx->dev, "writebm: %4s[0x%02x] <- 0x%02x\n",
232*4882a593Smuzhiyun sii9234_client_name[id], offset, value);
233*4882a593Smuzhiyun ctx->i2c_error = ret;
234*4882a593Smuzhiyun return ret;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun value = (value & mask) | (ret & ~mask);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun ret = i2c_smbus_write_byte_data(client, offset, value);
240*4882a593Smuzhiyun if (ret < 0) {
241*4882a593Smuzhiyun dev_err(ctx->dev, "writebm: %4s[0x%02x] <- 0x%02x\n",
242*4882a593Smuzhiyun sii9234_client_name[id], offset, value);
243*4882a593Smuzhiyun ctx->i2c_error = ret;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun return ret;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
sii9234_readb(struct sii9234 * ctx,int id,int offset)249*4882a593Smuzhiyun static int sii9234_readb(struct sii9234 *ctx, int id, int offset)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun int ret;
252*4882a593Smuzhiyun struct i2c_client *client = ctx->client[id];
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun if (ctx->i2c_error)
255*4882a593Smuzhiyun return ctx->i2c_error;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun ret = i2c_smbus_write_byte(client, offset);
258*4882a593Smuzhiyun if (ret < 0) {
259*4882a593Smuzhiyun dev_err(ctx->dev, "readb: %4s[0x%02x]\n",
260*4882a593Smuzhiyun sii9234_client_name[id], offset);
261*4882a593Smuzhiyun ctx->i2c_error = ret;
262*4882a593Smuzhiyun return ret;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun ret = i2c_smbus_read_byte(client);
266*4882a593Smuzhiyun if (ret < 0) {
267*4882a593Smuzhiyun dev_err(ctx->dev, "readb: %4s[0x%02x]\n",
268*4882a593Smuzhiyun sii9234_client_name[id], offset);
269*4882a593Smuzhiyun ctx->i2c_error = ret;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun return ret;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
sii9234_clear_error(struct sii9234 * ctx)275*4882a593Smuzhiyun static int sii9234_clear_error(struct sii9234 *ctx)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun int ret = ctx->i2c_error;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun ctx->i2c_error = 0;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun return ret;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun #define mhl_tx_writeb(sii9234, offset, value) \
285*4882a593Smuzhiyun sii9234_writeb(sii9234, I2C_MHL, offset, value)
286*4882a593Smuzhiyun #define mhl_tx_writebm(sii9234, offset, value, mask) \
287*4882a593Smuzhiyun sii9234_writebm(sii9234, I2C_MHL, offset, value, mask)
288*4882a593Smuzhiyun #define mhl_tx_readb(sii9234, offset) \
289*4882a593Smuzhiyun sii9234_readb(sii9234, I2C_MHL, offset)
290*4882a593Smuzhiyun #define cbus_writeb(sii9234, offset, value) \
291*4882a593Smuzhiyun sii9234_writeb(sii9234, I2C_CBUS, offset, value)
292*4882a593Smuzhiyun #define cbus_writebm(sii9234, offset, value, mask) \
293*4882a593Smuzhiyun sii9234_writebm(sii9234, I2C_CBUS, offset, value, mask)
294*4882a593Smuzhiyun #define cbus_readb(sii9234, offset) \
295*4882a593Smuzhiyun sii9234_readb(sii9234, I2C_CBUS, offset)
296*4882a593Smuzhiyun #define hdmi_writeb(sii9234, offset, value) \
297*4882a593Smuzhiyun sii9234_writeb(sii9234, I2C_HDMI, offset, value)
298*4882a593Smuzhiyun #define hdmi_writebm(sii9234, offset, value, mask) \
299*4882a593Smuzhiyun sii9234_writebm(sii9234, I2C_HDMI, offset, value, mask)
300*4882a593Smuzhiyun #define hdmi_readb(sii9234, offset) \
301*4882a593Smuzhiyun sii9234_readb(sii9234, I2C_HDMI, offset)
302*4882a593Smuzhiyun #define tpi_writeb(sii9234, offset, value) \
303*4882a593Smuzhiyun sii9234_writeb(sii9234, I2C_TPI, offset, value)
304*4882a593Smuzhiyun #define tpi_writebm(sii9234, offset, value, mask) \
305*4882a593Smuzhiyun sii9234_writebm(sii9234, I2C_TPI, offset, value, mask)
306*4882a593Smuzhiyun #define tpi_readb(sii9234, offset) \
307*4882a593Smuzhiyun sii9234_readb(sii9234, I2C_TPI, offset)
308*4882a593Smuzhiyun
sii9234_tmds_control(struct sii9234 * ctx,bool enable)309*4882a593Smuzhiyun static u8 sii9234_tmds_control(struct sii9234 *ctx, bool enable)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_TMDS_CCTRL, enable ? ~0 : 0,
312*4882a593Smuzhiyun BIT_TMDS_CCTRL_TMDS_OE);
313*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_INT_CTRL_REG, enable ? ~0 : 0,
314*4882a593Smuzhiyun MHL_HPD_OUT_OVR_EN | MHL_HPD_OUT_OVR_VAL);
315*4882a593Smuzhiyun return sii9234_clear_error(ctx);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
sii9234_cbus_reset(struct sii9234 * ctx)318*4882a593Smuzhiyun static int sii9234_cbus_reset(struct sii9234 *ctx)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun int i;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_SRST, ~0, BIT_CBUS_RESET);
323*4882a593Smuzhiyun msleep(T_SRC_CBUS_DEGLITCH);
324*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_SRST, 0, BIT_CBUS_RESET);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
327*4882a593Smuzhiyun /*
328*4882a593Smuzhiyun * Enable WRITE_STAT interrupt for writes to all
329*4882a593Smuzhiyun * 4 MSC Status registers.
330*4882a593Smuzhiyun */
331*4882a593Smuzhiyun cbus_writeb(ctx, 0xE0 + i, 0xF2);
332*4882a593Smuzhiyun /*
333*4882a593Smuzhiyun * Enable SET_INT interrupt for writes to all
334*4882a593Smuzhiyun * 4 MSC Interrupt registers.
335*4882a593Smuzhiyun */
336*4882a593Smuzhiyun cbus_writeb(ctx, 0xF0 + i, 0xF2);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun return sii9234_clear_error(ctx);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* Require to chek mhl imformation of samsung in cbus_init_register */
sii9234_cbus_init(struct sii9234 * ctx)343*4882a593Smuzhiyun static int sii9234_cbus_init(struct sii9234 *ctx)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun cbus_writeb(ctx, 0x07, 0xF2);
346*4882a593Smuzhiyun cbus_writeb(ctx, 0x40, 0x03);
347*4882a593Smuzhiyun cbus_writeb(ctx, 0x42, 0x06);
348*4882a593Smuzhiyun cbus_writeb(ctx, 0x36, 0x0C);
349*4882a593Smuzhiyun cbus_writeb(ctx, 0x3D, 0xFD);
350*4882a593Smuzhiyun cbus_writeb(ctx, 0x1C, 0x01);
351*4882a593Smuzhiyun cbus_writeb(ctx, 0x1D, 0x0F);
352*4882a593Smuzhiyun cbus_writeb(ctx, 0x44, 0x02);
353*4882a593Smuzhiyun /* Setup our devcap */
354*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_DEV_STATE, 0x00);
355*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_MHL_VERSION,
356*4882a593Smuzhiyun SII9234_MHL_VERSION);
357*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_CAT,
358*4882a593Smuzhiyun MHL_DCAP_CAT_SOURCE);
359*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_ADOPTER_ID_H, 0x01);
360*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_ADOPTER_ID_L, 0x41);
361*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_VID_LINK_MODE,
362*4882a593Smuzhiyun MHL_DCAP_VID_LINK_RGB444 | MHL_DCAP_VID_LINK_YCBCR444);
363*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_VIDEO_TYPE,
364*4882a593Smuzhiyun MHL_DCAP_VT_GRAPHICS);
365*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_LOG_DEV_MAP,
366*4882a593Smuzhiyun MHL_DCAP_LD_GUI);
367*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_BANDWIDTH, 0x0F);
368*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_FEATURE_FLAG,
369*4882a593Smuzhiyun MHL_DCAP_FEATURE_RCP_SUPPORT | MHL_DCAP_FEATURE_RAP_SUPPORT
370*4882a593Smuzhiyun | MHL_DCAP_FEATURE_SP_SUPPORT);
371*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_DEVICE_ID_H, 0x0);
372*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_DEVICE_ID_L, 0x0);
373*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_SCRATCHPAD_SIZE,
374*4882a593Smuzhiyun SII9234_SCRATCHPAD_SIZE);
375*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_INT_STAT_SIZE,
376*4882a593Smuzhiyun SII9234_INT_STAT_SIZE);
377*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_RESERVED, 0);
378*4882a593Smuzhiyun cbus_writebm(ctx, 0x31, 0x0C, 0x0C);
379*4882a593Smuzhiyun cbus_writeb(ctx, 0x30, 0x01);
380*4882a593Smuzhiyun cbus_writebm(ctx, 0x3C, 0x30, 0x38);
381*4882a593Smuzhiyun cbus_writebm(ctx, 0x22, 0x0D, 0x0F);
382*4882a593Smuzhiyun cbus_writebm(ctx, 0x2E, 0x15, 0x15);
383*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_INTR1_ENABLE_REG, 0);
384*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_INTR2_ENABLE_REG, 0);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun return sii9234_clear_error(ctx);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
force_usb_id_switch_open(struct sii9234 * ctx)389*4882a593Smuzhiyun static void force_usb_id_switch_open(struct sii9234 *ctx)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun /* Disable CBUS discovery */
392*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL1_REG, 0, 0x01);
393*4882a593Smuzhiyun /* Force USB ID switch to open */
394*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL6_REG, ~0, USB_ID_OVR);
395*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL3_REG, ~0, 0x86);
396*4882a593Smuzhiyun /* Force upstream HPD to 0 when not in MHL mode. */
397*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_INT_CTRL_REG, 0, 0x30);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
release_usb_id_switch_open(struct sii9234 * ctx)400*4882a593Smuzhiyun static void release_usb_id_switch_open(struct sii9234 *ctx)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun msleep(T_SRC_CBUS_FLOAT);
403*4882a593Smuzhiyun /* Clear USB ID switch to open */
404*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL6_REG, 0, USB_ID_OVR);
405*4882a593Smuzhiyun /* Enable CBUS discovery */
406*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL1_REG, ~0, 0x01);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
sii9234_power_init(struct sii9234 * ctx)409*4882a593Smuzhiyun static int sii9234_power_init(struct sii9234 *ctx)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun /* Force the SiI9234 into the D0 state. */
412*4882a593Smuzhiyun tpi_writeb(ctx, TPI_DPD_REG, 0x3F);
413*4882a593Smuzhiyun /* Enable TxPLL Clock */
414*4882a593Smuzhiyun hdmi_writeb(ctx, HDMI_RX_TMDS_CLK_EN_REG, 0x01);
415*4882a593Smuzhiyun /* Enable Tx Clock Path & Equalizer */
416*4882a593Smuzhiyun hdmi_writeb(ctx, HDMI_RX_TMDS_CH_EN_REG, 0x15);
417*4882a593Smuzhiyun /* Power Up TMDS */
418*4882a593Smuzhiyun mhl_tx_writeb(ctx, 0x08, 0x35);
419*4882a593Smuzhiyun return sii9234_clear_error(ctx);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
sii9234_hdmi_init(struct sii9234 * ctx)422*4882a593Smuzhiyun static int sii9234_hdmi_init(struct sii9234 *ctx)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun hdmi_writeb(ctx, HDMI_RX_TMDS0_CCTRL1_REG, 0xC1);
425*4882a593Smuzhiyun hdmi_writeb(ctx, HDMI_RX_PLL_CALREFSEL_REG, 0x03);
426*4882a593Smuzhiyun hdmi_writeb(ctx, HDMI_RX_PLL_VCOCAL_REG, 0x20);
427*4882a593Smuzhiyun hdmi_writeb(ctx, HDMI_RX_EQ_DATA0_REG, 0x8A);
428*4882a593Smuzhiyun hdmi_writeb(ctx, HDMI_RX_EQ_DATA1_REG, 0x6A);
429*4882a593Smuzhiyun hdmi_writeb(ctx, HDMI_RX_EQ_DATA2_REG, 0xAA);
430*4882a593Smuzhiyun hdmi_writeb(ctx, HDMI_RX_EQ_DATA3_REG, 0xCA);
431*4882a593Smuzhiyun hdmi_writeb(ctx, HDMI_RX_EQ_DATA4_REG, 0xEA);
432*4882a593Smuzhiyun hdmi_writeb(ctx, HDMI_RX_TMDS_ZONE_CTRL_REG, 0xA0);
433*4882a593Smuzhiyun hdmi_writeb(ctx, HDMI_RX_TMDS_MODE_CTRL_REG, 0x00);
434*4882a593Smuzhiyun mhl_tx_writeb(ctx, MHL_TX_TMDS_CCTRL, 0x34);
435*4882a593Smuzhiyun hdmi_writeb(ctx, 0x45, 0x44);
436*4882a593Smuzhiyun hdmi_writeb(ctx, 0x31, 0x0A);
437*4882a593Smuzhiyun hdmi_writeb(ctx, HDMI_RX_TMDS0_CCTRL1_REG, 0xC1);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun return sii9234_clear_error(ctx);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
sii9234_mhl_tx_ctl_int(struct sii9234 * ctx)442*4882a593Smuzhiyun static int sii9234_mhl_tx_ctl_int(struct sii9234 *ctx)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun mhl_tx_writeb(ctx, MHL_TX_MHLTX_CTL1_REG, 0xD0);
445*4882a593Smuzhiyun mhl_tx_writeb(ctx, MHL_TX_MHLTX_CTL2_REG, 0xFC);
446*4882a593Smuzhiyun mhl_tx_writeb(ctx, MHL_TX_MHLTX_CTL4_REG, 0xEB);
447*4882a593Smuzhiyun mhl_tx_writeb(ctx, MHL_TX_MHLTX_CTL7_REG, 0x0C);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun return sii9234_clear_error(ctx);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
sii9234_reset(struct sii9234 * ctx)452*4882a593Smuzhiyun static int sii9234_reset(struct sii9234 *ctx)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun int ret;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun sii9234_clear_error(ctx);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun ret = sii9234_power_init(ctx);
459*4882a593Smuzhiyun if (ret < 0)
460*4882a593Smuzhiyun return ret;
461*4882a593Smuzhiyun ret = sii9234_cbus_reset(ctx);
462*4882a593Smuzhiyun if (ret < 0)
463*4882a593Smuzhiyun return ret;
464*4882a593Smuzhiyun ret = sii9234_hdmi_init(ctx);
465*4882a593Smuzhiyun if (ret < 0)
466*4882a593Smuzhiyun return ret;
467*4882a593Smuzhiyun ret = sii9234_mhl_tx_ctl_int(ctx);
468*4882a593Smuzhiyun if (ret < 0)
469*4882a593Smuzhiyun return ret;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* Enable HDCP Compliance safety */
472*4882a593Smuzhiyun mhl_tx_writeb(ctx, 0x2B, 0x01);
473*4882a593Smuzhiyun /* CBUS discovery cycle time for each drive and float = 150us */
474*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL1_REG, 0x04, 0x06);
475*4882a593Smuzhiyun /* Clear bit 6 (reg_skip_rgnd) */
476*4882a593Smuzhiyun mhl_tx_writeb(ctx, MHL_TX_DISC_CTRL2_REG, (1 << 7) /* Reserved */
477*4882a593Smuzhiyun | 2 << ATT_THRESH_SHIFT | DEGLITCH_TIME_50MS);
478*4882a593Smuzhiyun /*
479*4882a593Smuzhiyun * Changed from 66 to 65 for 94[1:0] = 01 = 5k reg_cbusmhl_pup_sel
480*4882a593Smuzhiyun * 1.8V CBUS VTH & GND threshold
481*4882a593Smuzhiyun * to meet CTS 3.3.7.2 spec
482*4882a593Smuzhiyun */
483*4882a593Smuzhiyun mhl_tx_writeb(ctx, MHL_TX_DISC_CTRL5_REG, 0x77);
484*4882a593Smuzhiyun cbus_writebm(ctx, CBUS_LINK_CONTROL_2_REG, ~0, MHL_INIT_TIMEOUT);
485*4882a593Smuzhiyun mhl_tx_writeb(ctx, MHL_TX_MHLTX_CTL6_REG, 0xA0);
486*4882a593Smuzhiyun /* RGND & single discovery attempt (RGND blocking) */
487*4882a593Smuzhiyun mhl_tx_writeb(ctx, MHL_TX_DISC_CTRL6_REG, BLOCK_RGND_INT |
488*4882a593Smuzhiyun DVRFLT_SEL | SINGLE_ATT);
489*4882a593Smuzhiyun /* Use VBUS path of discovery state machine */
490*4882a593Smuzhiyun mhl_tx_writeb(ctx, MHL_TX_DISC_CTRL8_REG, 0);
491*4882a593Smuzhiyun /* 0x92[3] sets the CBUS / ID switch */
492*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL6_REG, ~0, USB_ID_OVR);
493*4882a593Smuzhiyun /*
494*4882a593Smuzhiyun * To allow RGND engine to operate correctly.
495*4882a593Smuzhiyun * When moving the chip from D2 to D0 (power up, init regs)
496*4882a593Smuzhiyun * the values should be
497*4882a593Smuzhiyun * 94[1:0] = 01 reg_cbusmhl_pup_sel[1:0] should be set for 5k
498*4882a593Smuzhiyun * 93[7:6] = 10 reg_cbusdisc_pup_sel[1:0] should be
499*4882a593Smuzhiyun * set for 10k (default)
500*4882a593Smuzhiyun * 93[5:4] = 00 reg_cbusidle_pup_sel[1:0] = open (default)
501*4882a593Smuzhiyun */
502*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL3_REG, ~0, 0x86);
503*4882a593Smuzhiyun /*
504*4882a593Smuzhiyun * Change from CC to 8C to match 5K
505*4882a593Smuzhiyun * to meet CTS 3.3.72 spec
506*4882a593Smuzhiyun */
507*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL4_REG, ~0, 0x8C);
508*4882a593Smuzhiyun /* Configure the interrupt as active high */
509*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_INT_CTRL_REG, 0, 0x06);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun msleep(25);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* Release usb_id switch */
514*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL6_REG, 0, USB_ID_OVR);
515*4882a593Smuzhiyun mhl_tx_writeb(ctx, MHL_TX_DISC_CTRL1_REG, 0x27);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun ret = sii9234_clear_error(ctx);
518*4882a593Smuzhiyun if (ret < 0)
519*4882a593Smuzhiyun return ret;
520*4882a593Smuzhiyun ret = sii9234_cbus_init(ctx);
521*4882a593Smuzhiyun if (ret < 0)
522*4882a593Smuzhiyun return ret;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /* Enable Auto soft reset on SCDT = 0 */
525*4882a593Smuzhiyun mhl_tx_writeb(ctx, 0x05, 0x04);
526*4882a593Smuzhiyun /* HDMI Transcode mode enable */
527*4882a593Smuzhiyun mhl_tx_writeb(ctx, 0x0D, 0x1C);
528*4882a593Smuzhiyun mhl_tx_writeb(ctx, MHL_TX_INTR4_ENABLE_REG,
529*4882a593Smuzhiyun RGND_READY_MASK | CBUS_LKOUT_MASK
530*4882a593Smuzhiyun | MHL_DISC_FAIL_MASK | MHL_EST_MASK);
531*4882a593Smuzhiyun mhl_tx_writeb(ctx, MHL_TX_INTR1_ENABLE_REG, 0x60);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /* This point is very important before measure RGND impedance */
534*4882a593Smuzhiyun force_usb_id_switch_open(ctx);
535*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL4_REG, 0, 0xF0);
536*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL5_REG, 0, 0x03);
537*4882a593Smuzhiyun release_usb_id_switch_open(ctx);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /* Force upstream HPD to 0 when not in MHL mode */
540*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_INT_CTRL_REG, 0, 1 << 5);
541*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_INT_CTRL_REG, ~0, 1 << 4);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun return sii9234_clear_error(ctx);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
sii9234_goto_d3(struct sii9234 * ctx)546*4882a593Smuzhiyun static int sii9234_goto_d3(struct sii9234 *ctx)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun int ret;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun dev_dbg(ctx->dev, "sii9234: detection started d3\n");
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun ret = sii9234_reset(ctx);
553*4882a593Smuzhiyun if (ret < 0)
554*4882a593Smuzhiyun goto exit;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun hdmi_writeb(ctx, 0x01, 0x03);
557*4882a593Smuzhiyun tpi_writebm(ctx, TPI_DPD_REG, 0, 1);
558*4882a593Smuzhiyun /* I2C above is expected to fail because power goes down */
559*4882a593Smuzhiyun sii9234_clear_error(ctx);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun ctx->state = ST_D3;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun return 0;
564*4882a593Smuzhiyun exit:
565*4882a593Smuzhiyun dev_err(ctx->dev, "%s failed\n", __func__);
566*4882a593Smuzhiyun return -1;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
sii9234_hw_on(struct sii9234 * ctx)569*4882a593Smuzhiyun static int sii9234_hw_on(struct sii9234 *ctx)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun return regulator_bulk_enable(ARRAY_SIZE(ctx->supplies), ctx->supplies);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
sii9234_hw_off(struct sii9234 * ctx)574*4882a593Smuzhiyun static void sii9234_hw_off(struct sii9234 *ctx)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun gpiod_set_value(ctx->gpio_reset, 1);
577*4882a593Smuzhiyun msleep(20);
578*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(ctx->supplies), ctx->supplies);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
sii9234_hw_reset(struct sii9234 * ctx)581*4882a593Smuzhiyun static void sii9234_hw_reset(struct sii9234 *ctx)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun gpiod_set_value(ctx->gpio_reset, 1);
584*4882a593Smuzhiyun msleep(20);
585*4882a593Smuzhiyun gpiod_set_value(ctx->gpio_reset, 0);
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
sii9234_cable_in(struct sii9234 * ctx)588*4882a593Smuzhiyun static void sii9234_cable_in(struct sii9234 *ctx)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun int ret;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun mutex_lock(&ctx->lock);
593*4882a593Smuzhiyun if (ctx->state != ST_OFF)
594*4882a593Smuzhiyun goto unlock;
595*4882a593Smuzhiyun ret = sii9234_hw_on(ctx);
596*4882a593Smuzhiyun if (ret < 0)
597*4882a593Smuzhiyun goto unlock;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun sii9234_hw_reset(ctx);
600*4882a593Smuzhiyun sii9234_goto_d3(ctx);
601*4882a593Smuzhiyun /* To avoid irq storm, when hw is in meta state */
602*4882a593Smuzhiyun enable_irq(to_i2c_client(ctx->dev)->irq);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun unlock:
605*4882a593Smuzhiyun mutex_unlock(&ctx->lock);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
sii9234_cable_out(struct sii9234 * ctx)608*4882a593Smuzhiyun static void sii9234_cable_out(struct sii9234 *ctx)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun mutex_lock(&ctx->lock);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun if (ctx->state == ST_OFF)
613*4882a593Smuzhiyun goto unlock;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun disable_irq(to_i2c_client(ctx->dev)->irq);
616*4882a593Smuzhiyun tpi_writeb(ctx, TPI_DPD_REG, 0);
617*4882a593Smuzhiyun /* Turn on&off hpd festure for only QCT HDMI */
618*4882a593Smuzhiyun sii9234_hw_off(ctx);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun ctx->state = ST_OFF;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun unlock:
623*4882a593Smuzhiyun mutex_unlock(&ctx->lock);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
sii9234_rgnd_ready_irq(struct sii9234 * ctx)626*4882a593Smuzhiyun static enum sii9234_state sii9234_rgnd_ready_irq(struct sii9234 *ctx)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun int value;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun if (ctx->state == ST_D3) {
631*4882a593Smuzhiyun int ret;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun dev_dbg(ctx->dev, "RGND_READY_INT\n");
634*4882a593Smuzhiyun sii9234_hw_reset(ctx);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun ret = sii9234_reset(ctx);
637*4882a593Smuzhiyun if (ret < 0) {
638*4882a593Smuzhiyun dev_err(ctx->dev, "sii9234_reset() failed\n");
639*4882a593Smuzhiyun return ST_FAILURE;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun return ST_RGND_INIT;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /* Got interrupt in inappropriate state */
646*4882a593Smuzhiyun if (ctx->state != ST_RGND_INIT)
647*4882a593Smuzhiyun return ST_FAILURE;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun value = mhl_tx_readb(ctx, MHL_TX_STAT2_REG);
650*4882a593Smuzhiyun if (sii9234_clear_error(ctx))
651*4882a593Smuzhiyun return ST_FAILURE;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun if ((value & RGND_INTP_MASK) != RGND_INTP_1K) {
654*4882a593Smuzhiyun dev_warn(ctx->dev, "RGND is not 1k\n");
655*4882a593Smuzhiyun return ST_RGND_INIT;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun dev_dbg(ctx->dev, "RGND 1K!!\n");
658*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL4_REG, ~0, 0x8C);
659*4882a593Smuzhiyun mhl_tx_writeb(ctx, MHL_TX_DISC_CTRL5_REG, 0x77);
660*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL6_REG, ~0, 0x05);
661*4882a593Smuzhiyun if (sii9234_clear_error(ctx))
662*4882a593Smuzhiyun return ST_FAILURE;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun msleep(T_SRC_VBUS_CBUS_TO_STABLE);
665*4882a593Smuzhiyun return ST_RGND_1K;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
sii9234_mhl_established(struct sii9234 * ctx)668*4882a593Smuzhiyun static enum sii9234_state sii9234_mhl_established(struct sii9234 *ctx)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun dev_dbg(ctx->dev, "mhl est interrupt\n");
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun /* Discovery override */
673*4882a593Smuzhiyun mhl_tx_writeb(ctx, MHL_TX_MHLTX_CTL1_REG, 0x10);
674*4882a593Smuzhiyun /* Increase DDC translation layer timer (byte mode) */
675*4882a593Smuzhiyun cbus_writeb(ctx, 0x07, 0x32);
676*4882a593Smuzhiyun cbus_writebm(ctx, 0x44, ~0, 1 << 1);
677*4882a593Smuzhiyun /* Keep the discovery enabled. Need RGND interrupt */
678*4882a593Smuzhiyun mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL1_REG, ~0, 1);
679*4882a593Smuzhiyun mhl_tx_writeb(ctx, MHL_TX_INTR1_ENABLE_REG,
680*4882a593Smuzhiyun RSEN_CHANGE_INT_MASK | HPD_CHANGE_INT_MASK);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun if (sii9234_clear_error(ctx))
683*4882a593Smuzhiyun return ST_FAILURE;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun return ST_MHL_ESTABLISHED;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
sii9234_hpd_change(struct sii9234 * ctx)688*4882a593Smuzhiyun static enum sii9234_state sii9234_hpd_change(struct sii9234 *ctx)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun int value;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun value = cbus_readb(ctx, CBUS_MSC_REQ_ABORT_REASON_REG);
693*4882a593Smuzhiyun if (sii9234_clear_error(ctx))
694*4882a593Smuzhiyun return ST_FAILURE;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun if (value & SET_HPD_DOWNSTREAM) {
697*4882a593Smuzhiyun /* Downstream HPD High, Enable TMDS */
698*4882a593Smuzhiyun sii9234_tmds_control(ctx, true);
699*4882a593Smuzhiyun } else {
700*4882a593Smuzhiyun /* Downstream HPD Low, Disable TMDS */
701*4882a593Smuzhiyun sii9234_tmds_control(ctx, false);
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun return ctx->state;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun
sii9234_rsen_change(struct sii9234 * ctx)707*4882a593Smuzhiyun static enum sii9234_state sii9234_rsen_change(struct sii9234 *ctx)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun int value;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /* Work_around code to handle wrong interrupt */
712*4882a593Smuzhiyun if (ctx->state != ST_RGND_1K) {
713*4882a593Smuzhiyun dev_err(ctx->dev, "RSEN_HIGH without RGND_1K\n");
714*4882a593Smuzhiyun return ST_FAILURE;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun value = mhl_tx_readb(ctx, MHL_TX_SYSSTAT_REG);
717*4882a593Smuzhiyun if (value < 0)
718*4882a593Smuzhiyun return ST_FAILURE;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun if (value & RSEN_STATUS) {
721*4882a593Smuzhiyun dev_dbg(ctx->dev, "MHL cable connected.. RSEN High\n");
722*4882a593Smuzhiyun return ST_RSEN_HIGH;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun dev_dbg(ctx->dev, "RSEN lost\n");
725*4882a593Smuzhiyun /*
726*4882a593Smuzhiyun * Once RSEN loss is confirmed,we need to check
727*4882a593Smuzhiyun * based on cable status and chip power status,whether
728*4882a593Smuzhiyun * it is SINK Loss(HDMI cable not connected, TV Off)
729*4882a593Smuzhiyun * or MHL cable disconnection
730*4882a593Smuzhiyun * TODO: Define the below mhl_disconnection()
731*4882a593Smuzhiyun */
732*4882a593Smuzhiyun msleep(T_SRC_RXSENSE_DEGLITCH);
733*4882a593Smuzhiyun value = mhl_tx_readb(ctx, MHL_TX_SYSSTAT_REG);
734*4882a593Smuzhiyun if (value < 0)
735*4882a593Smuzhiyun return ST_FAILURE;
736*4882a593Smuzhiyun dev_dbg(ctx->dev, "sys_stat: %x\n", value);
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun if (value & RSEN_STATUS) {
739*4882a593Smuzhiyun dev_dbg(ctx->dev, "RSEN recovery\n");
740*4882a593Smuzhiyun return ST_RSEN_HIGH;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun dev_dbg(ctx->dev, "RSEN Really LOW\n");
743*4882a593Smuzhiyun /* To meet CTS 3.3.22.2 spec */
744*4882a593Smuzhiyun sii9234_tmds_control(ctx, false);
745*4882a593Smuzhiyun force_usb_id_switch_open(ctx);
746*4882a593Smuzhiyun release_usb_id_switch_open(ctx);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun return ST_FAILURE;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
sii9234_irq_thread(int irq,void * data)751*4882a593Smuzhiyun static irqreturn_t sii9234_irq_thread(int irq, void *data)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun struct sii9234 *ctx = data;
754*4882a593Smuzhiyun int intr1, intr4;
755*4882a593Smuzhiyun int intr1_en, intr4_en;
756*4882a593Smuzhiyun int cbus_intr1, cbus_intr2;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun dev_dbg(ctx->dev, "%s\n", __func__);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun mutex_lock(&ctx->lock);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun intr1 = mhl_tx_readb(ctx, MHL_TX_INTR1_REG);
763*4882a593Smuzhiyun intr4 = mhl_tx_readb(ctx, MHL_TX_INTR4_REG);
764*4882a593Smuzhiyun intr1_en = mhl_tx_readb(ctx, MHL_TX_INTR1_ENABLE_REG);
765*4882a593Smuzhiyun intr4_en = mhl_tx_readb(ctx, MHL_TX_INTR4_ENABLE_REG);
766*4882a593Smuzhiyun cbus_intr1 = cbus_readb(ctx, CBUS_INT_STATUS_1_REG);
767*4882a593Smuzhiyun cbus_intr2 = cbus_readb(ctx, CBUS_INT_STATUS_2_REG);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun if (sii9234_clear_error(ctx))
770*4882a593Smuzhiyun goto done;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun dev_dbg(ctx->dev, "irq %02x/%02x %02x/%02x %02x/%02x\n",
773*4882a593Smuzhiyun intr1, intr1_en, intr4, intr4_en, cbus_intr1, cbus_intr2);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun if (intr4 & RGND_READY_INT)
776*4882a593Smuzhiyun ctx->state = sii9234_rgnd_ready_irq(ctx);
777*4882a593Smuzhiyun if (intr1 & RSEN_CHANGE_INT)
778*4882a593Smuzhiyun ctx->state = sii9234_rsen_change(ctx);
779*4882a593Smuzhiyun if (intr4 & MHL_EST_INT)
780*4882a593Smuzhiyun ctx->state = sii9234_mhl_established(ctx);
781*4882a593Smuzhiyun if (intr1 & HPD_CHANGE_INT)
782*4882a593Smuzhiyun ctx->state = sii9234_hpd_change(ctx);
783*4882a593Smuzhiyun if (intr4 & CBUS_LKOUT_INT)
784*4882a593Smuzhiyun ctx->state = ST_FAILURE;
785*4882a593Smuzhiyun if (intr4 & MHL_DISC_FAIL_INT)
786*4882a593Smuzhiyun ctx->state = ST_FAILURE_DISCOVERY;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun done:
789*4882a593Smuzhiyun /* Clean interrupt status and pending flags */
790*4882a593Smuzhiyun mhl_tx_writeb(ctx, MHL_TX_INTR1_REG, intr1);
791*4882a593Smuzhiyun mhl_tx_writeb(ctx, MHL_TX_INTR4_REG, intr4);
792*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_MHL_STATUS_REG_0, 0xFF);
793*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_MHL_STATUS_REG_1, 0xFF);
794*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_INT_STATUS_1_REG, cbus_intr1);
795*4882a593Smuzhiyun cbus_writeb(ctx, CBUS_INT_STATUS_2_REG, cbus_intr2);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun sii9234_clear_error(ctx);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun if (ctx->state == ST_FAILURE) {
800*4882a593Smuzhiyun dev_dbg(ctx->dev, "try to reset after failure\n");
801*4882a593Smuzhiyun sii9234_hw_reset(ctx);
802*4882a593Smuzhiyun sii9234_goto_d3(ctx);
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun if (ctx->state == ST_FAILURE_DISCOVERY) {
806*4882a593Smuzhiyun dev_err(ctx->dev, "discovery failed, no power for MHL?\n");
807*4882a593Smuzhiyun tpi_writebm(ctx, TPI_DPD_REG, 0, 1);
808*4882a593Smuzhiyun ctx->state = ST_D3;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun mutex_unlock(&ctx->lock);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun return IRQ_HANDLED;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
sii9234_init_resources(struct sii9234 * ctx,struct i2c_client * client)816*4882a593Smuzhiyun static int sii9234_init_resources(struct sii9234 *ctx,
817*4882a593Smuzhiyun struct i2c_client *client)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun struct i2c_adapter *adapter = client->adapter;
820*4882a593Smuzhiyun int ret;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun if (!ctx->dev->of_node) {
823*4882a593Smuzhiyun dev_err(ctx->dev, "not DT device\n");
824*4882a593Smuzhiyun return -ENODEV;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun ctx->gpio_reset = devm_gpiod_get(ctx->dev, "reset", GPIOD_OUT_LOW);
828*4882a593Smuzhiyun if (IS_ERR(ctx->gpio_reset)) {
829*4882a593Smuzhiyun dev_err(ctx->dev, "failed to get reset gpio from DT\n");
830*4882a593Smuzhiyun return PTR_ERR(ctx->gpio_reset);
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun ctx->supplies[0].supply = "avcc12";
834*4882a593Smuzhiyun ctx->supplies[1].supply = "avcc33";
835*4882a593Smuzhiyun ctx->supplies[2].supply = "iovcc18";
836*4882a593Smuzhiyun ctx->supplies[3].supply = "cvcc12";
837*4882a593Smuzhiyun ret = devm_regulator_bulk_get(ctx->dev, 4, ctx->supplies);
838*4882a593Smuzhiyun if (ret) {
839*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
840*4882a593Smuzhiyun dev_err(ctx->dev, "regulator_bulk failed\n");
841*4882a593Smuzhiyun return ret;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun ctx->client[I2C_MHL] = client;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun ctx->client[I2C_TPI] = devm_i2c_new_dummy_device(&client->dev, adapter,
847*4882a593Smuzhiyun I2C_TPI_ADDR);
848*4882a593Smuzhiyun if (IS_ERR(ctx->client[I2C_TPI])) {
849*4882a593Smuzhiyun dev_err(ctx->dev, "failed to create TPI client\n");
850*4882a593Smuzhiyun return PTR_ERR(ctx->client[I2C_TPI]);
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun ctx->client[I2C_HDMI] = devm_i2c_new_dummy_device(&client->dev, adapter,
854*4882a593Smuzhiyun I2C_HDMI_ADDR);
855*4882a593Smuzhiyun if (IS_ERR(ctx->client[I2C_HDMI])) {
856*4882a593Smuzhiyun dev_err(ctx->dev, "failed to create HDMI RX client\n");
857*4882a593Smuzhiyun return PTR_ERR(ctx->client[I2C_HDMI]);
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun ctx->client[I2C_CBUS] = devm_i2c_new_dummy_device(&client->dev, adapter,
861*4882a593Smuzhiyun I2C_CBUS_ADDR);
862*4882a593Smuzhiyun if (IS_ERR(ctx->client[I2C_CBUS])) {
863*4882a593Smuzhiyun dev_err(ctx->dev, "failed to create CBUS client\n");
864*4882a593Smuzhiyun return PTR_ERR(ctx->client[I2C_CBUS]);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun return 0;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
bridge_to_sii9234(struct drm_bridge * bridge)870*4882a593Smuzhiyun static inline struct sii9234 *bridge_to_sii9234(struct drm_bridge *bridge)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun return container_of(bridge, struct sii9234, bridge);
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
sii9234_mode_valid(struct drm_bridge * bridge,const struct drm_display_info * info,const struct drm_display_mode * mode)875*4882a593Smuzhiyun static enum drm_mode_status sii9234_mode_valid(struct drm_bridge *bridge,
876*4882a593Smuzhiyun const struct drm_display_info *info,
877*4882a593Smuzhiyun const struct drm_display_mode *mode)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun if (mode->clock > MHL1_MAX_CLK)
880*4882a593Smuzhiyun return MODE_CLOCK_HIGH;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun return MODE_OK;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun static const struct drm_bridge_funcs sii9234_bridge_funcs = {
886*4882a593Smuzhiyun .mode_valid = sii9234_mode_valid,
887*4882a593Smuzhiyun };
888*4882a593Smuzhiyun
sii9234_probe(struct i2c_client * client,const struct i2c_device_id * id)889*4882a593Smuzhiyun static int sii9234_probe(struct i2c_client *client,
890*4882a593Smuzhiyun const struct i2c_device_id *id)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun struct i2c_adapter *adapter = client->adapter;
893*4882a593Smuzhiyun struct sii9234 *ctx;
894*4882a593Smuzhiyun struct device *dev = &client->dev;
895*4882a593Smuzhiyun int ret;
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
898*4882a593Smuzhiyun if (!ctx)
899*4882a593Smuzhiyun return -ENOMEM;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun ctx->dev = dev;
902*4882a593Smuzhiyun mutex_init(&ctx->lock);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA)) {
905*4882a593Smuzhiyun dev_err(dev, "I2C adapter lacks SMBUS feature\n");
906*4882a593Smuzhiyun return -EIO;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun if (!client->irq) {
910*4882a593Smuzhiyun dev_err(dev, "no irq provided\n");
911*4882a593Smuzhiyun return -EINVAL;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun irq_set_status_flags(client->irq, IRQ_NOAUTOEN);
915*4882a593Smuzhiyun ret = devm_request_threaded_irq(dev, client->irq, NULL,
916*4882a593Smuzhiyun sii9234_irq_thread,
917*4882a593Smuzhiyun IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
918*4882a593Smuzhiyun "sii9234", ctx);
919*4882a593Smuzhiyun if (ret < 0) {
920*4882a593Smuzhiyun dev_err(dev, "failed to install IRQ handler\n");
921*4882a593Smuzhiyun return ret;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun ret = sii9234_init_resources(ctx, client);
925*4882a593Smuzhiyun if (ret < 0)
926*4882a593Smuzhiyun return ret;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun i2c_set_clientdata(client, ctx);
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun ctx->bridge.funcs = &sii9234_bridge_funcs;
931*4882a593Smuzhiyun ctx->bridge.of_node = dev->of_node;
932*4882a593Smuzhiyun drm_bridge_add(&ctx->bridge);
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun sii9234_cable_in(ctx);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun return 0;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
sii9234_remove(struct i2c_client * client)939*4882a593Smuzhiyun static int sii9234_remove(struct i2c_client *client)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun struct sii9234 *ctx = i2c_get_clientdata(client);
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun sii9234_cable_out(ctx);
944*4882a593Smuzhiyun drm_bridge_remove(&ctx->bridge);
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun return 0;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun static const struct of_device_id sii9234_dt_match[] = {
950*4882a593Smuzhiyun { .compatible = "sil,sii9234" },
951*4882a593Smuzhiyun { },
952*4882a593Smuzhiyun };
953*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sii9234_dt_match);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun static const struct i2c_device_id sii9234_id[] = {
956*4882a593Smuzhiyun { "SII9234", 0 },
957*4882a593Smuzhiyun { },
958*4882a593Smuzhiyun };
959*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, sii9234_id);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun static struct i2c_driver sii9234_driver = {
962*4882a593Smuzhiyun .driver = {
963*4882a593Smuzhiyun .name = "sii9234",
964*4882a593Smuzhiyun .of_match_table = sii9234_dt_match,
965*4882a593Smuzhiyun },
966*4882a593Smuzhiyun .probe = sii9234_probe,
967*4882a593Smuzhiyun .remove = sii9234_remove,
968*4882a593Smuzhiyun .id_table = sii9234_id,
969*4882a593Smuzhiyun };
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun module_i2c_driver(sii9234_driver);
972*4882a593Smuzhiyun MODULE_LICENSE("GPL");
973