1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2018 Renesas Electronics
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016 Atmel
6*4882a593Smuzhiyun * Bo Shen <voice.shen@atmel.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Authors: Bo Shen <voice.shen@atmel.com>
9*4882a593Smuzhiyun * Boris Brezillon <boris.brezillon@free-electrons.com>
10*4882a593Smuzhiyun * Wu, Songjun <Songjun.Wu@atmel.com>
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Copyright (C) 2010-2011 Freescale Semiconductor, Inc. All Rights Reserved.
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
16*4882a593Smuzhiyun #include <linux/i2c-mux.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/regmap.h>
20*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
21*4882a593Smuzhiyun #include <linux/clk.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
24*4882a593Smuzhiyun #include <drm/drm_bridge.h>
25*4882a593Smuzhiyun #include <drm/drm_drv.h>
26*4882a593Smuzhiyun #include <drm/drm_edid.h>
27*4882a593Smuzhiyun #include <drm/drm_modes.h>
28*4882a593Smuzhiyun #include <drm/drm_print.h>
29*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <sound/hdmi-codec.h>
32*4882a593Smuzhiyun #include <video/videomode.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define SII902X_TPI_VIDEO_DATA 0x0
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define SII902X_TPI_PIXEL_REPETITION 0x8
37*4882a593Smuzhiyun #define SII902X_TPI_AVI_PIXEL_REP_BUS_24BIT BIT(5)
38*4882a593Smuzhiyun #define SII902X_TPI_AVI_PIXEL_REP_RISING_EDGE BIT(4)
39*4882a593Smuzhiyun #define SII902X_TPI_AVI_PIXEL_REP_4X 3
40*4882a593Smuzhiyun #define SII902X_TPI_AVI_PIXEL_REP_2X 1
41*4882a593Smuzhiyun #define SII902X_TPI_AVI_PIXEL_REP_NONE 0
42*4882a593Smuzhiyun #define SII902X_TPI_CLK_RATIO_HALF (0 << 6)
43*4882a593Smuzhiyun #define SII902X_TPI_CLK_RATIO_1X (1 << 6)
44*4882a593Smuzhiyun #define SII902X_TPI_CLK_RATIO_2X (2 << 6)
45*4882a593Smuzhiyun #define SII902X_TPI_CLK_RATIO_4X (3 << 6)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define SII902X_TPI_AVI_IN_FORMAT 0x9
48*4882a593Smuzhiyun #define SII902X_TPI_AVI_INPUT_BITMODE_12BIT BIT(7)
49*4882a593Smuzhiyun #define SII902X_TPI_AVI_INPUT_DITHER BIT(6)
50*4882a593Smuzhiyun #define SII902X_TPI_AVI_INPUT_RANGE_LIMITED (2 << 2)
51*4882a593Smuzhiyun #define SII902X_TPI_AVI_INPUT_RANGE_FULL (1 << 2)
52*4882a593Smuzhiyun #define SII902X_TPI_AVI_INPUT_RANGE_AUTO (0 << 2)
53*4882a593Smuzhiyun #define SII902X_TPI_AVI_INPUT_COLORSPACE_BLACK (3 << 0)
54*4882a593Smuzhiyun #define SII902X_TPI_AVI_INPUT_COLORSPACE_YUV422 (2 << 0)
55*4882a593Smuzhiyun #define SII902X_TPI_AVI_INPUT_COLORSPACE_YUV444 (1 << 0)
56*4882a593Smuzhiyun #define SII902X_TPI_AVI_INPUT_COLORSPACE_RGB (0 << 0)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define SII902X_TPI_AVI_INFOFRAME 0x0c
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define SII902X_SYS_CTRL_DATA 0x1a
61*4882a593Smuzhiyun #define SII902X_SYS_CTRL_PWR_DWN BIT(4)
62*4882a593Smuzhiyun #define SII902X_SYS_CTRL_AV_MUTE BIT(3)
63*4882a593Smuzhiyun #define SII902X_SYS_CTRL_DDC_BUS_REQ BIT(2)
64*4882a593Smuzhiyun #define SII902X_SYS_CTRL_DDC_BUS_GRTD BIT(1)
65*4882a593Smuzhiyun #define SII902X_SYS_CTRL_OUTPUT_MODE BIT(0)
66*4882a593Smuzhiyun #define SII902X_SYS_CTRL_OUTPUT_HDMI 1
67*4882a593Smuzhiyun #define SII902X_SYS_CTRL_OUTPUT_DVI 0
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define SII902X_REG_CHIPID(n) (0x1b + (n))
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define SII902X_PWR_STATE_CTRL 0x1e
72*4882a593Smuzhiyun #define SII902X_AVI_POWER_STATE_MSK GENMASK(1, 0)
73*4882a593Smuzhiyun #define SII902X_AVI_POWER_STATE_D(l) ((l) & SII902X_AVI_POWER_STATE_MSK)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* Audio */
76*4882a593Smuzhiyun #define SII902X_TPI_I2S_ENABLE_MAPPING_REG 0x1f
77*4882a593Smuzhiyun #define SII902X_TPI_I2S_CONFIG_FIFO0 (0 << 0)
78*4882a593Smuzhiyun #define SII902X_TPI_I2S_CONFIG_FIFO1 (1 << 0)
79*4882a593Smuzhiyun #define SII902X_TPI_I2S_CONFIG_FIFO2 (2 << 0)
80*4882a593Smuzhiyun #define SII902X_TPI_I2S_CONFIG_FIFO3 (3 << 0)
81*4882a593Smuzhiyun #define SII902X_TPI_I2S_LEFT_RIGHT_SWAP (1 << 2)
82*4882a593Smuzhiyun #define SII902X_TPI_I2S_AUTO_DOWNSAMPLE (1 << 3)
83*4882a593Smuzhiyun #define SII902X_TPI_I2S_SELECT_SD0 (0 << 4)
84*4882a593Smuzhiyun #define SII902X_TPI_I2S_SELECT_SD1 (1 << 4)
85*4882a593Smuzhiyun #define SII902X_TPI_I2S_SELECT_SD2 (2 << 4)
86*4882a593Smuzhiyun #define SII902X_TPI_I2S_SELECT_SD3 (3 << 4)
87*4882a593Smuzhiyun #define SII902X_TPI_I2S_FIFO_ENABLE (1 << 7)
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define SII902X_TPI_I2S_INPUT_CONFIG_REG 0x20
90*4882a593Smuzhiyun #define SII902X_TPI_I2S_FIRST_BIT_SHIFT_YES (0 << 0)
91*4882a593Smuzhiyun #define SII902X_TPI_I2S_FIRST_BIT_SHIFT_NO (1 << 0)
92*4882a593Smuzhiyun #define SII902X_TPI_I2S_SD_DIRECTION_MSB_FIRST (0 << 1)
93*4882a593Smuzhiyun #define SII902X_TPI_I2S_SD_DIRECTION_LSB_FIRST (1 << 1)
94*4882a593Smuzhiyun #define SII902X_TPI_I2S_SD_JUSTIFY_LEFT (0 << 2)
95*4882a593Smuzhiyun #define SII902X_TPI_I2S_SD_JUSTIFY_RIGHT (1 << 2)
96*4882a593Smuzhiyun #define SII902X_TPI_I2S_WS_POLARITY_LOW (0 << 3)
97*4882a593Smuzhiyun #define SII902X_TPI_I2S_WS_POLARITY_HIGH (1 << 3)
98*4882a593Smuzhiyun #define SII902X_TPI_I2S_MCLK_MULTIPLIER_128 (0 << 4)
99*4882a593Smuzhiyun #define SII902X_TPI_I2S_MCLK_MULTIPLIER_256 (1 << 4)
100*4882a593Smuzhiyun #define SII902X_TPI_I2S_MCLK_MULTIPLIER_384 (2 << 4)
101*4882a593Smuzhiyun #define SII902X_TPI_I2S_MCLK_MULTIPLIER_512 (3 << 4)
102*4882a593Smuzhiyun #define SII902X_TPI_I2S_MCLK_MULTIPLIER_768 (4 << 4)
103*4882a593Smuzhiyun #define SII902X_TPI_I2S_MCLK_MULTIPLIER_1024 (5 << 4)
104*4882a593Smuzhiyun #define SII902X_TPI_I2S_MCLK_MULTIPLIER_1152 (6 << 4)
105*4882a593Smuzhiyun #define SII902X_TPI_I2S_MCLK_MULTIPLIER_192 (7 << 4)
106*4882a593Smuzhiyun #define SII902X_TPI_I2S_SCK_EDGE_FALLING (0 << 7)
107*4882a593Smuzhiyun #define SII902X_TPI_I2S_SCK_EDGE_RISING (1 << 7)
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define SII902X_TPI_I2S_STRM_HDR_BASE 0x21
110*4882a593Smuzhiyun #define SII902X_TPI_I2S_STRM_HDR_SIZE 5
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_CONFIG_BYTE2_REG 0x26
113*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_CODING_STREAM_HEADER (0 << 0)
114*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_CODING_PCM (1 << 0)
115*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_CODING_AC3 (2 << 0)
116*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_CODING_MPEG1 (3 << 0)
117*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_CODING_MP3 (4 << 0)
118*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_CODING_MPEG2 (5 << 0)
119*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_CODING_AAC (6 << 0)
120*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_CODING_DTS (7 << 0)
121*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_CODING_ATRAC (8 << 0)
122*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_MUTE_DISABLE (0 << 4)
123*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_MUTE_ENABLE (1 << 4)
124*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_LAYOUT_2_CHANNELS (0 << 5)
125*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_LAYOUT_8_CHANNELS (1 << 5)
126*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_INTERFACE_DISABLE (0 << 6)
127*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_INTERFACE_SPDIF (1 << 6)
128*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_INTERFACE_I2S (2 << 6)
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_CONFIG_BYTE3_REG 0x27
131*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_FREQ_STREAM (0 << 3)
132*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_FREQ_32KHZ (1 << 3)
133*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_FREQ_44KHZ (2 << 3)
134*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_FREQ_48KHZ (3 << 3)
135*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_FREQ_88KHZ (4 << 3)
136*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_FREQ_96KHZ (5 << 3)
137*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_FREQ_176KHZ (6 << 3)
138*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_FREQ_192KHZ (7 << 3)
139*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_SAMPLE_SIZE_STREAM (0 << 6)
140*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_SAMPLE_SIZE_16 (1 << 6)
141*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_SAMPLE_SIZE_20 (2 << 6)
142*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_SAMPLE_SIZE_24 (3 << 6)
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #define SII902X_TPI_AUDIO_CONFIG_BYTE4_REG 0x28
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define SII902X_INT_ENABLE 0x3c
147*4882a593Smuzhiyun #define SII902X_INT_STATUS 0x3d
148*4882a593Smuzhiyun #define SII902X_HOTPLUG_EVENT BIT(0)
149*4882a593Smuzhiyun #define SII902X_PLUGGED_STATUS BIT(2)
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define SII902X_TPI_SYNC_GEN_CTRL 0x60
152*4882a593Smuzhiyun #define SII902X_TPI_SYNC_POLAR_DETECT 0x61
153*4882a593Smuzhiyun #define SII902X_TPI_HBIT_TO_HSYNC 0x62
154*4882a593Smuzhiyun #define SII902X_EMBEDDED_SYNC_EXTRACTION_REG 0x63
155*4882a593Smuzhiyun #define SII902X_EMBEDDED_SYNC_EXTRACTION BIT(6)
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun #define SII902X_REG_TPI_RQB 0xc7
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* Indirect internal register access */
160*4882a593Smuzhiyun #define SII902X_IND_SET_PAGE 0xbc
161*4882a593Smuzhiyun #define SII902X_IND_OFFSET 0xbd
162*4882a593Smuzhiyun #define SII902X_IND_VALUE 0xbe
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun #define SII902X_TPI_MISC_INFOFRAME_BASE 0xbf
165*4882a593Smuzhiyun #define SII902X_TPI_MISC_INFOFRAME_END 0xde
166*4882a593Smuzhiyun #define SII902X_TPI_MISC_INFOFRAME_SIZE \
167*4882a593Smuzhiyun (SII902X_TPI_MISC_INFOFRAME_END - SII902X_TPI_MISC_INFOFRAME_BASE)
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define SII902X_I2C_BUS_ACQUISITION_TIMEOUT_MS 500
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define SII902X_AUDIO_PORT_INDEX 3
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun struct sii902x {
174*4882a593Smuzhiyun struct i2c_client *i2c;
175*4882a593Smuzhiyun struct regmap *regmap;
176*4882a593Smuzhiyun struct drm_bridge bridge;
177*4882a593Smuzhiyun struct drm_connector connector;
178*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
179*4882a593Smuzhiyun struct gpio_desc *enable_gpio;
180*4882a593Smuzhiyun struct i2c_mux_core *i2cmux;
181*4882a593Smuzhiyun struct regulator_bulk_data supplies[2];
182*4882a593Smuzhiyun /*
183*4882a593Smuzhiyun * Mutex protects audio and video functions from interfering
184*4882a593Smuzhiyun * each other, by keeping their i2c command sequences atomic.
185*4882a593Smuzhiyun */
186*4882a593Smuzhiyun struct mutex mutex;
187*4882a593Smuzhiyun struct sii902x_audio {
188*4882a593Smuzhiyun struct platform_device *pdev;
189*4882a593Smuzhiyun struct clk *mclk;
190*4882a593Smuzhiyun u32 i2s_fifo_sequence[4];
191*4882a593Smuzhiyun } audio;
192*4882a593Smuzhiyun struct drm_display_mode mode;
193*4882a593Smuzhiyun int bus_format;
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun enum sii902x_bus_format {
197*4882a593Smuzhiyun FORMAT_RGB_INPUT,
198*4882a593Smuzhiyun FORMAT_YCBCR422_INPUT,
199*4882a593Smuzhiyun FORMAT_YCBCR444_INPUT,
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
sii902x_read_unlocked(struct i2c_client * i2c,u8 reg,u8 * val)202*4882a593Smuzhiyun static int sii902x_read_unlocked(struct i2c_client *i2c, u8 reg, u8 *val)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun union i2c_smbus_data data;
205*4882a593Smuzhiyun int ret;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun ret = __i2c_smbus_xfer(i2c->adapter, i2c->addr, i2c->flags,
208*4882a593Smuzhiyun I2C_SMBUS_READ, reg, I2C_SMBUS_BYTE_DATA, &data);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (ret < 0)
211*4882a593Smuzhiyun return ret;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun *val = data.byte;
214*4882a593Smuzhiyun return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
sii902x_write_unlocked(struct i2c_client * i2c,u8 reg,u8 val)217*4882a593Smuzhiyun static int sii902x_write_unlocked(struct i2c_client *i2c, u8 reg, u8 val)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun union i2c_smbus_data data;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun data.byte = val;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun return __i2c_smbus_xfer(i2c->adapter, i2c->addr, i2c->flags,
224*4882a593Smuzhiyun I2C_SMBUS_WRITE, reg, I2C_SMBUS_BYTE_DATA,
225*4882a593Smuzhiyun &data);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
sii902x_update_bits_unlocked(struct i2c_client * i2c,u8 reg,u8 mask,u8 val)228*4882a593Smuzhiyun static int sii902x_update_bits_unlocked(struct i2c_client *i2c, u8 reg, u8 mask,
229*4882a593Smuzhiyun u8 val)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun int ret;
232*4882a593Smuzhiyun u8 status;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun ret = sii902x_read_unlocked(i2c, reg, &status);
235*4882a593Smuzhiyun if (ret)
236*4882a593Smuzhiyun return ret;
237*4882a593Smuzhiyun status &= ~mask;
238*4882a593Smuzhiyun status |= val & mask;
239*4882a593Smuzhiyun return sii902x_write_unlocked(i2c, reg, status);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
bridge_to_sii902x(struct drm_bridge * bridge)242*4882a593Smuzhiyun static inline struct sii902x *bridge_to_sii902x(struct drm_bridge *bridge)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun return container_of(bridge, struct sii902x, bridge);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
connector_to_sii902x(struct drm_connector * con)247*4882a593Smuzhiyun static inline struct sii902x *connector_to_sii902x(struct drm_connector *con)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun return container_of(con, struct sii902x, connector);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
sii902x_reset(struct sii902x * sii902x)252*4882a593Smuzhiyun static void sii902x_reset(struct sii902x *sii902x)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun if (!sii902x->reset_gpio)
255*4882a593Smuzhiyun return;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun gpiod_set_value(sii902x->reset_gpio, 1);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* The datasheet says treset-min = 100us. Make it 150us to be sure. */
260*4882a593Smuzhiyun usleep_range(150, 200);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun gpiod_set_value(sii902x->reset_gpio, 0);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun static enum drm_connector_status
sii902x_connector_detect(struct drm_connector * connector,bool force)266*4882a593Smuzhiyun sii902x_connector_detect(struct drm_connector *connector, bool force)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun struct sii902x *sii902x = connector_to_sii902x(connector);
269*4882a593Smuzhiyun unsigned int status;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun mutex_lock(&sii902x->mutex);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun regmap_read(sii902x->regmap, SII902X_INT_STATUS, &status);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun mutex_unlock(&sii902x->mutex);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun return (status & SII902X_PLUGGED_STATUS) ?
278*4882a593Smuzhiyun connector_status_connected : connector_status_disconnected;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun static const struct drm_connector_funcs sii902x_connector_funcs = {
282*4882a593Smuzhiyun .detect = sii902x_connector_detect,
283*4882a593Smuzhiyun .fill_modes = drm_helper_probe_single_connector_modes,
284*4882a593Smuzhiyun .destroy = drm_connector_cleanup,
285*4882a593Smuzhiyun .reset = drm_atomic_helper_connector_reset,
286*4882a593Smuzhiyun .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
287*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun static const struct drm_display_mode sii902x_default_modes[] = {
291*4882a593Smuzhiyun /* 4 - 1280x720@60Hz 16:9 */
292*4882a593Smuzhiyun { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
293*4882a593Smuzhiyun 1430, 1650, 0, 720, 725, 730, 750, 0,
294*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
295*4882a593Smuzhiyun .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
296*4882a593Smuzhiyun /* 16 - 1920x1080@60Hz 16:9 */
297*4882a593Smuzhiyun { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
298*4882a593Smuzhiyun 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
299*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
300*4882a593Smuzhiyun .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
301*4882a593Smuzhiyun /* 5 - 1920x1080i@60Hz 16:9 */
302*4882a593Smuzhiyun { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
303*4882a593Smuzhiyun 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
304*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
305*4882a593Smuzhiyun DRM_MODE_FLAG_INTERLACE),
306*4882a593Smuzhiyun .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
307*4882a593Smuzhiyun /* 31 - 1920x1080@50Hz 16:9 */
308*4882a593Smuzhiyun { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
309*4882a593Smuzhiyun 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
310*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
311*4882a593Smuzhiyun .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
312*4882a593Smuzhiyun /* 19 - 1280x720@50Hz 16:9 */
313*4882a593Smuzhiyun { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
314*4882a593Smuzhiyun 1760, 1980, 0, 720, 725, 730, 750, 0,
315*4882a593Smuzhiyun DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
316*4882a593Smuzhiyun .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
317*4882a593Smuzhiyun /* 0x10 - 1024x768@60Hz */
318*4882a593Smuzhiyun { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
319*4882a593Smuzhiyun 1184, 1344, 0, 768, 771, 777, 806, 0,
320*4882a593Smuzhiyun DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
321*4882a593Smuzhiyun /* 17 - 720x576@50Hz 4:3 */
322*4882a593Smuzhiyun { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
323*4882a593Smuzhiyun 796, 864, 0, 576, 581, 586, 625, 0,
324*4882a593Smuzhiyun DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
325*4882a593Smuzhiyun .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
326*4882a593Smuzhiyun /* 2 - 720x480@60Hz 4:3 */
327*4882a593Smuzhiyun { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
328*4882a593Smuzhiyun 798, 858, 0, 480, 489, 495, 525, 0,
329*4882a593Smuzhiyun DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
330*4882a593Smuzhiyun .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun
sii902x_get_modes(struct drm_connector * connector)333*4882a593Smuzhiyun static int sii902x_get_modes(struct drm_connector *connector)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun struct sii902x *sii902x = connector_to_sii902x(connector);
336*4882a593Smuzhiyun u8 output_mode = SII902X_SYS_CTRL_OUTPUT_DVI;
337*4882a593Smuzhiyun struct edid *edid;
338*4882a593Smuzhiyun int num = 0, ret = 0, i;
339*4882a593Smuzhiyun struct drm_display_mode *mode;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun mutex_lock(&sii902x->mutex);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun edid = drm_get_edid(connector, sii902x->i2cmux->adapter[0]);
344*4882a593Smuzhiyun drm_connector_update_edid_property(connector, edid);
345*4882a593Smuzhiyun if (edid) {
346*4882a593Smuzhiyun if (drm_detect_hdmi_monitor(edid))
347*4882a593Smuzhiyun output_mode = SII902X_SYS_CTRL_OUTPUT_HDMI;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun num = drm_add_edid_modes(connector, edid);
350*4882a593Smuzhiyun kfree(edid);
351*4882a593Smuzhiyun } else {
352*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(sii902x_default_modes); i++) {
353*4882a593Smuzhiyun const struct drm_display_mode *ptr =
354*4882a593Smuzhiyun &sii902x_default_modes[i];
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun mode = drm_mode_duplicate(connector->dev, ptr);
357*4882a593Smuzhiyun if (mode) {
358*4882a593Smuzhiyun if (!i)
359*4882a593Smuzhiyun mode->type = DRM_MODE_TYPE_PREFERRED;
360*4882a593Smuzhiyun drm_mode_probed_add(connector, mode);
361*4882a593Smuzhiyun ret++;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun output_mode = SII902X_SYS_CTRL_OUTPUT_HDMI;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun ret = drm_display_info_set_bus_formats(&connector->display_info,
368*4882a593Smuzhiyun &sii902x->bus_format, 1);
369*4882a593Smuzhiyun if (ret)
370*4882a593Smuzhiyun goto error_out;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun ret = regmap_update_bits(sii902x->regmap, SII902X_SYS_CTRL_DATA,
373*4882a593Smuzhiyun SII902X_SYS_CTRL_OUTPUT_MODE, output_mode);
374*4882a593Smuzhiyun if (ret)
375*4882a593Smuzhiyun goto error_out;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun ret = num;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun error_out:
380*4882a593Smuzhiyun mutex_unlock(&sii902x->mutex);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun return ret;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
sii902x_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)385*4882a593Smuzhiyun static enum drm_mode_status sii902x_mode_valid(struct drm_connector *connector,
386*4882a593Smuzhiyun struct drm_display_mode *mode)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun if (mode->hdisplay > 1920 || mode->vdisplay > 1080)
389*4882a593Smuzhiyun return MODE_BAD;
390*4882a593Smuzhiyun if (mode->clock > 165000)
391*4882a593Smuzhiyun return MODE_BAD;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun return MODE_OK;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun static const struct drm_connector_helper_funcs sii902x_connector_helper_funcs = {
397*4882a593Smuzhiyun .get_modes = sii902x_get_modes,
398*4882a593Smuzhiyun .mode_valid = sii902x_mode_valid,
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun
sii902x_bridge_disable(struct drm_bridge * bridge)401*4882a593Smuzhiyun static void sii902x_bridge_disable(struct drm_bridge *bridge)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun struct sii902x *sii902x = bridge_to_sii902x(bridge);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun mutex_lock(&sii902x->mutex);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun regmap_update_bits(sii902x->regmap, SII902X_SYS_CTRL_DATA,
408*4882a593Smuzhiyun SII902X_SYS_CTRL_PWR_DWN,
409*4882a593Smuzhiyun SII902X_SYS_CTRL_PWR_DWN);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun mutex_unlock(&sii902x->mutex);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
sii902x_bridge_enable(struct drm_bridge * bridge)414*4882a593Smuzhiyun static void sii902x_bridge_enable(struct drm_bridge *bridge)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun struct sii902x *sii902x = bridge_to_sii902x(bridge);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun mutex_lock(&sii902x->mutex);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun regmap_update_bits(sii902x->regmap, SII902X_PWR_STATE_CTRL,
421*4882a593Smuzhiyun SII902X_AVI_POWER_STATE_MSK,
422*4882a593Smuzhiyun SII902X_AVI_POWER_STATE_D(0));
423*4882a593Smuzhiyun regmap_update_bits(sii902x->regmap, SII902X_SYS_CTRL_DATA,
424*4882a593Smuzhiyun SII902X_SYS_CTRL_PWR_DWN, 0);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun mutex_unlock(&sii902x->mutex);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
sii902x_check_embedded_format(uint32_t bus_format)429*4882a593Smuzhiyun static bool sii902x_check_embedded_format(uint32_t bus_format)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun switch (bus_format) {
432*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_2X8:
433*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_2X8:
434*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_2X8:
435*4882a593Smuzhiyun case MEDIA_BUS_FMT_VYUY8_2X8:
436*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_1X16:
437*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_1X16:
438*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_1X16:
439*4882a593Smuzhiyun case MEDIA_BUS_FMT_VYUY8_1X16:
440*4882a593Smuzhiyun return true;
441*4882a593Smuzhiyun default:
442*4882a593Smuzhiyun return false;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
sii902x_set_embedded_sync(struct sii902x * sii902x)446*4882a593Smuzhiyun static void sii902x_set_embedded_sync(struct sii902x *sii902x)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun unsigned char data[8];
449*4882a593Smuzhiyun struct videomode vm;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun if (!sii902x_check_embedded_format(sii902x->bus_format))
452*4882a593Smuzhiyun return;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun switch (sii902x->bus_format) {
455*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_2X8:
456*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_2X8:
457*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_2X8:
458*4882a593Smuzhiyun case MEDIA_BUS_FMT_VYUY8_2X8:
459*4882a593Smuzhiyun sii902x_update_bits_unlocked(sii902x->i2c, SII902X_TPI_SYNC_GEN_CTRL,
460*4882a593Smuzhiyun 0x20, 0x20);
461*4882a593Smuzhiyun break;
462*4882a593Smuzhiyun default:
463*4882a593Smuzhiyun break;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun sii902x_update_bits_unlocked(sii902x->i2c, SII902X_TPI_SYNC_GEN_CTRL,
467*4882a593Smuzhiyun 0x80, 0x00);
468*4882a593Smuzhiyun regmap_write(sii902x->regmap,
469*4882a593Smuzhiyun SII902X_EMBEDDED_SYNC_EXTRACTION_REG, 0x00);
470*4882a593Smuzhiyun sii902x_update_bits_unlocked(sii902x->i2c, SII902X_TPI_SYNC_GEN_CTRL,
471*4882a593Smuzhiyun 0x80, 0x80);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun drm_display_mode_to_videomode(&sii902x->mode, &vm);
474*4882a593Smuzhiyun data[0] = vm.hfront_porch & 0xff;
475*4882a593Smuzhiyun data[1] = (vm.hfront_porch >> 8) & 0x03;
476*4882a593Smuzhiyun if (sii902x->mode.flags & DRM_MODE_FLAG_INTERLACE) {
477*4882a593Smuzhiyun data[2] = (sii902x->mode.vtotal >> 1) & 0xff;
478*4882a593Smuzhiyun data[3] = ((sii902x->mode.vtotal >> 1) >> 8) & 0x1f;
479*4882a593Smuzhiyun } else {
480*4882a593Smuzhiyun data[2] = 0;
481*4882a593Smuzhiyun data[3] = 0;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun data[4] = vm.hsync_len & 0xff;
484*4882a593Smuzhiyun data[5] = (vm.hsync_len >> 8) & 0x03;
485*4882a593Smuzhiyun data[6] = vm.vfront_porch;
486*4882a593Smuzhiyun data[7] = vm.vsync_len;
487*4882a593Smuzhiyun regmap_bulk_write(sii902x->regmap, SII902X_TPI_HBIT_TO_HSYNC, data, 8);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun sii902x_update_bits_unlocked(sii902x->i2c, SII902X_TPI_SYNC_GEN_CTRL,
490*4882a593Smuzhiyun 0x80, 0x80);
491*4882a593Smuzhiyun sii902x_update_bits_unlocked(sii902x->i2c,
492*4882a593Smuzhiyun SII902X_EMBEDDED_SYNC_EXTRACTION_REG,
493*4882a593Smuzhiyun 0x40, 0x40);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun regmap_update_bits(sii902x->regmap,
496*4882a593Smuzhiyun SII902X_EMBEDDED_SYNC_EXTRACTION_REG,
497*4882a593Smuzhiyun SII902X_EMBEDDED_SYNC_EXTRACTION,
498*4882a593Smuzhiyun SII902X_EMBEDDED_SYNC_EXTRACTION);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
sii902x_set_format(struct sii902x * sii902x)501*4882a593Smuzhiyun static void sii902x_set_format(struct sii902x *sii902x)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun u8 val;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun switch (sii902x->bus_format) {
506*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_1X16:
507*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_1X16:
508*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_1X16:
509*4882a593Smuzhiyun case MEDIA_BUS_FMT_VYUY8_1X16:
510*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_2X8:
511*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_2X8:
512*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_2X8:
513*4882a593Smuzhiyun case MEDIA_BUS_FMT_VYUY8_2X8:
514*4882a593Smuzhiyun val = SII902X_TPI_AVI_INPUT_COLORSPACE_YUV422;
515*4882a593Smuzhiyun break;
516*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUV8_1X24:
517*4882a593Smuzhiyun case MEDIA_BUS_FMT_VUY8_1X24:
518*4882a593Smuzhiyun val = SII902X_TPI_AVI_INPUT_COLORSPACE_YUV444;
519*4882a593Smuzhiyun break;
520*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB888_1X24:
521*4882a593Smuzhiyun default:
522*4882a593Smuzhiyun val = SII902X_TPI_AVI_INPUT_COLORSPACE_RGB;
523*4882a593Smuzhiyun break;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun val |= SII902X_TPI_AVI_INPUT_RANGE_AUTO;
527*4882a593Smuzhiyun val &= ~(SII902X_TPI_AVI_INPUT_DITHER |
528*4882a593Smuzhiyun SII902X_TPI_AVI_INPUT_BITMODE_12BIT);
529*4882a593Smuzhiyun regmap_write(sii902x->regmap, SII902X_TPI_AVI_IN_FORMAT, val);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun sii902x_set_embedded_sync(sii902x);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
sii902x_bridge_mode_set(struct drm_bridge * bridge,const struct drm_display_mode * mode,const struct drm_display_mode * adj)534*4882a593Smuzhiyun static void sii902x_bridge_mode_set(struct drm_bridge *bridge,
535*4882a593Smuzhiyun const struct drm_display_mode *mode,
536*4882a593Smuzhiyun const struct drm_display_mode *adj)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun struct sii902x *sii902x = bridge_to_sii902x(bridge);
539*4882a593Smuzhiyun struct regmap *regmap = sii902x->regmap;
540*4882a593Smuzhiyun u8 buf[HDMI_INFOFRAME_SIZE(AVI)];
541*4882a593Smuzhiyun struct hdmi_avi_infoframe frame;
542*4882a593Smuzhiyun u16 pixel_clock_10kHz = adj->clock / 10;
543*4882a593Smuzhiyun int ret, vrefresh;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun drm_mode_copy(&sii902x->mode, adj);
546*4882a593Smuzhiyun vrefresh = drm_mode_vrefresh(mode) * 100;
547*4882a593Smuzhiyun buf[0] = pixel_clock_10kHz & 0xff;
548*4882a593Smuzhiyun buf[1] = pixel_clock_10kHz >> 8;
549*4882a593Smuzhiyun buf[2] = vrefresh & 0xff;
550*4882a593Smuzhiyun buf[3] = vrefresh >> 8;
551*4882a593Smuzhiyun buf[4] = adj->crtc_htotal;
552*4882a593Smuzhiyun buf[5] = adj->crtc_htotal >> 8;
553*4882a593Smuzhiyun buf[6] = adj->crtc_vtotal;
554*4882a593Smuzhiyun buf[7] = adj->crtc_vtotal >> 8;
555*4882a593Smuzhiyun buf[8] = SII902X_TPI_CLK_RATIO_1X | SII902X_TPI_AVI_PIXEL_REP_NONE |
556*4882a593Smuzhiyun SII902X_TPI_AVI_PIXEL_REP_BUS_24BIT;
557*4882a593Smuzhiyun switch (sii902x->bus_format) {
558*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_1X16:
559*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_1X16:
560*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_1X16:
561*4882a593Smuzhiyun case MEDIA_BUS_FMT_VYUY8_1X16:
562*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_2X8:
563*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_2X8:
564*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_2X8:
565*4882a593Smuzhiyun case MEDIA_BUS_FMT_VYUY8_2X8:
566*4882a593Smuzhiyun buf[8] |= SII902X_TPI_AVI_PIXEL_REP_RISING_EDGE;
567*4882a593Smuzhiyun break;
568*4882a593Smuzhiyun default:
569*4882a593Smuzhiyun break;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun buf[9] = SII902X_TPI_AVI_INPUT_RANGE_AUTO;
573*4882a593Smuzhiyun switch (sii902x->bus_format) {
574*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_1X16:
575*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_1X16:
576*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_1X16:
577*4882a593Smuzhiyun case MEDIA_BUS_FMT_VYUY8_1X16:
578*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_2X8:
579*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_2X8:
580*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_2X8:
581*4882a593Smuzhiyun case MEDIA_BUS_FMT_VYUY8_2X8:
582*4882a593Smuzhiyun buf[9] |= SII902X_TPI_AVI_INPUT_COLORSPACE_YUV422;
583*4882a593Smuzhiyun break;
584*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUV8_1X24:
585*4882a593Smuzhiyun case MEDIA_BUS_FMT_VUY8_1X24:
586*4882a593Smuzhiyun buf[9] |= SII902X_TPI_AVI_INPUT_COLORSPACE_YUV444;
587*4882a593Smuzhiyun break;
588*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB888_1X24:
589*4882a593Smuzhiyun default:
590*4882a593Smuzhiyun buf[9] |= SII902X_TPI_AVI_INPUT_COLORSPACE_RGB;
591*4882a593Smuzhiyun break;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun mutex_lock(&sii902x->mutex);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun ret = regmap_bulk_write(regmap, SII902X_TPI_VIDEO_DATA, buf, 10);
597*4882a593Smuzhiyun if (ret)
598*4882a593Smuzhiyun goto out;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun ret = drm_hdmi_avi_infoframe_from_display_mode(&frame,
601*4882a593Smuzhiyun &sii902x->connector, adj);
602*4882a593Smuzhiyun if (ret < 0) {
603*4882a593Smuzhiyun DRM_ERROR("couldn't fill AVI infoframe\n");
604*4882a593Smuzhiyun goto out;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun ret = hdmi_avi_infoframe_pack(&frame, buf, sizeof(buf));
608*4882a593Smuzhiyun if (ret < 0) {
609*4882a593Smuzhiyun DRM_ERROR("failed to pack AVI infoframe: %d\n", ret);
610*4882a593Smuzhiyun goto out;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /* Do not send the infoframe header, but keep the CRC field. */
614*4882a593Smuzhiyun regmap_bulk_write(regmap, SII902X_TPI_AVI_INFOFRAME,
615*4882a593Smuzhiyun buf + HDMI_INFOFRAME_HEADER_SIZE - 1,
616*4882a593Smuzhiyun HDMI_AVI_INFOFRAME_SIZE + 1);
617*4882a593Smuzhiyun sii902x_set_format(sii902x);
618*4882a593Smuzhiyun out:
619*4882a593Smuzhiyun mutex_unlock(&sii902x->mutex);
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
sii902x_bridge_attach(struct drm_bridge * bridge,enum drm_bridge_attach_flags flags)622*4882a593Smuzhiyun static int sii902x_bridge_attach(struct drm_bridge *bridge,
623*4882a593Smuzhiyun enum drm_bridge_attach_flags flags)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun struct sii902x *sii902x = bridge_to_sii902x(bridge);
626*4882a593Smuzhiyun struct drm_device *drm = bridge->dev;
627*4882a593Smuzhiyun int ret;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun if (flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR) {
630*4882a593Smuzhiyun DRM_ERROR("Fix bridge driver to make connector optional!");
631*4882a593Smuzhiyun return -EINVAL;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun sii902x->connector.interlace_allowed = true;
635*4882a593Smuzhiyun drm_connector_helper_add(&sii902x->connector,
636*4882a593Smuzhiyun &sii902x_connector_helper_funcs);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun if (!drm_core_check_feature(drm, DRIVER_ATOMIC)) {
639*4882a593Smuzhiyun dev_err(&sii902x->i2c->dev,
640*4882a593Smuzhiyun "sii902x driver is only compatible with DRM devices supporting atomic updates\n");
641*4882a593Smuzhiyun return -ENOTSUPP;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun ret = drm_connector_init(drm, &sii902x->connector,
645*4882a593Smuzhiyun &sii902x_connector_funcs,
646*4882a593Smuzhiyun DRM_MODE_CONNECTOR_HDMIA);
647*4882a593Smuzhiyun if (ret)
648*4882a593Smuzhiyun return ret;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun if (sii902x->i2c->irq > 0)
651*4882a593Smuzhiyun sii902x->connector.polled = DRM_CONNECTOR_POLL_HPD;
652*4882a593Smuzhiyun else
653*4882a593Smuzhiyun sii902x->connector.polled = DRM_CONNECTOR_POLL_CONNECT;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun drm_connector_attach_encoder(&sii902x->connector, bridge->encoder);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun return 0;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun static const struct drm_bridge_funcs sii902x_bridge_funcs = {
661*4882a593Smuzhiyun .attach = sii902x_bridge_attach,
662*4882a593Smuzhiyun .mode_set = sii902x_bridge_mode_set,
663*4882a593Smuzhiyun .disable = sii902x_bridge_disable,
664*4882a593Smuzhiyun .enable = sii902x_bridge_enable,
665*4882a593Smuzhiyun };
666*4882a593Smuzhiyun
sii902x_mute(struct sii902x * sii902x,bool mute)667*4882a593Smuzhiyun static int sii902x_mute(struct sii902x *sii902x, bool mute)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun struct device *dev = &sii902x->i2c->dev;
670*4882a593Smuzhiyun unsigned int val = mute ? SII902X_TPI_AUDIO_MUTE_ENABLE :
671*4882a593Smuzhiyun SII902X_TPI_AUDIO_MUTE_DISABLE;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun dev_dbg(dev, "%s: %s\n", __func__, mute ? "Muted" : "Unmuted");
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun return regmap_update_bits(sii902x->regmap,
676*4882a593Smuzhiyun SII902X_TPI_AUDIO_CONFIG_BYTE2_REG,
677*4882a593Smuzhiyun SII902X_TPI_AUDIO_MUTE_ENABLE, val);
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun static const int sii902x_mclk_div_table[] = {
681*4882a593Smuzhiyun 128, 256, 384, 512, 768, 1024, 1152, 192 };
682*4882a593Smuzhiyun
sii902x_select_mclk_div(u8 * i2s_config_reg,unsigned int rate,unsigned int mclk)683*4882a593Smuzhiyun static int sii902x_select_mclk_div(u8 *i2s_config_reg, unsigned int rate,
684*4882a593Smuzhiyun unsigned int mclk)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun int div = mclk / rate;
687*4882a593Smuzhiyun int distance = 100000;
688*4882a593Smuzhiyun u8 i, nearest = 0;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(sii902x_mclk_div_table); i++) {
691*4882a593Smuzhiyun unsigned int d = abs(div - sii902x_mclk_div_table[i]);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun if (d >= distance)
694*4882a593Smuzhiyun continue;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun nearest = i;
697*4882a593Smuzhiyun distance = d;
698*4882a593Smuzhiyun if (d == 0)
699*4882a593Smuzhiyun break;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun *i2s_config_reg |= nearest << 4;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun return sii902x_mclk_div_table[nearest];
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun static const struct sii902x_sample_freq {
708*4882a593Smuzhiyun u32 freq;
709*4882a593Smuzhiyun u8 val;
710*4882a593Smuzhiyun } sii902x_sample_freq[] = {
711*4882a593Smuzhiyun { .freq = 32000, .val = SII902X_TPI_AUDIO_FREQ_32KHZ },
712*4882a593Smuzhiyun { .freq = 44000, .val = SII902X_TPI_AUDIO_FREQ_44KHZ },
713*4882a593Smuzhiyun { .freq = 48000, .val = SII902X_TPI_AUDIO_FREQ_48KHZ },
714*4882a593Smuzhiyun { .freq = 88000, .val = SII902X_TPI_AUDIO_FREQ_88KHZ },
715*4882a593Smuzhiyun { .freq = 96000, .val = SII902X_TPI_AUDIO_FREQ_96KHZ },
716*4882a593Smuzhiyun { .freq = 176000, .val = SII902X_TPI_AUDIO_FREQ_176KHZ },
717*4882a593Smuzhiyun { .freq = 192000, .val = SII902X_TPI_AUDIO_FREQ_192KHZ },
718*4882a593Smuzhiyun };
719*4882a593Smuzhiyun
sii902x_audio_hw_params(struct device * dev,void * data,struct hdmi_codec_daifmt * daifmt,struct hdmi_codec_params * params)720*4882a593Smuzhiyun static int sii902x_audio_hw_params(struct device *dev, void *data,
721*4882a593Smuzhiyun struct hdmi_codec_daifmt *daifmt,
722*4882a593Smuzhiyun struct hdmi_codec_params *params)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun struct sii902x *sii902x = dev_get_drvdata(dev);
725*4882a593Smuzhiyun u8 i2s_config_reg = SII902X_TPI_I2S_SD_DIRECTION_MSB_FIRST;
726*4882a593Smuzhiyun u8 config_byte2_reg = (SII902X_TPI_AUDIO_INTERFACE_I2S |
727*4882a593Smuzhiyun SII902X_TPI_AUDIO_MUTE_ENABLE |
728*4882a593Smuzhiyun SII902X_TPI_AUDIO_CODING_PCM);
729*4882a593Smuzhiyun u8 config_byte3_reg = 0;
730*4882a593Smuzhiyun u8 infoframe_buf[HDMI_INFOFRAME_SIZE(AUDIO)];
731*4882a593Smuzhiyun unsigned long mclk_rate;
732*4882a593Smuzhiyun int i, ret;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun if (daifmt->bit_clk_master || daifmt->frame_clk_master) {
735*4882a593Smuzhiyun dev_dbg(dev, "%s: I2S master mode not supported\n", __func__);
736*4882a593Smuzhiyun return -EINVAL;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun switch (daifmt->fmt) {
740*4882a593Smuzhiyun case HDMI_I2S:
741*4882a593Smuzhiyun i2s_config_reg |= SII902X_TPI_I2S_FIRST_BIT_SHIFT_YES |
742*4882a593Smuzhiyun SII902X_TPI_I2S_SD_JUSTIFY_LEFT;
743*4882a593Smuzhiyun break;
744*4882a593Smuzhiyun case HDMI_RIGHT_J:
745*4882a593Smuzhiyun i2s_config_reg |= SII902X_TPI_I2S_SD_JUSTIFY_RIGHT;
746*4882a593Smuzhiyun break;
747*4882a593Smuzhiyun case HDMI_LEFT_J:
748*4882a593Smuzhiyun i2s_config_reg |= SII902X_TPI_I2S_SD_JUSTIFY_LEFT;
749*4882a593Smuzhiyun break;
750*4882a593Smuzhiyun default:
751*4882a593Smuzhiyun dev_dbg(dev, "%s: Unsupported i2s format %u\n", __func__,
752*4882a593Smuzhiyun daifmt->fmt);
753*4882a593Smuzhiyun return -EINVAL;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun if (daifmt->bit_clk_inv)
757*4882a593Smuzhiyun i2s_config_reg |= SII902X_TPI_I2S_SCK_EDGE_FALLING;
758*4882a593Smuzhiyun else
759*4882a593Smuzhiyun i2s_config_reg |= SII902X_TPI_I2S_SCK_EDGE_RISING;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun if (daifmt->frame_clk_inv)
762*4882a593Smuzhiyun i2s_config_reg |= SII902X_TPI_I2S_WS_POLARITY_LOW;
763*4882a593Smuzhiyun else
764*4882a593Smuzhiyun i2s_config_reg |= SII902X_TPI_I2S_WS_POLARITY_HIGH;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun if (params->channels > 2)
767*4882a593Smuzhiyun config_byte2_reg |= SII902X_TPI_AUDIO_LAYOUT_8_CHANNELS;
768*4882a593Smuzhiyun else
769*4882a593Smuzhiyun config_byte2_reg |= SII902X_TPI_AUDIO_LAYOUT_2_CHANNELS;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun switch (params->sample_width) {
772*4882a593Smuzhiyun case 16:
773*4882a593Smuzhiyun config_byte3_reg |= SII902X_TPI_AUDIO_SAMPLE_SIZE_16;
774*4882a593Smuzhiyun break;
775*4882a593Smuzhiyun case 20:
776*4882a593Smuzhiyun config_byte3_reg |= SII902X_TPI_AUDIO_SAMPLE_SIZE_20;
777*4882a593Smuzhiyun break;
778*4882a593Smuzhiyun case 24:
779*4882a593Smuzhiyun case 32:
780*4882a593Smuzhiyun config_byte3_reg |= SII902X_TPI_AUDIO_SAMPLE_SIZE_24;
781*4882a593Smuzhiyun break;
782*4882a593Smuzhiyun default:
783*4882a593Smuzhiyun dev_err(dev, "%s: Unsupported sample width %u\n", __func__,
784*4882a593Smuzhiyun params->sample_width);
785*4882a593Smuzhiyun return -EINVAL;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(sii902x_sample_freq); i++) {
789*4882a593Smuzhiyun if (params->sample_rate == sii902x_sample_freq[i].freq) {
790*4882a593Smuzhiyun config_byte3_reg |= sii902x_sample_freq[i].val;
791*4882a593Smuzhiyun break;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun ret = clk_prepare_enable(sii902x->audio.mclk);
796*4882a593Smuzhiyun if (ret) {
797*4882a593Smuzhiyun dev_err(dev, "Enabling mclk failed: %d\n", ret);
798*4882a593Smuzhiyun return ret;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun if (sii902x->audio.mclk) {
802*4882a593Smuzhiyun mclk_rate = clk_get_rate(sii902x->audio.mclk);
803*4882a593Smuzhiyun ret = sii902x_select_mclk_div(&i2s_config_reg,
804*4882a593Smuzhiyun params->sample_rate, mclk_rate);
805*4882a593Smuzhiyun if (mclk_rate != ret * params->sample_rate)
806*4882a593Smuzhiyun dev_dbg(dev, "Inaccurate reference clock (%ld/%d != %u)\n",
807*4882a593Smuzhiyun mclk_rate, ret, params->sample_rate);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun mutex_lock(&sii902x->mutex);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun ret = regmap_write(sii902x->regmap,
813*4882a593Smuzhiyun SII902X_TPI_AUDIO_CONFIG_BYTE2_REG,
814*4882a593Smuzhiyun config_byte2_reg);
815*4882a593Smuzhiyun if (ret < 0)
816*4882a593Smuzhiyun goto out;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun ret = regmap_write(sii902x->regmap, SII902X_TPI_I2S_INPUT_CONFIG_REG,
819*4882a593Smuzhiyun i2s_config_reg);
820*4882a593Smuzhiyun if (ret)
821*4882a593Smuzhiyun goto out;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(sii902x->audio.i2s_fifo_sequence) &&
824*4882a593Smuzhiyun sii902x->audio.i2s_fifo_sequence[i]; i++)
825*4882a593Smuzhiyun regmap_write(sii902x->regmap,
826*4882a593Smuzhiyun SII902X_TPI_I2S_ENABLE_MAPPING_REG,
827*4882a593Smuzhiyun sii902x->audio.i2s_fifo_sequence[i]);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun ret = regmap_write(sii902x->regmap, SII902X_TPI_AUDIO_CONFIG_BYTE3_REG,
830*4882a593Smuzhiyun config_byte3_reg);
831*4882a593Smuzhiyun if (ret)
832*4882a593Smuzhiyun goto out;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun ret = regmap_bulk_write(sii902x->regmap, SII902X_TPI_I2S_STRM_HDR_BASE,
835*4882a593Smuzhiyun params->iec.status,
836*4882a593Smuzhiyun min((size_t) SII902X_TPI_I2S_STRM_HDR_SIZE,
837*4882a593Smuzhiyun sizeof(params->iec.status)));
838*4882a593Smuzhiyun if (ret)
839*4882a593Smuzhiyun goto out;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun ret = hdmi_audio_infoframe_pack(¶ms->cea, infoframe_buf,
842*4882a593Smuzhiyun sizeof(infoframe_buf));
843*4882a593Smuzhiyun if (ret < 0) {
844*4882a593Smuzhiyun dev_err(dev, "%s: Failed to pack audio infoframe: %d\n",
845*4882a593Smuzhiyun __func__, ret);
846*4882a593Smuzhiyun goto out;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun ret = regmap_bulk_write(sii902x->regmap,
850*4882a593Smuzhiyun SII902X_TPI_MISC_INFOFRAME_BASE,
851*4882a593Smuzhiyun infoframe_buf,
852*4882a593Smuzhiyun min(ret, SII902X_TPI_MISC_INFOFRAME_SIZE));
853*4882a593Smuzhiyun if (ret)
854*4882a593Smuzhiyun goto out;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun /* Decode Level 0 Packets */
857*4882a593Smuzhiyun ret = regmap_write(sii902x->regmap, SII902X_IND_SET_PAGE, 0x02);
858*4882a593Smuzhiyun if (ret)
859*4882a593Smuzhiyun goto out;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun ret = regmap_write(sii902x->regmap, SII902X_IND_OFFSET, 0x24);
862*4882a593Smuzhiyun if (ret)
863*4882a593Smuzhiyun goto out;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun ret = regmap_write(sii902x->regmap, SII902X_IND_VALUE, 0x02);
866*4882a593Smuzhiyun if (ret)
867*4882a593Smuzhiyun goto out;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun dev_dbg(dev, "%s: hdmi audio enabled\n", __func__);
870*4882a593Smuzhiyun out:
871*4882a593Smuzhiyun mutex_unlock(&sii902x->mutex);
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun if (ret) {
874*4882a593Smuzhiyun clk_disable_unprepare(sii902x->audio.mclk);
875*4882a593Smuzhiyun dev_err(dev, "%s: hdmi audio enable failed: %d\n", __func__,
876*4882a593Smuzhiyun ret);
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun return ret;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
sii902x_audio_shutdown(struct device * dev,void * data)882*4882a593Smuzhiyun static void sii902x_audio_shutdown(struct device *dev, void *data)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun struct sii902x *sii902x = dev_get_drvdata(dev);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun mutex_lock(&sii902x->mutex);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun regmap_write(sii902x->regmap, SII902X_TPI_AUDIO_CONFIG_BYTE2_REG,
889*4882a593Smuzhiyun SII902X_TPI_AUDIO_INTERFACE_DISABLE);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun mutex_unlock(&sii902x->mutex);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun clk_disable_unprepare(sii902x->audio.mclk);
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
sii902x_audio_mute(struct device * dev,void * data,bool enable,int direction)896*4882a593Smuzhiyun static int sii902x_audio_mute(struct device *dev, void *data,
897*4882a593Smuzhiyun bool enable, int direction)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun struct sii902x *sii902x = dev_get_drvdata(dev);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun mutex_lock(&sii902x->mutex);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun sii902x_mute(sii902x, enable);
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun mutex_unlock(&sii902x->mutex);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun return 0;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
sii902x_audio_get_eld(struct device * dev,void * data,uint8_t * buf,size_t len)910*4882a593Smuzhiyun static int sii902x_audio_get_eld(struct device *dev, void *data,
911*4882a593Smuzhiyun uint8_t *buf, size_t len)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun struct sii902x *sii902x = dev_get_drvdata(dev);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun mutex_lock(&sii902x->mutex);
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun memcpy(buf, sii902x->connector.eld,
918*4882a593Smuzhiyun min(sizeof(sii902x->connector.eld), len));
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun mutex_unlock(&sii902x->mutex);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun return 0;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
sii902x_audio_get_dai_id(struct snd_soc_component * component,struct device_node * endpoint)925*4882a593Smuzhiyun static int sii902x_audio_get_dai_id(struct snd_soc_component *component,
926*4882a593Smuzhiyun struct device_node *endpoint)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun struct of_endpoint of_ep;
929*4882a593Smuzhiyun int ret;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun ret = of_graph_parse_endpoint(endpoint, &of_ep);
932*4882a593Smuzhiyun if (ret < 0)
933*4882a593Smuzhiyun return ret;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /*
936*4882a593Smuzhiyun * HDMI sound should be located at reg = <3>
937*4882a593Smuzhiyun * Return expected DAI index 0.
938*4882a593Smuzhiyun */
939*4882a593Smuzhiyun if (of_ep.port == SII902X_AUDIO_PORT_INDEX)
940*4882a593Smuzhiyun return 0;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun return -EINVAL;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun static const struct hdmi_codec_ops sii902x_audio_codec_ops = {
946*4882a593Smuzhiyun .hw_params = sii902x_audio_hw_params,
947*4882a593Smuzhiyun .audio_shutdown = sii902x_audio_shutdown,
948*4882a593Smuzhiyun .mute_stream = sii902x_audio_mute,
949*4882a593Smuzhiyun .get_eld = sii902x_audio_get_eld,
950*4882a593Smuzhiyun .get_dai_id = sii902x_audio_get_dai_id,
951*4882a593Smuzhiyun .no_capture_mute = 1,
952*4882a593Smuzhiyun };
953*4882a593Smuzhiyun
sii902x_audio_codec_init(struct sii902x * sii902x,struct device * dev)954*4882a593Smuzhiyun static int sii902x_audio_codec_init(struct sii902x *sii902x,
955*4882a593Smuzhiyun struct device *dev)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun static const u8 audio_fifo_id[] = {
958*4882a593Smuzhiyun SII902X_TPI_I2S_CONFIG_FIFO0,
959*4882a593Smuzhiyun SII902X_TPI_I2S_CONFIG_FIFO1,
960*4882a593Smuzhiyun SII902X_TPI_I2S_CONFIG_FIFO2,
961*4882a593Smuzhiyun SII902X_TPI_I2S_CONFIG_FIFO3,
962*4882a593Smuzhiyun };
963*4882a593Smuzhiyun static const u8 i2s_lane_id[] = {
964*4882a593Smuzhiyun SII902X_TPI_I2S_SELECT_SD0,
965*4882a593Smuzhiyun SII902X_TPI_I2S_SELECT_SD1,
966*4882a593Smuzhiyun SII902X_TPI_I2S_SELECT_SD2,
967*4882a593Smuzhiyun SII902X_TPI_I2S_SELECT_SD3,
968*4882a593Smuzhiyun };
969*4882a593Smuzhiyun struct hdmi_codec_pdata codec_data = {
970*4882a593Smuzhiyun .ops = &sii902x_audio_codec_ops,
971*4882a593Smuzhiyun .i2s = 1, /* Only i2s support for now. */
972*4882a593Smuzhiyun .spdif = 0,
973*4882a593Smuzhiyun .max_i2s_channels = 0,
974*4882a593Smuzhiyun };
975*4882a593Smuzhiyun u8 lanes[4];
976*4882a593Smuzhiyun int num_lanes, i;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun if (!of_property_read_bool(dev->of_node, "#sound-dai-cells")) {
979*4882a593Smuzhiyun dev_dbg(dev, "%s: No \"#sound-dai-cells\", no audio\n",
980*4882a593Smuzhiyun __func__);
981*4882a593Smuzhiyun return 0;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun num_lanes = of_property_read_variable_u8_array(dev->of_node,
985*4882a593Smuzhiyun "sil,i2s-data-lanes",
986*4882a593Smuzhiyun lanes, 1,
987*4882a593Smuzhiyun ARRAY_SIZE(lanes));
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun if (num_lanes == -EINVAL) {
990*4882a593Smuzhiyun dev_dbg(dev,
991*4882a593Smuzhiyun "%s: No \"sil,i2s-data-lanes\", use default <0>\n",
992*4882a593Smuzhiyun __func__);
993*4882a593Smuzhiyun num_lanes = 1;
994*4882a593Smuzhiyun lanes[0] = 0;
995*4882a593Smuzhiyun } else if (num_lanes < 0) {
996*4882a593Smuzhiyun dev_err(dev,
997*4882a593Smuzhiyun "%s: Error gettin \"sil,i2s-data-lanes\": %d\n",
998*4882a593Smuzhiyun __func__, num_lanes);
999*4882a593Smuzhiyun return num_lanes;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun codec_data.max_i2s_channels = 2 * num_lanes;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun for (i = 0; i < num_lanes; i++)
1004*4882a593Smuzhiyun sii902x->audio.i2s_fifo_sequence[i] |= audio_fifo_id[i] |
1005*4882a593Smuzhiyun i2s_lane_id[lanes[i]] | SII902X_TPI_I2S_FIFO_ENABLE;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun sii902x->audio.mclk = devm_clk_get_optional(dev, "mclk");
1008*4882a593Smuzhiyun if (IS_ERR(sii902x->audio.mclk)) {
1009*4882a593Smuzhiyun dev_err(dev, "%s: No clock (audio mclk) found: %ld\n",
1010*4882a593Smuzhiyun __func__, PTR_ERR(sii902x->audio.mclk));
1011*4882a593Smuzhiyun return PTR_ERR(sii902x->audio.mclk);
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun sii902x->audio.pdev = platform_device_register_data(
1015*4882a593Smuzhiyun dev, HDMI_CODEC_DRV_NAME, PLATFORM_DEVID_AUTO,
1016*4882a593Smuzhiyun &codec_data, sizeof(codec_data));
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(sii902x->audio.pdev);
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun static const struct regmap_range sii902x_volatile_ranges[] = {
1022*4882a593Smuzhiyun { .range_min = 0, .range_max = 0xff },
1023*4882a593Smuzhiyun };
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun static const struct regmap_access_table sii902x_volatile_table = {
1026*4882a593Smuzhiyun .yes_ranges = sii902x_volatile_ranges,
1027*4882a593Smuzhiyun .n_yes_ranges = ARRAY_SIZE(sii902x_volatile_ranges),
1028*4882a593Smuzhiyun };
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun static const struct regmap_config sii902x_regmap_config = {
1031*4882a593Smuzhiyun .reg_bits = 8,
1032*4882a593Smuzhiyun .val_bits = 8,
1033*4882a593Smuzhiyun .disable_locking = true, /* struct sii902x mutex should be enough */
1034*4882a593Smuzhiyun .max_register = SII902X_TPI_MISC_INFOFRAME_END,
1035*4882a593Smuzhiyun .volatile_table = &sii902x_volatile_table,
1036*4882a593Smuzhiyun .cache_type = REGCACHE_NONE,
1037*4882a593Smuzhiyun };
1038*4882a593Smuzhiyun
sii902x_interrupt(int irq,void * data)1039*4882a593Smuzhiyun static irqreturn_t sii902x_interrupt(int irq, void *data)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun struct sii902x *sii902x = data;
1042*4882a593Smuzhiyun unsigned int status = 0;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun mutex_lock(&sii902x->mutex);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun regmap_read(sii902x->regmap, SII902X_INT_STATUS, &status);
1047*4882a593Smuzhiyun regmap_write(sii902x->regmap, SII902X_INT_STATUS, status);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun mutex_unlock(&sii902x->mutex);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun if ((status & SII902X_HOTPLUG_EVENT) && sii902x->bridge.dev)
1052*4882a593Smuzhiyun drm_helper_hpd_irq_event(sii902x->bridge.dev);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun return IRQ_HANDLED;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun /*
1058*4882a593Smuzhiyun * The purpose of sii902x_i2c_bypass_select is to enable the pass through
1059*4882a593Smuzhiyun * mode of the HDMI transmitter. Do not use regmap from within this function,
1060*4882a593Smuzhiyun * only use sii902x_*_unlocked functions to read/modify/write registers.
1061*4882a593Smuzhiyun * We are holding the parent adapter lock here, keep this in mind before
1062*4882a593Smuzhiyun * adding more i2c transactions.
1063*4882a593Smuzhiyun *
1064*4882a593Smuzhiyun * Also, since SII902X_SYS_CTRL_DATA is used with regmap_update_bits elsewhere
1065*4882a593Smuzhiyun * in this driver, we need to make sure that we only touch 0x1A[2:1] from
1066*4882a593Smuzhiyun * within sii902x_i2c_bypass_select and sii902x_i2c_bypass_deselect, and that
1067*4882a593Smuzhiyun * we leave the remaining bits as we have found them.
1068*4882a593Smuzhiyun */
sii902x_i2c_bypass_select(struct i2c_mux_core * mux,u32 chan_id)1069*4882a593Smuzhiyun static int sii902x_i2c_bypass_select(struct i2c_mux_core *mux, u32 chan_id)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun struct sii902x *sii902x = i2c_mux_priv(mux);
1072*4882a593Smuzhiyun struct device *dev = &sii902x->i2c->dev;
1073*4882a593Smuzhiyun unsigned long timeout;
1074*4882a593Smuzhiyun u8 status;
1075*4882a593Smuzhiyun int ret;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun ret = sii902x_update_bits_unlocked(sii902x->i2c, SII902X_SYS_CTRL_DATA,
1078*4882a593Smuzhiyun SII902X_SYS_CTRL_DDC_BUS_REQ,
1079*4882a593Smuzhiyun SII902X_SYS_CTRL_DDC_BUS_REQ);
1080*4882a593Smuzhiyun if (ret)
1081*4882a593Smuzhiyun return ret;
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun timeout = jiffies +
1084*4882a593Smuzhiyun msecs_to_jiffies(SII902X_I2C_BUS_ACQUISITION_TIMEOUT_MS);
1085*4882a593Smuzhiyun do {
1086*4882a593Smuzhiyun ret = sii902x_read_unlocked(sii902x->i2c, SII902X_SYS_CTRL_DATA,
1087*4882a593Smuzhiyun &status);
1088*4882a593Smuzhiyun if (ret)
1089*4882a593Smuzhiyun return ret;
1090*4882a593Smuzhiyun } while (!(status & SII902X_SYS_CTRL_DDC_BUS_GRTD) &&
1091*4882a593Smuzhiyun time_before(jiffies, timeout));
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun if (!(status & SII902X_SYS_CTRL_DDC_BUS_GRTD)) {
1094*4882a593Smuzhiyun dev_err(dev, "Failed to acquire the i2c bus\n");
1095*4882a593Smuzhiyun return -ETIMEDOUT;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun return sii902x_write_unlocked(sii902x->i2c, SII902X_SYS_CTRL_DATA,
1099*4882a593Smuzhiyun status);
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun /*
1103*4882a593Smuzhiyun * The purpose of sii902x_i2c_bypass_deselect is to disable the pass through
1104*4882a593Smuzhiyun * mode of the HDMI transmitter. Do not use regmap from within this function,
1105*4882a593Smuzhiyun * only use sii902x_*_unlocked functions to read/modify/write registers.
1106*4882a593Smuzhiyun * We are holding the parent adapter lock here, keep this in mind before
1107*4882a593Smuzhiyun * adding more i2c transactions.
1108*4882a593Smuzhiyun *
1109*4882a593Smuzhiyun * Also, since SII902X_SYS_CTRL_DATA is used with regmap_update_bits elsewhere
1110*4882a593Smuzhiyun * in this driver, we need to make sure that we only touch 0x1A[2:1] from
1111*4882a593Smuzhiyun * within sii902x_i2c_bypass_select and sii902x_i2c_bypass_deselect, and that
1112*4882a593Smuzhiyun * we leave the remaining bits as we have found them.
1113*4882a593Smuzhiyun */
sii902x_i2c_bypass_deselect(struct i2c_mux_core * mux,u32 chan_id)1114*4882a593Smuzhiyun static int sii902x_i2c_bypass_deselect(struct i2c_mux_core *mux, u32 chan_id)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun struct sii902x *sii902x = i2c_mux_priv(mux);
1117*4882a593Smuzhiyun struct device *dev = &sii902x->i2c->dev;
1118*4882a593Smuzhiyun unsigned long timeout;
1119*4882a593Smuzhiyun unsigned int retries;
1120*4882a593Smuzhiyun u8 status;
1121*4882a593Smuzhiyun int ret;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun /*
1124*4882a593Smuzhiyun * When the HDMI transmitter is in pass through mode, we need an
1125*4882a593Smuzhiyun * (undocumented) additional delay between STOP and START conditions
1126*4882a593Smuzhiyun * to guarantee the bus won't get stuck.
1127*4882a593Smuzhiyun */
1128*4882a593Smuzhiyun udelay(30);
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun /*
1131*4882a593Smuzhiyun * Sometimes the I2C bus can stall after failure to use the
1132*4882a593Smuzhiyun * EDID channel. Retry a few times to see if things clear
1133*4882a593Smuzhiyun * up, else continue anyway.
1134*4882a593Smuzhiyun */
1135*4882a593Smuzhiyun retries = 5;
1136*4882a593Smuzhiyun do {
1137*4882a593Smuzhiyun ret = sii902x_read_unlocked(sii902x->i2c, SII902X_SYS_CTRL_DATA,
1138*4882a593Smuzhiyun &status);
1139*4882a593Smuzhiyun retries--;
1140*4882a593Smuzhiyun } while (ret && retries);
1141*4882a593Smuzhiyun if (ret) {
1142*4882a593Smuzhiyun dev_err(dev, "failed to read status (%d)\n", ret);
1143*4882a593Smuzhiyun return ret;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun ret = sii902x_update_bits_unlocked(sii902x->i2c, SII902X_SYS_CTRL_DATA,
1147*4882a593Smuzhiyun SII902X_SYS_CTRL_DDC_BUS_REQ |
1148*4882a593Smuzhiyun SII902X_SYS_CTRL_DDC_BUS_GRTD, 0);
1149*4882a593Smuzhiyun if (ret)
1150*4882a593Smuzhiyun return ret;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun timeout = jiffies +
1153*4882a593Smuzhiyun msecs_to_jiffies(SII902X_I2C_BUS_ACQUISITION_TIMEOUT_MS);
1154*4882a593Smuzhiyun do {
1155*4882a593Smuzhiyun ret = sii902x_read_unlocked(sii902x->i2c, SII902X_SYS_CTRL_DATA,
1156*4882a593Smuzhiyun &status);
1157*4882a593Smuzhiyun if (ret)
1158*4882a593Smuzhiyun return ret;
1159*4882a593Smuzhiyun } while (status & (SII902X_SYS_CTRL_DDC_BUS_REQ |
1160*4882a593Smuzhiyun SII902X_SYS_CTRL_DDC_BUS_GRTD) &&
1161*4882a593Smuzhiyun time_before(jiffies, timeout));
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun if (status & (SII902X_SYS_CTRL_DDC_BUS_REQ |
1164*4882a593Smuzhiyun SII902X_SYS_CTRL_DDC_BUS_GRTD)) {
1165*4882a593Smuzhiyun dev_err(dev, "failed to release the i2c bus\n");
1166*4882a593Smuzhiyun return -ETIMEDOUT;
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun return 0;
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun static const struct drm_bridge_timings default_sii902x_timings = {
1173*4882a593Smuzhiyun .input_bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE
1174*4882a593Smuzhiyun | DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE
1175*4882a593Smuzhiyun | DRM_BUS_FLAG_DE_HIGH,
1176*4882a593Smuzhiyun };
1177*4882a593Smuzhiyun
sii902x_init(struct sii902x * sii902x)1178*4882a593Smuzhiyun static int sii902x_init(struct sii902x *sii902x)
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun struct device *dev = &sii902x->i2c->dev;
1181*4882a593Smuzhiyun unsigned int status = 0;
1182*4882a593Smuzhiyun u8 chipid[4];
1183*4882a593Smuzhiyun int ret;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun sii902x_reset(sii902x);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun ret = regmap_write(sii902x->regmap, SII902X_REG_TPI_RQB, 0x0);
1188*4882a593Smuzhiyun if (ret) {
1189*4882a593Smuzhiyun dev_err(dev, "enable TPI mode failed %d\n", ret);
1190*4882a593Smuzhiyun return ret;
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun ret = regmap_bulk_read(sii902x->regmap, SII902X_REG_CHIPID(0),
1194*4882a593Smuzhiyun &chipid, 4);
1195*4882a593Smuzhiyun if (ret) {
1196*4882a593Smuzhiyun dev_err(dev, "regmap_read failed %d\n", ret);
1197*4882a593Smuzhiyun return ret;
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun if (chipid[0] != 0xb0) {
1201*4882a593Smuzhiyun dev_err(dev, "Invalid chipid: %02x (expecting 0xb0)\n",
1202*4882a593Smuzhiyun chipid[0]);
1203*4882a593Smuzhiyun return -EINVAL;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun /* Clear all pending interrupts */
1207*4882a593Smuzhiyun regmap_read(sii902x->regmap, SII902X_INT_STATUS, &status);
1208*4882a593Smuzhiyun regmap_write(sii902x->regmap, SII902X_INT_STATUS, status);
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun if (sii902x->i2c->irq > 0) {
1211*4882a593Smuzhiyun regmap_write(sii902x->regmap, SII902X_INT_ENABLE,
1212*4882a593Smuzhiyun SII902X_HOTPLUG_EVENT);
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun ret = devm_request_threaded_irq(dev, sii902x->i2c->irq, NULL,
1215*4882a593Smuzhiyun sii902x_interrupt,
1216*4882a593Smuzhiyun IRQF_TRIGGER_FALLING |
1217*4882a593Smuzhiyun IRQF_ONESHOT, dev_name(dev),
1218*4882a593Smuzhiyun sii902x);
1219*4882a593Smuzhiyun if (ret)
1220*4882a593Smuzhiyun return ret;
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun sii902x->bridge.funcs = &sii902x_bridge_funcs;
1224*4882a593Smuzhiyun sii902x->bridge.of_node = dev->of_node;
1225*4882a593Smuzhiyun sii902x->bridge.timings = &default_sii902x_timings;
1226*4882a593Smuzhiyun drm_bridge_add(&sii902x->bridge);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun sii902x_audio_codec_init(sii902x, dev);
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun i2c_set_clientdata(sii902x->i2c, sii902x);
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun sii902x->i2cmux = i2c_mux_alloc(sii902x->i2c->adapter, dev,
1233*4882a593Smuzhiyun 1, 0, I2C_MUX_GATE,
1234*4882a593Smuzhiyun sii902x_i2c_bypass_select,
1235*4882a593Smuzhiyun sii902x_i2c_bypass_deselect);
1236*4882a593Smuzhiyun if (!sii902x->i2cmux)
1237*4882a593Smuzhiyun return -ENOMEM;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun sii902x->i2cmux->priv = sii902x;
1240*4882a593Smuzhiyun return i2c_mux_add_adapter(sii902x->i2cmux, 0, 0, 0);
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun
sii902x_probe(struct i2c_client * client,const struct i2c_device_id * id)1243*4882a593Smuzhiyun static int sii902x_probe(struct i2c_client *client,
1244*4882a593Smuzhiyun const struct i2c_device_id *id)
1245*4882a593Smuzhiyun {
1246*4882a593Smuzhiyun struct device *dev = &client->dev;
1247*4882a593Smuzhiyun struct sii902x *sii902x;
1248*4882a593Smuzhiyun int ret;
1249*4882a593Smuzhiyun u32 val;
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun ret = i2c_check_functionality(client->adapter,
1252*4882a593Smuzhiyun I2C_FUNC_SMBUS_BYTE_DATA);
1253*4882a593Smuzhiyun if (!ret) {
1254*4882a593Smuzhiyun dev_err(dev, "I2C adapter not suitable\n");
1255*4882a593Smuzhiyun return -EIO;
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun sii902x = devm_kzalloc(dev, sizeof(*sii902x), GFP_KERNEL);
1259*4882a593Smuzhiyun if (!sii902x)
1260*4882a593Smuzhiyun return -ENOMEM;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun sii902x->i2c = client;
1263*4882a593Smuzhiyun sii902x->regmap = devm_regmap_init_i2c(client, &sii902x_regmap_config);
1264*4882a593Smuzhiyun if (IS_ERR(sii902x->regmap))
1265*4882a593Smuzhiyun return PTR_ERR(sii902x->regmap);
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun sii902x->reset_gpio = devm_gpiod_get_optional(dev, "reset",
1268*4882a593Smuzhiyun GPIOD_OUT_LOW);
1269*4882a593Smuzhiyun if (IS_ERR(sii902x->reset_gpio)) {
1270*4882a593Smuzhiyun dev_err(dev, "Failed to retrieve/request reset gpio: %ld\n",
1271*4882a593Smuzhiyun PTR_ERR(sii902x->reset_gpio));
1272*4882a593Smuzhiyun return PTR_ERR(sii902x->reset_gpio);
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun sii902x->enable_gpio = devm_gpiod_get_optional(dev, "enable",
1276*4882a593Smuzhiyun GPIOD_OUT_LOW);
1277*4882a593Smuzhiyun if (IS_ERR(sii902x->enable_gpio)) {
1278*4882a593Smuzhiyun dev_err(dev, "Failed to retrieve/request enable gpio: %ld\n",
1279*4882a593Smuzhiyun PTR_ERR(sii902x->enable_gpio));
1280*4882a593Smuzhiyun return PTR_ERR(sii902x->enable_gpio);
1281*4882a593Smuzhiyun } else if (sii902x->enable_gpio) {
1282*4882a593Smuzhiyun gpiod_direction_output(sii902x->enable_gpio, 1);
1283*4882a593Smuzhiyun usleep_range(1500, 2000);
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun ret = of_property_read_u32(dev->of_node, "bus-format", &val);
1287*4882a593Smuzhiyun if (ret < 0) {
1288*4882a593Smuzhiyun sii902x->bus_format = MEDIA_BUS_FMT_RGB888_1X24;
1289*4882a593Smuzhiyun } else {
1290*4882a593Smuzhiyun switch (val) {
1291*4882a593Smuzhiyun case FORMAT_RGB_INPUT:
1292*4882a593Smuzhiyun sii902x->bus_format = MEDIA_BUS_FMT_RGB888_1X24;
1293*4882a593Smuzhiyun break;
1294*4882a593Smuzhiyun case FORMAT_YCBCR422_INPUT:
1295*4882a593Smuzhiyun sii902x->bus_format = MEDIA_BUS_FMT_YUYV8_1X16;
1296*4882a593Smuzhiyun break;
1297*4882a593Smuzhiyun case FORMAT_YCBCR444_INPUT:
1298*4882a593Smuzhiyun sii902x->bus_format = MEDIA_BUS_FMT_YUV8_1X24;
1299*4882a593Smuzhiyun break;
1300*4882a593Smuzhiyun default:
1301*4882a593Smuzhiyun sii902x->bus_format = val;
1302*4882a593Smuzhiyun break;
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun mutex_init(&sii902x->mutex);
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun sii902x->supplies[0].supply = "iovcc";
1309*4882a593Smuzhiyun sii902x->supplies[1].supply = "cvcc12";
1310*4882a593Smuzhiyun ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(sii902x->supplies),
1311*4882a593Smuzhiyun sii902x->supplies);
1312*4882a593Smuzhiyun if (ret < 0)
1313*4882a593Smuzhiyun return ret;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(sii902x->supplies),
1316*4882a593Smuzhiyun sii902x->supplies);
1317*4882a593Smuzhiyun if (ret < 0) {
1318*4882a593Smuzhiyun dev_err_probe(dev, ret, "Failed to enable supplies");
1319*4882a593Smuzhiyun return ret;
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun ret = sii902x_init(sii902x);
1323*4882a593Smuzhiyun if (ret < 0) {
1324*4882a593Smuzhiyun dev_err(dev, "Failed to init sii902x %d\n", ret);
1325*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(sii902x->supplies),
1326*4882a593Smuzhiyun sii902x->supplies);
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun return ret;
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun
sii902x_remove(struct i2c_client * client)1332*4882a593Smuzhiyun static int sii902x_remove(struct i2c_client *client)
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun {
1335*4882a593Smuzhiyun struct sii902x *sii902x = i2c_get_clientdata(client);
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun i2c_mux_del_adapters(sii902x->i2cmux);
1338*4882a593Smuzhiyun drm_bridge_remove(&sii902x->bridge);
1339*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(sii902x->supplies),
1340*4882a593Smuzhiyun sii902x->supplies);
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun return 0;
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun static const struct of_device_id sii902x_dt_ids[] = {
1346*4882a593Smuzhiyun { .compatible = "sil,sii9022", },
1347*4882a593Smuzhiyun { }
1348*4882a593Smuzhiyun };
1349*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sii902x_dt_ids);
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun static const struct i2c_device_id sii902x_i2c_ids[] = {
1352*4882a593Smuzhiyun { "sii9022", 0 },
1353*4882a593Smuzhiyun { },
1354*4882a593Smuzhiyun };
1355*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, sii902x_i2c_ids);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun static struct i2c_driver sii902x_driver = {
1358*4882a593Smuzhiyun .probe = sii902x_probe,
1359*4882a593Smuzhiyun .remove = sii902x_remove,
1360*4882a593Smuzhiyun .driver = {
1361*4882a593Smuzhiyun .name = "sii902x",
1362*4882a593Smuzhiyun .of_match_table = sii902x_dt_ids,
1363*4882a593Smuzhiyun },
1364*4882a593Smuzhiyun .id_table = sii902x_i2c_ids,
1365*4882a593Smuzhiyun };
1366*4882a593Smuzhiyun module_i2c_driver(sii902x_driver);
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun MODULE_AUTHOR("Boris Brezillon <boris.brezillon@free-electrons.com>");
1369*4882a593Smuzhiyun MODULE_DESCRIPTION("SII902x RGB -> HDMI bridges");
1370*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1371