1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * i.MX8 NWL MIPI DSI host driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 NXP
6*4882a593Smuzhiyun * Copyright (C) 2020 Purism SPC
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/bitfield.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/irq.h>
12*4882a593Smuzhiyun #include <linux/math64.h>
13*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/mux/consumer.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_platform.h>
18*4882a593Smuzhiyun #include <linux/phy/phy.h>
19*4882a593Smuzhiyun #include <linux/regmap.h>
20*4882a593Smuzhiyun #include <linux/reset.h>
21*4882a593Smuzhiyun #include <linux/sys_soc.h>
22*4882a593Smuzhiyun #include <linux/time64.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <drm/drm_atomic_state_helper.h>
25*4882a593Smuzhiyun #include <drm/drm_bridge.h>
26*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
27*4882a593Smuzhiyun #include <drm/drm_of.h>
28*4882a593Smuzhiyun #include <drm/drm_panel.h>
29*4882a593Smuzhiyun #include <drm/drm_print.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <video/mipi_display.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include "nwl-dsi.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define DRV_NAME "nwl-dsi"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* i.MX8 NWL quirks */
38*4882a593Smuzhiyun /* i.MX8MQ errata E11418 */
39*4882a593Smuzhiyun #define E11418_HS_MODE_QUIRK BIT(0)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define NWL_DSI_MIPI_FIFO_TIMEOUT msecs_to_jiffies(500)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun enum transfer_direction {
44*4882a593Smuzhiyun DSI_PACKET_SEND,
45*4882a593Smuzhiyun DSI_PACKET_RECEIVE,
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define NWL_DSI_ENDPOINT_LCDIF 0
49*4882a593Smuzhiyun #define NWL_DSI_ENDPOINT_DCSS 1
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun struct nwl_dsi_plat_clk_config {
52*4882a593Smuzhiyun const char *id;
53*4882a593Smuzhiyun struct clk *clk;
54*4882a593Smuzhiyun bool present;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun struct nwl_dsi_transfer {
58*4882a593Smuzhiyun const struct mipi_dsi_msg *msg;
59*4882a593Smuzhiyun struct mipi_dsi_packet packet;
60*4882a593Smuzhiyun struct completion completed;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun int status; /* status of transmission */
63*4882a593Smuzhiyun enum transfer_direction direction;
64*4882a593Smuzhiyun bool need_bta;
65*4882a593Smuzhiyun u8 cmd;
66*4882a593Smuzhiyun u16 rx_word_count;
67*4882a593Smuzhiyun size_t tx_len; /* in bytes */
68*4882a593Smuzhiyun size_t rx_len; /* in bytes */
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun struct nwl_dsi {
72*4882a593Smuzhiyun struct drm_bridge bridge;
73*4882a593Smuzhiyun struct mipi_dsi_host dsi_host;
74*4882a593Smuzhiyun struct drm_bridge *panel_bridge;
75*4882a593Smuzhiyun struct device *dev;
76*4882a593Smuzhiyun struct phy *phy;
77*4882a593Smuzhiyun union phy_configure_opts phy_cfg;
78*4882a593Smuzhiyun unsigned int quirks;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct regmap *regmap;
81*4882a593Smuzhiyun int irq;
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun * The DSI host controller needs this reset sequence according to NWL:
84*4882a593Smuzhiyun * 1. Deassert pclk reset to get access to DSI regs
85*4882a593Smuzhiyun * 2. Configure DSI Host and DPHY and enable DPHY
86*4882a593Smuzhiyun * 3. Deassert ESC and BYTE resets to allow host TX operations)
87*4882a593Smuzhiyun * 4. Send DSI cmds to configure peripheral (handled by panel drv)
88*4882a593Smuzhiyun * 5. Deassert DPI reset so DPI receives pixels and starts sending
89*4882a593Smuzhiyun * DSI data
90*4882a593Smuzhiyun *
91*4882a593Smuzhiyun * TODO: Since panel_bridges do their DSI setup in enable we
92*4882a593Smuzhiyun * currently have 4. and 5. swapped.
93*4882a593Smuzhiyun */
94*4882a593Smuzhiyun struct reset_control *rst_byte;
95*4882a593Smuzhiyun struct reset_control *rst_esc;
96*4882a593Smuzhiyun struct reset_control *rst_dpi;
97*4882a593Smuzhiyun struct reset_control *rst_pclk;
98*4882a593Smuzhiyun struct mux_control *mux;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* DSI clocks */
101*4882a593Smuzhiyun struct clk *phy_ref_clk;
102*4882a593Smuzhiyun struct clk *rx_esc_clk;
103*4882a593Smuzhiyun struct clk *tx_esc_clk;
104*4882a593Smuzhiyun struct clk *core_clk;
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun * hardware bug: the i.MX8MQ needs this clock on during reset
107*4882a593Smuzhiyun * even when not using LCDIF.
108*4882a593Smuzhiyun */
109*4882a593Smuzhiyun struct clk *lcdif_clk;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* dsi lanes */
112*4882a593Smuzhiyun u32 lanes;
113*4882a593Smuzhiyun enum mipi_dsi_pixel_format format;
114*4882a593Smuzhiyun struct drm_display_mode mode;
115*4882a593Smuzhiyun unsigned long dsi_mode_flags;
116*4882a593Smuzhiyun int error;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun struct nwl_dsi_transfer *xfer;
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun static const struct regmap_config nwl_dsi_regmap_config = {
122*4882a593Smuzhiyun .reg_bits = 16,
123*4882a593Smuzhiyun .val_bits = 32,
124*4882a593Smuzhiyun .reg_stride = 4,
125*4882a593Smuzhiyun .max_register = NWL_DSI_IRQ_MASK2,
126*4882a593Smuzhiyun .name = DRV_NAME,
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
bridge_to_dsi(struct drm_bridge * bridge)129*4882a593Smuzhiyun static inline struct nwl_dsi *bridge_to_dsi(struct drm_bridge *bridge)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun return container_of(bridge, struct nwl_dsi, bridge);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
nwl_dsi_clear_error(struct nwl_dsi * dsi)134*4882a593Smuzhiyun static int nwl_dsi_clear_error(struct nwl_dsi *dsi)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun int ret = dsi->error;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun dsi->error = 0;
139*4882a593Smuzhiyun return ret;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
nwl_dsi_write(struct nwl_dsi * dsi,unsigned int reg,u32 val)142*4882a593Smuzhiyun static void nwl_dsi_write(struct nwl_dsi *dsi, unsigned int reg, u32 val)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun int ret;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (dsi->error)
147*4882a593Smuzhiyun return;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun ret = regmap_write(dsi->regmap, reg, val);
150*4882a593Smuzhiyun if (ret < 0) {
151*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev,
152*4882a593Smuzhiyun "Failed to write NWL DSI reg 0x%x: %d\n", reg,
153*4882a593Smuzhiyun ret);
154*4882a593Smuzhiyun dsi->error = ret;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
nwl_dsi_read(struct nwl_dsi * dsi,u32 reg)158*4882a593Smuzhiyun static u32 nwl_dsi_read(struct nwl_dsi *dsi, u32 reg)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun unsigned int val;
161*4882a593Smuzhiyun int ret;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (dsi->error)
164*4882a593Smuzhiyun return 0;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun ret = regmap_read(dsi->regmap, reg, &val);
167*4882a593Smuzhiyun if (ret < 0) {
168*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to read NWL DSI reg 0x%x: %d\n",
169*4882a593Smuzhiyun reg, ret);
170*4882a593Smuzhiyun dsi->error = ret;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun return val;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
nwl_dsi_get_dpi_pixel_format(enum mipi_dsi_pixel_format format)175*4882a593Smuzhiyun static int nwl_dsi_get_dpi_pixel_format(enum mipi_dsi_pixel_format format)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun switch (format) {
178*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB565:
179*4882a593Smuzhiyun return NWL_DSI_PIXEL_FORMAT_16;
180*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB666:
181*4882a593Smuzhiyun return NWL_DSI_PIXEL_FORMAT_18L;
182*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB666_PACKED:
183*4882a593Smuzhiyun return NWL_DSI_PIXEL_FORMAT_18;
184*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB888:
185*4882a593Smuzhiyun return NWL_DSI_PIXEL_FORMAT_24;
186*4882a593Smuzhiyun default:
187*4882a593Smuzhiyun return -EINVAL;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /*
192*4882a593Smuzhiyun * ps2bc - Picoseconds to byte clock cycles
193*4882a593Smuzhiyun */
ps2bc(struct nwl_dsi * dsi,unsigned long long ps)194*4882a593Smuzhiyun static u32 ps2bc(struct nwl_dsi *dsi, unsigned long long ps)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun u32 bpp = mipi_dsi_pixel_format_to_bpp(dsi->format);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun return DIV64_U64_ROUND_UP(ps * dsi->mode.clock * bpp,
199*4882a593Smuzhiyun dsi->lanes * 8ULL * NSEC_PER_SEC);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun * ui2bc - UI time periods to byte clock cycles
204*4882a593Smuzhiyun */
ui2bc(struct nwl_dsi * dsi,unsigned long long ui)205*4882a593Smuzhiyun static u32 ui2bc(struct nwl_dsi *dsi, unsigned long long ui)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun u32 bpp = mipi_dsi_pixel_format_to_bpp(dsi->format);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun return DIV64_U64_ROUND_UP(ui * dsi->lanes,
210*4882a593Smuzhiyun dsi->mode.clock * 1000 * bpp);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /*
214*4882a593Smuzhiyun * us2bc - micro seconds to lp clock cycles
215*4882a593Smuzhiyun */
us2lp(u32 lp_clk_rate,unsigned long us)216*4882a593Smuzhiyun static u32 us2lp(u32 lp_clk_rate, unsigned long us)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun return DIV_ROUND_UP(us * lp_clk_rate, USEC_PER_SEC);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
nwl_dsi_config_host(struct nwl_dsi * dsi)221*4882a593Smuzhiyun static int nwl_dsi_config_host(struct nwl_dsi *dsi)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun u32 cycles;
224*4882a593Smuzhiyun struct phy_configure_opts_mipi_dphy *cfg = &dsi->phy_cfg.mipi_dphy;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (dsi->lanes < 1 || dsi->lanes > 4)
227*4882a593Smuzhiyun return -EINVAL;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "DSI Lanes %d\n", dsi->lanes);
230*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_CFG_NUM_LANES, dsi->lanes - 1);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun if (dsi->dsi_mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) {
233*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_CFG_NONCONTINUOUS_CLK, 0x01);
234*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_CFG_AUTOINSERT_EOTP, 0x01);
235*4882a593Smuzhiyun } else {
236*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_CFG_NONCONTINUOUS_CLK, 0x00);
237*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_CFG_AUTOINSERT_EOTP, 0x00);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* values in byte clock cycles */
241*4882a593Smuzhiyun cycles = ui2bc(dsi, cfg->clk_pre);
242*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "cfg_t_pre: 0x%x\n", cycles);
243*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_CFG_T_PRE, cycles);
244*4882a593Smuzhiyun cycles = ps2bc(dsi, cfg->lpx + cfg->clk_prepare + cfg->clk_zero);
245*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "cfg_tx_gap (pre): 0x%x\n", cycles);
246*4882a593Smuzhiyun cycles += ui2bc(dsi, cfg->clk_pre);
247*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "cfg_t_post: 0x%x\n", cycles);
248*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_CFG_T_POST, cycles);
249*4882a593Smuzhiyun cycles = ps2bc(dsi, cfg->hs_exit);
250*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "cfg_tx_gap: 0x%x\n", cycles);
251*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_CFG_TX_GAP, cycles);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_CFG_EXTRA_CMDS_AFTER_EOTP, 0x01);
254*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_CFG_HTX_TO_COUNT, 0x00);
255*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_CFG_LRX_H_TO_COUNT, 0x00);
256*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_CFG_BTA_H_TO_COUNT, 0x00);
257*4882a593Smuzhiyun /* In LP clock cycles */
258*4882a593Smuzhiyun cycles = us2lp(cfg->lp_clk_rate, cfg->wakeup);
259*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "cfg_twakeup: 0x%x\n", cycles);
260*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_CFG_TWAKEUP, cycles);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return nwl_dsi_clear_error(dsi);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
nwl_dsi_config_dpi(struct nwl_dsi * dsi)265*4882a593Smuzhiyun static int nwl_dsi_config_dpi(struct nwl_dsi *dsi)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun u32 mode;
268*4882a593Smuzhiyun int color_format;
269*4882a593Smuzhiyun bool burst_mode;
270*4882a593Smuzhiyun int hfront_porch, hback_porch, vfront_porch, vback_porch;
271*4882a593Smuzhiyun int hsync_len, vsync_len;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun hfront_porch = dsi->mode.hsync_start - dsi->mode.hdisplay;
274*4882a593Smuzhiyun hsync_len = dsi->mode.hsync_end - dsi->mode.hsync_start;
275*4882a593Smuzhiyun hback_porch = dsi->mode.htotal - dsi->mode.hsync_end;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun vfront_porch = dsi->mode.vsync_start - dsi->mode.vdisplay;
278*4882a593Smuzhiyun vsync_len = dsi->mode.vsync_end - dsi->mode.vsync_start;
279*4882a593Smuzhiyun vback_porch = dsi->mode.vtotal - dsi->mode.vsync_end;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "hfront_porch = %d\n", hfront_porch);
282*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "hback_porch = %d\n", hback_porch);
283*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "hsync_len = %d\n", hsync_len);
284*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "hdisplay = %d\n", dsi->mode.hdisplay);
285*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "vfront_porch = %d\n", vfront_porch);
286*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "vback_porch = %d\n", vback_porch);
287*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "vsync_len = %d\n", vsync_len);
288*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "vactive = %d\n", dsi->mode.vdisplay);
289*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "clock = %d kHz\n", dsi->mode.clock);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun color_format = nwl_dsi_get_dpi_pixel_format(dsi->format);
292*4882a593Smuzhiyun if (color_format < 0) {
293*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Invalid color format 0x%x\n",
294*4882a593Smuzhiyun dsi->format);
295*4882a593Smuzhiyun return color_format;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "pixel fmt = %d\n", dsi->format);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_INTERFACE_COLOR_CODING, NWL_DSI_DPI_24_BIT);
300*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_PIXEL_FORMAT, color_format);
301*4882a593Smuzhiyun /*
302*4882a593Smuzhiyun * Adjusting input polarity based on the video mode results in
303*4882a593Smuzhiyun * a black screen so always pick active low:
304*4882a593Smuzhiyun */
305*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_VSYNC_POLARITY,
306*4882a593Smuzhiyun NWL_DSI_VSYNC_POLARITY_ACTIVE_LOW);
307*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_HSYNC_POLARITY,
308*4882a593Smuzhiyun NWL_DSI_HSYNC_POLARITY_ACTIVE_LOW);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun burst_mode = (dsi->dsi_mode_flags & MIPI_DSI_MODE_VIDEO_BURST) &&
311*4882a593Smuzhiyun !(dsi->dsi_mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (burst_mode) {
314*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_VIDEO_MODE, NWL_DSI_VM_BURST_MODE);
315*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_PIXEL_FIFO_SEND_LEVEL, 256);
316*4882a593Smuzhiyun } else {
317*4882a593Smuzhiyun mode = ((dsi->dsi_mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE) ?
318*4882a593Smuzhiyun NWL_DSI_VM_BURST_MODE_WITH_SYNC_PULSES :
319*4882a593Smuzhiyun NWL_DSI_VM_NON_BURST_MODE_WITH_SYNC_EVENTS);
320*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_VIDEO_MODE, mode);
321*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_PIXEL_FIFO_SEND_LEVEL,
322*4882a593Smuzhiyun dsi->mode.hdisplay);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_HFP, hfront_porch);
326*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_HBP, hback_porch);
327*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_HSA, hsync_len);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_ENABLE_MULT_PKTS, 0x0);
330*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_BLLP_MODE, 0x1);
331*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_USE_NULL_PKT_BLLP, 0x0);
332*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_VC, 0x0);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_PIXEL_PAYLOAD_SIZE, dsi->mode.hdisplay);
335*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_VACTIVE, dsi->mode.vdisplay - 1);
336*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_VBP, vback_porch);
337*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_VFP, vfront_porch);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun return nwl_dsi_clear_error(dsi);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
nwl_dsi_init_interrupts(struct nwl_dsi * dsi)342*4882a593Smuzhiyun static int nwl_dsi_init_interrupts(struct nwl_dsi *dsi)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun u32 irq_enable;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_IRQ_MASK, 0xffffffff);
347*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_IRQ_MASK2, 0x7);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun irq_enable = ~(u32)(NWL_DSI_TX_PKT_DONE_MASK |
350*4882a593Smuzhiyun NWL_DSI_RX_PKT_HDR_RCVD_MASK |
351*4882a593Smuzhiyun NWL_DSI_TX_FIFO_OVFLW_MASK |
352*4882a593Smuzhiyun NWL_DSI_HS_TX_TIMEOUT_MASK);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_IRQ_MASK, irq_enable);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun return nwl_dsi_clear_error(dsi);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
nwl_dsi_host_attach(struct mipi_dsi_host * dsi_host,struct mipi_dsi_device * device)359*4882a593Smuzhiyun static int nwl_dsi_host_attach(struct mipi_dsi_host *dsi_host,
360*4882a593Smuzhiyun struct mipi_dsi_device *device)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun struct nwl_dsi *dsi = container_of(dsi_host, struct nwl_dsi, dsi_host);
363*4882a593Smuzhiyun struct device *dev = dsi->dev;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun DRM_DEV_INFO(dev, "lanes=%u, format=0x%x flags=0x%lx\n", device->lanes,
366*4882a593Smuzhiyun device->format, device->mode_flags);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (device->lanes < 1 || device->lanes > 4)
369*4882a593Smuzhiyun return -EINVAL;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun dsi->lanes = device->lanes;
372*4882a593Smuzhiyun dsi->format = device->format;
373*4882a593Smuzhiyun dsi->dsi_mode_flags = device->mode_flags;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun return 0;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
nwl_dsi_read_packet(struct nwl_dsi * dsi,u32 status)378*4882a593Smuzhiyun static bool nwl_dsi_read_packet(struct nwl_dsi *dsi, u32 status)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun struct device *dev = dsi->dev;
381*4882a593Smuzhiyun struct nwl_dsi_transfer *xfer = dsi->xfer;
382*4882a593Smuzhiyun int err;
383*4882a593Smuzhiyun u8 *payload = xfer->msg->rx_buf;
384*4882a593Smuzhiyun u32 val;
385*4882a593Smuzhiyun u16 word_count;
386*4882a593Smuzhiyun u8 channel;
387*4882a593Smuzhiyun u8 data_type;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun xfer->status = 0;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (xfer->rx_word_count == 0) {
392*4882a593Smuzhiyun if (!(status & NWL_DSI_RX_PKT_HDR_RCVD))
393*4882a593Smuzhiyun return false;
394*4882a593Smuzhiyun /* Get the RX header and parse it */
395*4882a593Smuzhiyun val = nwl_dsi_read(dsi, NWL_DSI_RX_PKT_HEADER);
396*4882a593Smuzhiyun err = nwl_dsi_clear_error(dsi);
397*4882a593Smuzhiyun if (err)
398*4882a593Smuzhiyun xfer->status = err;
399*4882a593Smuzhiyun word_count = NWL_DSI_WC(val);
400*4882a593Smuzhiyun channel = NWL_DSI_RX_VC(val);
401*4882a593Smuzhiyun data_type = NWL_DSI_RX_DT(val);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun if (channel != xfer->msg->channel) {
404*4882a593Smuzhiyun DRM_DEV_ERROR(dev,
405*4882a593Smuzhiyun "[%02X] Channel mismatch (%u != %u)\n",
406*4882a593Smuzhiyun xfer->cmd, channel, xfer->msg->channel);
407*4882a593Smuzhiyun xfer->status = -EINVAL;
408*4882a593Smuzhiyun return true;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun switch (data_type) {
412*4882a593Smuzhiyun case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
413*4882a593Smuzhiyun case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
414*4882a593Smuzhiyun if (xfer->msg->rx_len > 1) {
415*4882a593Smuzhiyun /* read second byte */
416*4882a593Smuzhiyun payload[1] = word_count >> 8;
417*4882a593Smuzhiyun ++xfer->rx_len;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun fallthrough;
420*4882a593Smuzhiyun case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
421*4882a593Smuzhiyun case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
422*4882a593Smuzhiyun if (xfer->msg->rx_len > 0) {
423*4882a593Smuzhiyun /* read first byte */
424*4882a593Smuzhiyun payload[0] = word_count & 0xff;
425*4882a593Smuzhiyun ++xfer->rx_len;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun xfer->status = xfer->rx_len;
428*4882a593Smuzhiyun return true;
429*4882a593Smuzhiyun case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
430*4882a593Smuzhiyun word_count &= 0xff;
431*4882a593Smuzhiyun DRM_DEV_ERROR(dev, "[%02X] DSI error report: 0x%02x\n",
432*4882a593Smuzhiyun xfer->cmd, word_count);
433*4882a593Smuzhiyun xfer->status = -EPROTO;
434*4882a593Smuzhiyun return true;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (word_count > xfer->msg->rx_len) {
438*4882a593Smuzhiyun DRM_DEV_ERROR(dev,
439*4882a593Smuzhiyun "[%02X] Receive buffer too small: %zu (< %u)\n",
440*4882a593Smuzhiyun xfer->cmd, xfer->msg->rx_len, word_count);
441*4882a593Smuzhiyun xfer->status = -EINVAL;
442*4882a593Smuzhiyun return true;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun xfer->rx_word_count = word_count;
446*4882a593Smuzhiyun } else {
447*4882a593Smuzhiyun /* Set word_count from previous header read */
448*4882a593Smuzhiyun word_count = xfer->rx_word_count;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /* If RX payload is not yet received, wait for it */
452*4882a593Smuzhiyun if (!(status & NWL_DSI_RX_PKT_PAYLOAD_DATA_RCVD))
453*4882a593Smuzhiyun return false;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* Read the RX payload */
456*4882a593Smuzhiyun while (word_count >= 4) {
457*4882a593Smuzhiyun val = nwl_dsi_read(dsi, NWL_DSI_RX_PAYLOAD);
458*4882a593Smuzhiyun payload[0] = (val >> 0) & 0xff;
459*4882a593Smuzhiyun payload[1] = (val >> 8) & 0xff;
460*4882a593Smuzhiyun payload[2] = (val >> 16) & 0xff;
461*4882a593Smuzhiyun payload[3] = (val >> 24) & 0xff;
462*4882a593Smuzhiyun payload += 4;
463*4882a593Smuzhiyun xfer->rx_len += 4;
464*4882a593Smuzhiyun word_count -= 4;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun if (word_count > 0) {
468*4882a593Smuzhiyun val = nwl_dsi_read(dsi, NWL_DSI_RX_PAYLOAD);
469*4882a593Smuzhiyun switch (word_count) {
470*4882a593Smuzhiyun case 3:
471*4882a593Smuzhiyun payload[2] = (val >> 16) & 0xff;
472*4882a593Smuzhiyun ++xfer->rx_len;
473*4882a593Smuzhiyun fallthrough;
474*4882a593Smuzhiyun case 2:
475*4882a593Smuzhiyun payload[1] = (val >> 8) & 0xff;
476*4882a593Smuzhiyun ++xfer->rx_len;
477*4882a593Smuzhiyun fallthrough;
478*4882a593Smuzhiyun case 1:
479*4882a593Smuzhiyun payload[0] = (val >> 0) & 0xff;
480*4882a593Smuzhiyun ++xfer->rx_len;
481*4882a593Smuzhiyun break;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun xfer->status = xfer->rx_len;
486*4882a593Smuzhiyun err = nwl_dsi_clear_error(dsi);
487*4882a593Smuzhiyun if (err)
488*4882a593Smuzhiyun xfer->status = err;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun return true;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
nwl_dsi_finish_transmission(struct nwl_dsi * dsi,u32 status)493*4882a593Smuzhiyun static void nwl_dsi_finish_transmission(struct nwl_dsi *dsi, u32 status)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun struct nwl_dsi_transfer *xfer = dsi->xfer;
496*4882a593Smuzhiyun bool end_packet = false;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun if (!xfer)
499*4882a593Smuzhiyun return;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun if (xfer->direction == DSI_PACKET_SEND &&
502*4882a593Smuzhiyun status & NWL_DSI_TX_PKT_DONE) {
503*4882a593Smuzhiyun xfer->status = xfer->tx_len;
504*4882a593Smuzhiyun end_packet = true;
505*4882a593Smuzhiyun } else if (status & NWL_DSI_DPHY_DIRECTION &&
506*4882a593Smuzhiyun ((status & (NWL_DSI_RX_PKT_HDR_RCVD |
507*4882a593Smuzhiyun NWL_DSI_RX_PKT_PAYLOAD_DATA_RCVD)))) {
508*4882a593Smuzhiyun end_packet = nwl_dsi_read_packet(dsi, status);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun if (end_packet)
512*4882a593Smuzhiyun complete(&xfer->completed);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
nwl_dsi_begin_transmission(struct nwl_dsi * dsi)515*4882a593Smuzhiyun static void nwl_dsi_begin_transmission(struct nwl_dsi *dsi)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun struct nwl_dsi_transfer *xfer = dsi->xfer;
518*4882a593Smuzhiyun struct mipi_dsi_packet *pkt = &xfer->packet;
519*4882a593Smuzhiyun const u8 *payload;
520*4882a593Smuzhiyun size_t length;
521*4882a593Smuzhiyun u16 word_count;
522*4882a593Smuzhiyun u8 hs_mode;
523*4882a593Smuzhiyun u32 val;
524*4882a593Smuzhiyun u32 hs_workaround = 0;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /* Send the payload, if any */
527*4882a593Smuzhiyun length = pkt->payload_length;
528*4882a593Smuzhiyun payload = pkt->payload;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun while (length >= 4) {
531*4882a593Smuzhiyun val = *(u32 *)payload;
532*4882a593Smuzhiyun hs_workaround |= !(val & 0xFFFF00);
533*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_TX_PAYLOAD, val);
534*4882a593Smuzhiyun payload += 4;
535*4882a593Smuzhiyun length -= 4;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun /* Send the rest of the payload */
538*4882a593Smuzhiyun val = 0;
539*4882a593Smuzhiyun switch (length) {
540*4882a593Smuzhiyun case 3:
541*4882a593Smuzhiyun val |= payload[2] << 16;
542*4882a593Smuzhiyun fallthrough;
543*4882a593Smuzhiyun case 2:
544*4882a593Smuzhiyun val |= payload[1] << 8;
545*4882a593Smuzhiyun hs_workaround |= !(val & 0xFFFF00);
546*4882a593Smuzhiyun fallthrough;
547*4882a593Smuzhiyun case 1:
548*4882a593Smuzhiyun val |= payload[0];
549*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_TX_PAYLOAD, val);
550*4882a593Smuzhiyun break;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun xfer->tx_len = pkt->payload_length;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /*
555*4882a593Smuzhiyun * Send the header
556*4882a593Smuzhiyun * header[0] = Virtual Channel + Data Type
557*4882a593Smuzhiyun * header[1] = Word Count LSB (LP) or first param (SP)
558*4882a593Smuzhiyun * header[2] = Word Count MSB (LP) or second param (SP)
559*4882a593Smuzhiyun */
560*4882a593Smuzhiyun word_count = pkt->header[1] | (pkt->header[2] << 8);
561*4882a593Smuzhiyun if (hs_workaround && (dsi->quirks & E11418_HS_MODE_QUIRK)) {
562*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev,
563*4882a593Smuzhiyun "Using hs mode workaround for cmd 0x%x\n",
564*4882a593Smuzhiyun xfer->cmd);
565*4882a593Smuzhiyun hs_mode = 1;
566*4882a593Smuzhiyun } else {
567*4882a593Smuzhiyun hs_mode = (xfer->msg->flags & MIPI_DSI_MSG_USE_LPM) ? 0 : 1;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun val = NWL_DSI_WC(word_count) | NWL_DSI_TX_VC(xfer->msg->channel) |
570*4882a593Smuzhiyun NWL_DSI_TX_DT(xfer->msg->type) | NWL_DSI_HS_SEL(hs_mode) |
571*4882a593Smuzhiyun NWL_DSI_BTA_TX(xfer->need_bta);
572*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_PKT_CONTROL, val);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /* Send packet command */
575*4882a593Smuzhiyun nwl_dsi_write(dsi, NWL_DSI_SEND_PACKET, 0x1);
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
nwl_dsi_host_transfer(struct mipi_dsi_host * dsi_host,const struct mipi_dsi_msg * msg)578*4882a593Smuzhiyun static ssize_t nwl_dsi_host_transfer(struct mipi_dsi_host *dsi_host,
579*4882a593Smuzhiyun const struct mipi_dsi_msg *msg)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun struct nwl_dsi *dsi = container_of(dsi_host, struct nwl_dsi, dsi_host);
582*4882a593Smuzhiyun struct nwl_dsi_transfer xfer;
583*4882a593Smuzhiyun ssize_t ret = 0;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun /* Create packet to be sent */
586*4882a593Smuzhiyun dsi->xfer = &xfer;
587*4882a593Smuzhiyun ret = mipi_dsi_create_packet(&xfer.packet, msg);
588*4882a593Smuzhiyun if (ret < 0) {
589*4882a593Smuzhiyun dsi->xfer = NULL;
590*4882a593Smuzhiyun return ret;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun if ((msg->type & MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM ||
594*4882a593Smuzhiyun msg->type & MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM ||
595*4882a593Smuzhiyun msg->type & MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM ||
596*4882a593Smuzhiyun msg->type & MIPI_DSI_DCS_READ) &&
597*4882a593Smuzhiyun msg->rx_len > 0 && msg->rx_buf)
598*4882a593Smuzhiyun xfer.direction = DSI_PACKET_RECEIVE;
599*4882a593Smuzhiyun else
600*4882a593Smuzhiyun xfer.direction = DSI_PACKET_SEND;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun xfer.need_bta = (xfer.direction == DSI_PACKET_RECEIVE);
603*4882a593Smuzhiyun xfer.need_bta |= (msg->flags & MIPI_DSI_MSG_REQ_ACK) ? 1 : 0;
604*4882a593Smuzhiyun xfer.msg = msg;
605*4882a593Smuzhiyun xfer.status = -ETIMEDOUT;
606*4882a593Smuzhiyun xfer.rx_word_count = 0;
607*4882a593Smuzhiyun xfer.rx_len = 0;
608*4882a593Smuzhiyun xfer.cmd = 0x00;
609*4882a593Smuzhiyun if (msg->tx_len > 0)
610*4882a593Smuzhiyun xfer.cmd = ((u8 *)(msg->tx_buf))[0];
611*4882a593Smuzhiyun init_completion(&xfer.completed);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun ret = clk_prepare_enable(dsi->rx_esc_clk);
614*4882a593Smuzhiyun if (ret < 0) {
615*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to enable rx_esc clk: %zd\n",
616*4882a593Smuzhiyun ret);
617*4882a593Smuzhiyun return ret;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "Enabled rx_esc clk @%lu Hz\n",
620*4882a593Smuzhiyun clk_get_rate(dsi->rx_esc_clk));
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun /* Initiate the DSI packet transmision */
623*4882a593Smuzhiyun nwl_dsi_begin_transmission(dsi);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun if (!wait_for_completion_timeout(&xfer.completed,
626*4882a593Smuzhiyun NWL_DSI_MIPI_FIFO_TIMEOUT)) {
627*4882a593Smuzhiyun DRM_DEV_ERROR(dsi_host->dev, "[%02X] DSI transfer timed out\n",
628*4882a593Smuzhiyun xfer.cmd);
629*4882a593Smuzhiyun ret = -ETIMEDOUT;
630*4882a593Smuzhiyun } else {
631*4882a593Smuzhiyun ret = xfer.status;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun clk_disable_unprepare(dsi->rx_esc_clk);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun return ret;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun static const struct mipi_dsi_host_ops nwl_dsi_host_ops = {
640*4882a593Smuzhiyun .attach = nwl_dsi_host_attach,
641*4882a593Smuzhiyun .transfer = nwl_dsi_host_transfer,
642*4882a593Smuzhiyun };
643*4882a593Smuzhiyun
nwl_dsi_irq_handler(int irq,void * data)644*4882a593Smuzhiyun static irqreturn_t nwl_dsi_irq_handler(int irq, void *data)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun u32 irq_status;
647*4882a593Smuzhiyun struct nwl_dsi *dsi = data;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun irq_status = nwl_dsi_read(dsi, NWL_DSI_IRQ_STATUS);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun if (irq_status & NWL_DSI_TX_FIFO_OVFLW)
652*4882a593Smuzhiyun DRM_DEV_ERROR_RATELIMITED(dsi->dev, "tx fifo overflow\n");
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun if (irq_status & NWL_DSI_HS_TX_TIMEOUT)
655*4882a593Smuzhiyun DRM_DEV_ERROR_RATELIMITED(dsi->dev, "HS tx timeout\n");
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (irq_status & NWL_DSI_TX_PKT_DONE ||
658*4882a593Smuzhiyun irq_status & NWL_DSI_RX_PKT_HDR_RCVD ||
659*4882a593Smuzhiyun irq_status & NWL_DSI_RX_PKT_PAYLOAD_DATA_RCVD)
660*4882a593Smuzhiyun nwl_dsi_finish_transmission(dsi, irq_status);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun return IRQ_HANDLED;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
nwl_dsi_enable(struct nwl_dsi * dsi)665*4882a593Smuzhiyun static int nwl_dsi_enable(struct nwl_dsi *dsi)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun struct device *dev = dsi->dev;
668*4882a593Smuzhiyun union phy_configure_opts *phy_cfg = &dsi->phy_cfg;
669*4882a593Smuzhiyun int ret;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun if (!dsi->lanes) {
672*4882a593Smuzhiyun DRM_DEV_ERROR(dev, "Need DSI lanes: %d\n", dsi->lanes);
673*4882a593Smuzhiyun return -EINVAL;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun ret = phy_init(dsi->phy);
677*4882a593Smuzhiyun if (ret < 0) {
678*4882a593Smuzhiyun DRM_DEV_ERROR(dev, "Failed to init DSI phy: %d\n", ret);
679*4882a593Smuzhiyun return ret;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun ret = phy_configure(dsi->phy, phy_cfg);
683*4882a593Smuzhiyun if (ret < 0) {
684*4882a593Smuzhiyun DRM_DEV_ERROR(dev, "Failed to configure DSI phy: %d\n", ret);
685*4882a593Smuzhiyun goto uninit_phy;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun ret = clk_prepare_enable(dsi->tx_esc_clk);
689*4882a593Smuzhiyun if (ret < 0) {
690*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to enable tx_esc clk: %d\n",
691*4882a593Smuzhiyun ret);
692*4882a593Smuzhiyun goto uninit_phy;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "Enabled tx_esc clk @%lu Hz\n",
695*4882a593Smuzhiyun clk_get_rate(dsi->tx_esc_clk));
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun ret = nwl_dsi_config_host(dsi);
698*4882a593Smuzhiyun if (ret < 0) {
699*4882a593Smuzhiyun DRM_DEV_ERROR(dev, "Failed to set up DSI: %d", ret);
700*4882a593Smuzhiyun goto disable_clock;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun ret = nwl_dsi_config_dpi(dsi);
704*4882a593Smuzhiyun if (ret < 0) {
705*4882a593Smuzhiyun DRM_DEV_ERROR(dev, "Failed to set up DPI: %d", ret);
706*4882a593Smuzhiyun goto disable_clock;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun ret = phy_power_on(dsi->phy);
710*4882a593Smuzhiyun if (ret < 0) {
711*4882a593Smuzhiyun DRM_DEV_ERROR(dev, "Failed to power on DPHY (%d)\n", ret);
712*4882a593Smuzhiyun goto disable_clock;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun ret = nwl_dsi_init_interrupts(dsi);
716*4882a593Smuzhiyun if (ret < 0)
717*4882a593Smuzhiyun goto power_off_phy;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun return ret;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun power_off_phy:
722*4882a593Smuzhiyun phy_power_off(dsi->phy);
723*4882a593Smuzhiyun disable_clock:
724*4882a593Smuzhiyun clk_disable_unprepare(dsi->tx_esc_clk);
725*4882a593Smuzhiyun uninit_phy:
726*4882a593Smuzhiyun phy_exit(dsi->phy);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun return ret;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
nwl_dsi_disable(struct nwl_dsi * dsi)731*4882a593Smuzhiyun static int nwl_dsi_disable(struct nwl_dsi *dsi)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun struct device *dev = dsi->dev;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dev, "Disabling clocks and phy\n");
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun phy_power_off(dsi->phy);
738*4882a593Smuzhiyun phy_exit(dsi->phy);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* Disabling the clock before the phy breaks enabling dsi again */
741*4882a593Smuzhiyun clk_disable_unprepare(dsi->tx_esc_clk);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun return 0;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun static void
nwl_dsi_bridge_atomic_disable(struct drm_bridge * bridge,struct drm_bridge_state * old_bridge_state)747*4882a593Smuzhiyun nwl_dsi_bridge_atomic_disable(struct drm_bridge *bridge,
748*4882a593Smuzhiyun struct drm_bridge_state *old_bridge_state)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun struct nwl_dsi *dsi = bridge_to_dsi(bridge);
751*4882a593Smuzhiyun int ret;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun nwl_dsi_disable(dsi);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun ret = reset_control_assert(dsi->rst_dpi);
756*4882a593Smuzhiyun if (ret < 0) {
757*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to assert DPI: %d\n", ret);
758*4882a593Smuzhiyun return;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun ret = reset_control_assert(dsi->rst_byte);
761*4882a593Smuzhiyun if (ret < 0) {
762*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to assert ESC: %d\n", ret);
763*4882a593Smuzhiyun return;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun ret = reset_control_assert(dsi->rst_esc);
766*4882a593Smuzhiyun if (ret < 0) {
767*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to assert BYTE: %d\n", ret);
768*4882a593Smuzhiyun return;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun ret = reset_control_assert(dsi->rst_pclk);
771*4882a593Smuzhiyun if (ret < 0) {
772*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to assert PCLK: %d\n", ret);
773*4882a593Smuzhiyun return;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun clk_disable_unprepare(dsi->core_clk);
777*4882a593Smuzhiyun clk_disable_unprepare(dsi->lcdif_clk);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun pm_runtime_put(dsi->dev);
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
nwl_dsi_get_dphy_params(struct nwl_dsi * dsi,const struct drm_display_mode * mode,union phy_configure_opts * phy_opts)782*4882a593Smuzhiyun static int nwl_dsi_get_dphy_params(struct nwl_dsi *dsi,
783*4882a593Smuzhiyun const struct drm_display_mode *mode,
784*4882a593Smuzhiyun union phy_configure_opts *phy_opts)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun unsigned long rate;
787*4882a593Smuzhiyun int ret;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun if (dsi->lanes < 1 || dsi->lanes > 4)
790*4882a593Smuzhiyun return -EINVAL;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /*
793*4882a593Smuzhiyun * So far the DPHY spec minimal timings work for both mixel
794*4882a593Smuzhiyun * dphy and nwl dsi host
795*4882a593Smuzhiyun */
796*4882a593Smuzhiyun ret = phy_mipi_dphy_get_default_config(mode->clock * 1000,
797*4882a593Smuzhiyun mipi_dsi_pixel_format_to_bpp(dsi->format), dsi->lanes,
798*4882a593Smuzhiyun &phy_opts->mipi_dphy);
799*4882a593Smuzhiyun if (ret < 0)
800*4882a593Smuzhiyun return ret;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun rate = clk_get_rate(dsi->tx_esc_clk);
803*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dsi->dev, "LP clk is @%lu Hz\n", rate);
804*4882a593Smuzhiyun phy_opts->mipi_dphy.lp_clk_rate = rate;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun return 0;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun static enum drm_mode_status
nwl_dsi_bridge_mode_valid(struct drm_bridge * bridge,const struct drm_display_info * info,const struct drm_display_mode * mode)810*4882a593Smuzhiyun nwl_dsi_bridge_mode_valid(struct drm_bridge *bridge,
811*4882a593Smuzhiyun const struct drm_display_info *info,
812*4882a593Smuzhiyun const struct drm_display_mode *mode)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun struct nwl_dsi *dsi = bridge_to_dsi(bridge);
815*4882a593Smuzhiyun int bpp = mipi_dsi_pixel_format_to_bpp(dsi->format);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun if (mode->clock * bpp > 15000000 * dsi->lanes)
818*4882a593Smuzhiyun return MODE_CLOCK_HIGH;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun if (mode->clock * bpp < 80000 * dsi->lanes)
821*4882a593Smuzhiyun return MODE_CLOCK_LOW;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun return MODE_OK;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
nwl_dsi_bridge_atomic_check(struct drm_bridge * bridge,struct drm_bridge_state * bridge_state,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)826*4882a593Smuzhiyun static int nwl_dsi_bridge_atomic_check(struct drm_bridge *bridge,
827*4882a593Smuzhiyun struct drm_bridge_state *bridge_state,
828*4882a593Smuzhiyun struct drm_crtc_state *crtc_state,
829*4882a593Smuzhiyun struct drm_connector_state *conn_state)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* At least LCDIF + NWL needs active high sync */
834*4882a593Smuzhiyun adjusted_mode->flags |= (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
835*4882a593Smuzhiyun adjusted_mode->flags &= ~(DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* Do a full modeset if crtc_state->active is changed to be true. */
838*4882a593Smuzhiyun if (crtc_state->active_changed && crtc_state->active)
839*4882a593Smuzhiyun crtc_state->mode_changed = true;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun return 0;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun static void
nwl_dsi_bridge_mode_set(struct drm_bridge * bridge,const struct drm_display_mode * mode,const struct drm_display_mode * adjusted_mode)845*4882a593Smuzhiyun nwl_dsi_bridge_mode_set(struct drm_bridge *bridge,
846*4882a593Smuzhiyun const struct drm_display_mode *mode,
847*4882a593Smuzhiyun const struct drm_display_mode *adjusted_mode)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun struct nwl_dsi *dsi = bridge_to_dsi(bridge);
850*4882a593Smuzhiyun struct device *dev = dsi->dev;
851*4882a593Smuzhiyun union phy_configure_opts new_cfg;
852*4882a593Smuzhiyun unsigned long phy_ref_rate;
853*4882a593Smuzhiyun int ret;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun ret = nwl_dsi_get_dphy_params(dsi, adjusted_mode, &new_cfg);
856*4882a593Smuzhiyun if (ret < 0)
857*4882a593Smuzhiyun return;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun /*
860*4882a593Smuzhiyun * If hs clock is unchanged, we're all good - all parameters are
861*4882a593Smuzhiyun * derived from it atm.
862*4882a593Smuzhiyun */
863*4882a593Smuzhiyun if (new_cfg.mipi_dphy.hs_clk_rate == dsi->phy_cfg.mipi_dphy.hs_clk_rate)
864*4882a593Smuzhiyun return;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun phy_ref_rate = clk_get_rate(dsi->phy_ref_clk);
867*4882a593Smuzhiyun DRM_DEV_DEBUG_DRIVER(dev, "PHY at ref rate: %lu\n", phy_ref_rate);
868*4882a593Smuzhiyun /* Save the new desired phy config */
869*4882a593Smuzhiyun memcpy(&dsi->phy_cfg, &new_cfg, sizeof(new_cfg));
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun memcpy(&dsi->mode, adjusted_mode, sizeof(dsi->mode));
872*4882a593Smuzhiyun drm_mode_debug_printmodeline(adjusted_mode);
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun static void
nwl_dsi_bridge_atomic_pre_enable(struct drm_bridge * bridge,struct drm_bridge_state * old_bridge_state)876*4882a593Smuzhiyun nwl_dsi_bridge_atomic_pre_enable(struct drm_bridge *bridge,
877*4882a593Smuzhiyun struct drm_bridge_state *old_bridge_state)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun struct nwl_dsi *dsi = bridge_to_dsi(bridge);
880*4882a593Smuzhiyun int ret;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun pm_runtime_get_sync(dsi->dev);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun if (clk_prepare_enable(dsi->lcdif_clk) < 0)
885*4882a593Smuzhiyun return;
886*4882a593Smuzhiyun if (clk_prepare_enable(dsi->core_clk) < 0)
887*4882a593Smuzhiyun return;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun /* Step 1 from DSI reset-out instructions */
890*4882a593Smuzhiyun ret = reset_control_deassert(dsi->rst_pclk);
891*4882a593Smuzhiyun if (ret < 0) {
892*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to deassert PCLK: %d\n", ret);
893*4882a593Smuzhiyun return;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun /* Step 2 from DSI reset-out instructions */
897*4882a593Smuzhiyun nwl_dsi_enable(dsi);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun /* Step 3 from DSI reset-out instructions */
900*4882a593Smuzhiyun ret = reset_control_deassert(dsi->rst_esc);
901*4882a593Smuzhiyun if (ret < 0) {
902*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to deassert ESC: %d\n", ret);
903*4882a593Smuzhiyun return;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun ret = reset_control_deassert(dsi->rst_byte);
906*4882a593Smuzhiyun if (ret < 0) {
907*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to deassert BYTE: %d\n", ret);
908*4882a593Smuzhiyun return;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun static void
nwl_dsi_bridge_atomic_enable(struct drm_bridge * bridge,struct drm_bridge_state * old_bridge_state)913*4882a593Smuzhiyun nwl_dsi_bridge_atomic_enable(struct drm_bridge *bridge,
914*4882a593Smuzhiyun struct drm_bridge_state *old_bridge_state)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun struct nwl_dsi *dsi = bridge_to_dsi(bridge);
917*4882a593Smuzhiyun int ret;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun /* Step 5 from DSI reset-out instructions */
920*4882a593Smuzhiyun ret = reset_control_deassert(dsi->rst_dpi);
921*4882a593Smuzhiyun if (ret < 0)
922*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to deassert DPI: %d\n", ret);
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
nwl_dsi_bridge_attach(struct drm_bridge * bridge,enum drm_bridge_attach_flags flags)925*4882a593Smuzhiyun static int nwl_dsi_bridge_attach(struct drm_bridge *bridge,
926*4882a593Smuzhiyun enum drm_bridge_attach_flags flags)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun struct nwl_dsi *dsi = bridge_to_dsi(bridge);
929*4882a593Smuzhiyun struct drm_bridge *panel_bridge;
930*4882a593Smuzhiyun struct drm_panel *panel;
931*4882a593Smuzhiyun int ret;
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun ret = drm_of_find_panel_or_bridge(dsi->dev->of_node, 1, 0, &panel,
934*4882a593Smuzhiyun &panel_bridge);
935*4882a593Smuzhiyun if (ret)
936*4882a593Smuzhiyun return ret;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun if (panel) {
939*4882a593Smuzhiyun panel_bridge = drm_panel_bridge_add(panel);
940*4882a593Smuzhiyun if (IS_ERR(panel_bridge))
941*4882a593Smuzhiyun return PTR_ERR(panel_bridge);
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun dsi->panel_bridge = panel_bridge;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun if (!dsi->panel_bridge)
946*4882a593Smuzhiyun return -EPROBE_DEFER;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun return drm_bridge_attach(bridge->encoder, dsi->panel_bridge, bridge,
949*4882a593Smuzhiyun flags);
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
nwl_dsi_bridge_detach(struct drm_bridge * bridge)952*4882a593Smuzhiyun static void nwl_dsi_bridge_detach(struct drm_bridge *bridge)
953*4882a593Smuzhiyun { struct nwl_dsi *dsi = bridge_to_dsi(bridge);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun drm_of_panel_bridge_remove(dsi->dev->of_node, 1, 0);
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun static const struct drm_bridge_funcs nwl_dsi_bridge_funcs = {
959*4882a593Smuzhiyun .atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
960*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
961*4882a593Smuzhiyun .atomic_reset = drm_atomic_helper_bridge_reset,
962*4882a593Smuzhiyun .atomic_check = nwl_dsi_bridge_atomic_check,
963*4882a593Smuzhiyun .atomic_pre_enable = nwl_dsi_bridge_atomic_pre_enable,
964*4882a593Smuzhiyun .atomic_enable = nwl_dsi_bridge_atomic_enable,
965*4882a593Smuzhiyun .atomic_disable = nwl_dsi_bridge_atomic_disable,
966*4882a593Smuzhiyun .mode_set = nwl_dsi_bridge_mode_set,
967*4882a593Smuzhiyun .mode_valid = nwl_dsi_bridge_mode_valid,
968*4882a593Smuzhiyun .attach = nwl_dsi_bridge_attach,
969*4882a593Smuzhiyun .detach = nwl_dsi_bridge_detach,
970*4882a593Smuzhiyun };
971*4882a593Smuzhiyun
nwl_dsi_parse_dt(struct nwl_dsi * dsi)972*4882a593Smuzhiyun static int nwl_dsi_parse_dt(struct nwl_dsi *dsi)
973*4882a593Smuzhiyun {
974*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(dsi->dev);
975*4882a593Smuzhiyun struct clk *clk;
976*4882a593Smuzhiyun void __iomem *base;
977*4882a593Smuzhiyun int ret;
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun dsi->phy = devm_phy_get(dsi->dev, "dphy");
980*4882a593Smuzhiyun if (IS_ERR(dsi->phy)) {
981*4882a593Smuzhiyun ret = PTR_ERR(dsi->phy);
982*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
983*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Could not get PHY: %d\n", ret);
984*4882a593Smuzhiyun return ret;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun clk = devm_clk_get(dsi->dev, "lcdif");
988*4882a593Smuzhiyun if (IS_ERR(clk)) {
989*4882a593Smuzhiyun ret = PTR_ERR(clk);
990*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to get lcdif clock: %d\n",
991*4882a593Smuzhiyun ret);
992*4882a593Smuzhiyun return ret;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun dsi->lcdif_clk = clk;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun clk = devm_clk_get(dsi->dev, "core");
997*4882a593Smuzhiyun if (IS_ERR(clk)) {
998*4882a593Smuzhiyun ret = PTR_ERR(clk);
999*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to get core clock: %d\n",
1000*4882a593Smuzhiyun ret);
1001*4882a593Smuzhiyun return ret;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun dsi->core_clk = clk;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun clk = devm_clk_get(dsi->dev, "phy_ref");
1006*4882a593Smuzhiyun if (IS_ERR(clk)) {
1007*4882a593Smuzhiyun ret = PTR_ERR(clk);
1008*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to get phy_ref clock: %d\n",
1009*4882a593Smuzhiyun ret);
1010*4882a593Smuzhiyun return ret;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun dsi->phy_ref_clk = clk;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun clk = devm_clk_get(dsi->dev, "rx_esc");
1015*4882a593Smuzhiyun if (IS_ERR(clk)) {
1016*4882a593Smuzhiyun ret = PTR_ERR(clk);
1017*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to get rx_esc clock: %d\n",
1018*4882a593Smuzhiyun ret);
1019*4882a593Smuzhiyun return ret;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun dsi->rx_esc_clk = clk;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun clk = devm_clk_get(dsi->dev, "tx_esc");
1024*4882a593Smuzhiyun if (IS_ERR(clk)) {
1025*4882a593Smuzhiyun ret = PTR_ERR(clk);
1026*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to get tx_esc clock: %d\n",
1027*4882a593Smuzhiyun ret);
1028*4882a593Smuzhiyun return ret;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun dsi->tx_esc_clk = clk;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun dsi->mux = devm_mux_control_get(dsi->dev, NULL);
1033*4882a593Smuzhiyun if (IS_ERR(dsi->mux)) {
1034*4882a593Smuzhiyun ret = PTR_ERR(dsi->mux);
1035*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
1036*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to get mux: %d\n", ret);
1037*4882a593Smuzhiyun return ret;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun base = devm_platform_ioremap_resource(pdev, 0);
1041*4882a593Smuzhiyun if (IS_ERR(base))
1042*4882a593Smuzhiyun return PTR_ERR(base);
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun dsi->regmap =
1045*4882a593Smuzhiyun devm_regmap_init_mmio(dsi->dev, base, &nwl_dsi_regmap_config);
1046*4882a593Smuzhiyun if (IS_ERR(dsi->regmap)) {
1047*4882a593Smuzhiyun ret = PTR_ERR(dsi->regmap);
1048*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to create NWL DSI regmap: %d\n",
1049*4882a593Smuzhiyun ret);
1050*4882a593Smuzhiyun return ret;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun dsi->irq = platform_get_irq(pdev, 0);
1054*4882a593Smuzhiyun if (dsi->irq < 0) {
1055*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to get device IRQ: %d\n",
1056*4882a593Smuzhiyun dsi->irq);
1057*4882a593Smuzhiyun return dsi->irq;
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun dsi->rst_pclk = devm_reset_control_get_exclusive(dsi->dev, "pclk");
1061*4882a593Smuzhiyun if (IS_ERR(dsi->rst_pclk)) {
1062*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to get pclk reset: %ld\n",
1063*4882a593Smuzhiyun PTR_ERR(dsi->rst_pclk));
1064*4882a593Smuzhiyun return PTR_ERR(dsi->rst_pclk);
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun dsi->rst_byte = devm_reset_control_get_exclusive(dsi->dev, "byte");
1067*4882a593Smuzhiyun if (IS_ERR(dsi->rst_byte)) {
1068*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to get byte reset: %ld\n",
1069*4882a593Smuzhiyun PTR_ERR(dsi->rst_byte));
1070*4882a593Smuzhiyun return PTR_ERR(dsi->rst_byte);
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun dsi->rst_esc = devm_reset_control_get_exclusive(dsi->dev, "esc");
1073*4882a593Smuzhiyun if (IS_ERR(dsi->rst_esc)) {
1074*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to get esc reset: %ld\n",
1075*4882a593Smuzhiyun PTR_ERR(dsi->rst_esc));
1076*4882a593Smuzhiyun return PTR_ERR(dsi->rst_esc);
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun dsi->rst_dpi = devm_reset_control_get_exclusive(dsi->dev, "dpi");
1079*4882a593Smuzhiyun if (IS_ERR(dsi->rst_dpi)) {
1080*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to get dpi reset: %ld\n",
1081*4882a593Smuzhiyun PTR_ERR(dsi->rst_dpi));
1082*4882a593Smuzhiyun return PTR_ERR(dsi->rst_dpi);
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun return 0;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
nwl_dsi_select_input(struct nwl_dsi * dsi)1087*4882a593Smuzhiyun static int nwl_dsi_select_input(struct nwl_dsi *dsi)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun struct device_node *remote;
1090*4882a593Smuzhiyun u32 use_dcss = 1;
1091*4882a593Smuzhiyun int ret;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun remote = of_graph_get_remote_node(dsi->dev->of_node, 0,
1094*4882a593Smuzhiyun NWL_DSI_ENDPOINT_LCDIF);
1095*4882a593Smuzhiyun if (remote) {
1096*4882a593Smuzhiyun use_dcss = 0;
1097*4882a593Smuzhiyun } else {
1098*4882a593Smuzhiyun remote = of_graph_get_remote_node(dsi->dev->of_node, 0,
1099*4882a593Smuzhiyun NWL_DSI_ENDPOINT_DCSS);
1100*4882a593Smuzhiyun if (!remote) {
1101*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev,
1102*4882a593Smuzhiyun "No valid input endpoint found\n");
1103*4882a593Smuzhiyun return -EINVAL;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun DRM_DEV_INFO(dsi->dev, "Using %s as input source\n",
1108*4882a593Smuzhiyun (use_dcss) ? "DCSS" : "LCDIF");
1109*4882a593Smuzhiyun ret = mux_control_try_select(dsi->mux, use_dcss);
1110*4882a593Smuzhiyun if (ret < 0)
1111*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to select input: %d\n", ret);
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun of_node_put(remote);
1114*4882a593Smuzhiyun return ret;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun
nwl_dsi_deselect_input(struct nwl_dsi * dsi)1117*4882a593Smuzhiyun static int nwl_dsi_deselect_input(struct nwl_dsi *dsi)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun int ret;
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun ret = mux_control_deselect(dsi->mux);
1122*4882a593Smuzhiyun if (ret < 0)
1123*4882a593Smuzhiyun DRM_DEV_ERROR(dsi->dev, "Failed to deselect input: %d\n", ret);
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun return ret;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun static const struct drm_bridge_timings nwl_dsi_timings = {
1129*4882a593Smuzhiyun .input_bus_flags = DRM_BUS_FLAG_DE_LOW,
1130*4882a593Smuzhiyun };
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun static const struct of_device_id nwl_dsi_dt_ids[] = {
1133*4882a593Smuzhiyun { .compatible = "fsl,imx8mq-nwl-dsi", },
1134*4882a593Smuzhiyun { /* sentinel */ }
1135*4882a593Smuzhiyun };
1136*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, nwl_dsi_dt_ids);
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun static const struct soc_device_attribute nwl_dsi_quirks_match[] = {
1139*4882a593Smuzhiyun { .soc_id = "i.MX8MQ", .revision = "2.0",
1140*4882a593Smuzhiyun .data = (void *)E11418_HS_MODE_QUIRK },
1141*4882a593Smuzhiyun { /* sentinel. */ },
1142*4882a593Smuzhiyun };
1143*4882a593Smuzhiyun
nwl_dsi_probe(struct platform_device * pdev)1144*4882a593Smuzhiyun static int nwl_dsi_probe(struct platform_device *pdev)
1145*4882a593Smuzhiyun {
1146*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1147*4882a593Smuzhiyun const struct soc_device_attribute *attr;
1148*4882a593Smuzhiyun struct nwl_dsi *dsi;
1149*4882a593Smuzhiyun int ret;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
1152*4882a593Smuzhiyun if (!dsi)
1153*4882a593Smuzhiyun return -ENOMEM;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun dsi->dev = dev;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun ret = nwl_dsi_parse_dt(dsi);
1158*4882a593Smuzhiyun if (ret)
1159*4882a593Smuzhiyun return ret;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun ret = devm_request_irq(dev, dsi->irq, nwl_dsi_irq_handler, 0,
1162*4882a593Smuzhiyun dev_name(dev), dsi);
1163*4882a593Smuzhiyun if (ret < 0) {
1164*4882a593Smuzhiyun DRM_DEV_ERROR(dev, "Failed to request IRQ %d: %d\n", dsi->irq,
1165*4882a593Smuzhiyun ret);
1166*4882a593Smuzhiyun return ret;
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun dsi->dsi_host.ops = &nwl_dsi_host_ops;
1170*4882a593Smuzhiyun dsi->dsi_host.dev = dev;
1171*4882a593Smuzhiyun ret = mipi_dsi_host_register(&dsi->dsi_host);
1172*4882a593Smuzhiyun if (ret) {
1173*4882a593Smuzhiyun DRM_DEV_ERROR(dev, "Failed to register MIPI host: %d\n", ret);
1174*4882a593Smuzhiyun return ret;
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun attr = soc_device_match(nwl_dsi_quirks_match);
1178*4882a593Smuzhiyun if (attr)
1179*4882a593Smuzhiyun dsi->quirks = (uintptr_t)attr->data;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun dsi->bridge.driver_private = dsi;
1182*4882a593Smuzhiyun dsi->bridge.funcs = &nwl_dsi_bridge_funcs;
1183*4882a593Smuzhiyun dsi->bridge.of_node = dev->of_node;
1184*4882a593Smuzhiyun dsi->bridge.timings = &nwl_dsi_timings;
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun dev_set_drvdata(dev, dsi);
1187*4882a593Smuzhiyun pm_runtime_enable(dev);
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun ret = nwl_dsi_select_input(dsi);
1190*4882a593Smuzhiyun if (ret < 0) {
1191*4882a593Smuzhiyun pm_runtime_disable(dev);
1192*4882a593Smuzhiyun mipi_dsi_host_unregister(&dsi->dsi_host);
1193*4882a593Smuzhiyun return ret;
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun drm_bridge_add(&dsi->bridge);
1197*4882a593Smuzhiyun return 0;
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun
nwl_dsi_remove(struct platform_device * pdev)1200*4882a593Smuzhiyun static int nwl_dsi_remove(struct platform_device *pdev)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun struct nwl_dsi *dsi = platform_get_drvdata(pdev);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun nwl_dsi_deselect_input(dsi);
1205*4882a593Smuzhiyun mipi_dsi_host_unregister(&dsi->dsi_host);
1206*4882a593Smuzhiyun drm_bridge_remove(&dsi->bridge);
1207*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1208*4882a593Smuzhiyun return 0;
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun static struct platform_driver nwl_dsi_driver = {
1212*4882a593Smuzhiyun .probe = nwl_dsi_probe,
1213*4882a593Smuzhiyun .remove = nwl_dsi_remove,
1214*4882a593Smuzhiyun .driver = {
1215*4882a593Smuzhiyun .of_match_table = nwl_dsi_dt_ids,
1216*4882a593Smuzhiyun .name = DRV_NAME,
1217*4882a593Smuzhiyun },
1218*4882a593Smuzhiyun };
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun module_platform_driver(nwl_dsi_driver);
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun MODULE_AUTHOR("NXP Semiconductor");
1223*4882a593Smuzhiyun MODULE_AUTHOR("Purism SPC");
1224*4882a593Smuzhiyun MODULE_DESCRIPTION("Northwest Logic MIPI-DSI driver");
1225*4882a593Smuzhiyun MODULE_LICENSE("GPL"); /* GPLv2 or later */
1226