xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/bridge/analogix/analogix-i2c-dptx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright(c) 2016, Analogix Semiconductor.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on anx7808 driver obtained from chromeos with copyright:
6*4882a593Smuzhiyun  * Copyright(c) 2013, Google Inc.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun #include <linux/regmap.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <drm/drm.h>
11*4882a593Smuzhiyun #include <drm/drm_dp_helper.h>
12*4882a593Smuzhiyun #include <drm/drm_print.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "analogix-i2c-dptx.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define AUX_WAIT_TIMEOUT_MS	15
17*4882a593Smuzhiyun #define AUX_CH_BUFFER_SIZE	16
18*4882a593Smuzhiyun 
anx_i2c_dp_clear_bits(struct regmap * map,u8 reg,u8 mask)19*4882a593Smuzhiyun static int anx_i2c_dp_clear_bits(struct regmap *map, u8 reg, u8 mask)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	return regmap_update_bits(map, reg, mask, 0);
22*4882a593Smuzhiyun }
23*4882a593Smuzhiyun 
anx_dp_aux_op_finished(struct regmap * map_dptx)24*4882a593Smuzhiyun static bool anx_dp_aux_op_finished(struct regmap *map_dptx)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun 	unsigned int value;
27*4882a593Smuzhiyun 	int err;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	err = regmap_read(map_dptx, SP_DP_AUX_CH_CTRL2_REG, &value);
30*4882a593Smuzhiyun 	if (err < 0)
31*4882a593Smuzhiyun 		return false;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	return (value & SP_AUX_EN) == 0;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun 
anx_dp_aux_wait(struct regmap * map_dptx)36*4882a593Smuzhiyun static int anx_dp_aux_wait(struct regmap *map_dptx)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	unsigned long timeout;
39*4882a593Smuzhiyun 	unsigned int status;
40*4882a593Smuzhiyun 	int err;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(AUX_WAIT_TIMEOUT_MS) + 1;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	while (!anx_dp_aux_op_finished(map_dptx)) {
45*4882a593Smuzhiyun 		if (time_after(jiffies, timeout)) {
46*4882a593Smuzhiyun 			if (!anx_dp_aux_op_finished(map_dptx)) {
47*4882a593Smuzhiyun 				DRM_ERROR("Timed out waiting AUX to finish\n");
48*4882a593Smuzhiyun 				return -ETIMEDOUT;
49*4882a593Smuzhiyun 			}
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 			break;
52*4882a593Smuzhiyun 		}
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 		usleep_range(1000, 2000);
55*4882a593Smuzhiyun 	}
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	/* Read the AUX channel access status */
58*4882a593Smuzhiyun 	err = regmap_read(map_dptx, SP_AUX_CH_STATUS_REG, &status);
59*4882a593Smuzhiyun 	if (err < 0) {
60*4882a593Smuzhiyun 		DRM_ERROR("Failed to read from AUX channel: %d\n", err);
61*4882a593Smuzhiyun 		return err;
62*4882a593Smuzhiyun 	}
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	if (status & SP_AUX_STATUS) {
65*4882a593Smuzhiyun 		DRM_ERROR("Failed to wait for AUX channel (status: %02x)\n",
66*4882a593Smuzhiyun 			  status);
67*4882a593Smuzhiyun 		return -ETIMEDOUT;
68*4882a593Smuzhiyun 	}
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	return 0;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
anx_dp_aux_address(struct regmap * map_dptx,unsigned int addr)73*4882a593Smuzhiyun static int anx_dp_aux_address(struct regmap *map_dptx, unsigned int addr)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	int err;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	err = regmap_write(map_dptx, SP_AUX_ADDR_7_0_REG, addr & 0xff);
78*4882a593Smuzhiyun 	if (err)
79*4882a593Smuzhiyun 		return err;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	err = regmap_write(map_dptx, SP_AUX_ADDR_15_8_REG,
82*4882a593Smuzhiyun 			   (addr & 0xff00) >> 8);
83*4882a593Smuzhiyun 	if (err)
84*4882a593Smuzhiyun 		return err;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	/*
87*4882a593Smuzhiyun 	 * DP AUX CH Address Register #2, only update bits[3:0]
88*4882a593Smuzhiyun 	 * [7:4] RESERVED
89*4882a593Smuzhiyun 	 * [3:0] AUX_ADDR[19:16], Register control AUX CH address.
90*4882a593Smuzhiyun 	 */
91*4882a593Smuzhiyun 	err = regmap_update_bits(map_dptx, SP_AUX_ADDR_19_16_REG,
92*4882a593Smuzhiyun 				 SP_AUX_ADDR_19_16_MASK,
93*4882a593Smuzhiyun 				 (addr & 0xf0000) >> 16);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	if (err)
96*4882a593Smuzhiyun 		return err;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	return 0;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
anx_dp_aux_transfer(struct regmap * map_dptx,struct drm_dp_aux_msg * msg)101*4882a593Smuzhiyun ssize_t anx_dp_aux_transfer(struct regmap *map_dptx,
102*4882a593Smuzhiyun 				struct drm_dp_aux_msg *msg)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	u8 ctrl1 = msg->request;
105*4882a593Smuzhiyun 	u8 ctrl2 = SP_AUX_EN;
106*4882a593Smuzhiyun 	u8 *buffer = msg->buffer;
107*4882a593Smuzhiyun 	int err;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	/* The DP AUX transmit and receive buffer has 16 bytes. */
110*4882a593Smuzhiyun 	if (WARN_ON(msg->size > AUX_CH_BUFFER_SIZE))
111*4882a593Smuzhiyun 		return -E2BIG;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	/* Zero-sized messages specify address-only transactions. */
114*4882a593Smuzhiyun 	if (msg->size < 1)
115*4882a593Smuzhiyun 		ctrl2 |= SP_ADDR_ONLY;
116*4882a593Smuzhiyun 	else	/* For non-zero-sized set the length field. */
117*4882a593Smuzhiyun 		ctrl1 |= (msg->size - 1) << SP_AUX_LENGTH_SHIFT;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	if ((msg->size > 0) && ((msg->request & DP_AUX_I2C_READ) == 0)) {
120*4882a593Smuzhiyun 		/* When WRITE | MOT write values to data buffer */
121*4882a593Smuzhiyun 		err = regmap_bulk_write(map_dptx,
122*4882a593Smuzhiyun 					SP_DP_BUF_DATA0_REG, buffer,
123*4882a593Smuzhiyun 					msg->size);
124*4882a593Smuzhiyun 		if (err)
125*4882a593Smuzhiyun 			return err;
126*4882a593Smuzhiyun 	}
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/* Write address and request */
129*4882a593Smuzhiyun 	err = anx_dp_aux_address(map_dptx, msg->address);
130*4882a593Smuzhiyun 	if (err)
131*4882a593Smuzhiyun 		return err;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	err = regmap_write(map_dptx, SP_DP_AUX_CH_CTRL1_REG, ctrl1);
134*4882a593Smuzhiyun 	if (err)
135*4882a593Smuzhiyun 		return err;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* Start transaction */
138*4882a593Smuzhiyun 	err = regmap_update_bits(map_dptx, SP_DP_AUX_CH_CTRL2_REG,
139*4882a593Smuzhiyun 				 SP_ADDR_ONLY | SP_AUX_EN, ctrl2);
140*4882a593Smuzhiyun 	if (err)
141*4882a593Smuzhiyun 		return err;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	err = anx_dp_aux_wait(map_dptx);
144*4882a593Smuzhiyun 	if (err)
145*4882a593Smuzhiyun 		return err;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	msg->reply = DP_AUX_I2C_REPLY_ACK;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	if ((msg->size > 0) && (msg->request & DP_AUX_I2C_READ)) {
150*4882a593Smuzhiyun 		/* Read values from data buffer */
151*4882a593Smuzhiyun 		err = regmap_bulk_read(map_dptx,
152*4882a593Smuzhiyun 				       SP_DP_BUF_DATA0_REG, buffer,
153*4882a593Smuzhiyun 				       msg->size);
154*4882a593Smuzhiyun 		if (err)
155*4882a593Smuzhiyun 			return err;
156*4882a593Smuzhiyun 	}
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	err = anx_i2c_dp_clear_bits(map_dptx, SP_DP_AUX_CH_CTRL2_REG,
159*4882a593Smuzhiyun 				    SP_ADDR_ONLY);
160*4882a593Smuzhiyun 	if (err)
161*4882a593Smuzhiyun 		return err;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	return msg->size;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(anx_dp_aux_transfer);
166