1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright(c) 2016, Analogix Semiconductor.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Based on anx7808 driver obtained from chromeos with copyright:
6*4882a593Smuzhiyun * Copyright(c) 2013, Google Inc.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
11*4882a593Smuzhiyun #include <linux/i2c.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of_irq.h>
16*4882a593Smuzhiyun #include <linux/of_platform.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
19*4882a593Smuzhiyun #include <linux/types.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
22*4882a593Smuzhiyun #include <drm/drm_bridge.h>
23*4882a593Smuzhiyun #include <drm/drm_crtc.h>
24*4882a593Smuzhiyun #include <drm/drm_dp_helper.h>
25*4882a593Smuzhiyun #include <drm/drm_edid.h>
26*4882a593Smuzhiyun #include <drm/drm_print.h>
27*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "analogix-anx78xx.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define I2C_NUM_ADDRESSES 5
32*4882a593Smuzhiyun #define I2C_IDX_TX_P0 0
33*4882a593Smuzhiyun #define I2C_IDX_TX_P1 1
34*4882a593Smuzhiyun #define I2C_IDX_TX_P2 2
35*4882a593Smuzhiyun #define I2C_IDX_RX_P0 3
36*4882a593Smuzhiyun #define I2C_IDX_RX_P1 4
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define XTAL_CLK 270 /* 27M */
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static const u8 anx7808_i2c_addresses[] = {
41*4882a593Smuzhiyun [I2C_IDX_TX_P0] = 0x78,
42*4882a593Smuzhiyun [I2C_IDX_TX_P1] = 0x7a,
43*4882a593Smuzhiyun [I2C_IDX_TX_P2] = 0x72,
44*4882a593Smuzhiyun [I2C_IDX_RX_P0] = 0x7e,
45*4882a593Smuzhiyun [I2C_IDX_RX_P1] = 0x80,
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static const u8 anx781x_i2c_addresses[] = {
49*4882a593Smuzhiyun [I2C_IDX_TX_P0] = 0x70,
50*4882a593Smuzhiyun [I2C_IDX_TX_P1] = 0x7a,
51*4882a593Smuzhiyun [I2C_IDX_TX_P2] = 0x72,
52*4882a593Smuzhiyun [I2C_IDX_RX_P0] = 0x7e,
53*4882a593Smuzhiyun [I2C_IDX_RX_P1] = 0x80,
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun struct anx78xx_platform_data {
57*4882a593Smuzhiyun struct regulator *dvdd10;
58*4882a593Smuzhiyun struct gpio_desc *gpiod_hpd;
59*4882a593Smuzhiyun struct gpio_desc *gpiod_pd;
60*4882a593Smuzhiyun struct gpio_desc *gpiod_reset;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun int hpd_irq;
63*4882a593Smuzhiyun int intp_irq;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun struct anx78xx {
67*4882a593Smuzhiyun struct drm_dp_aux aux;
68*4882a593Smuzhiyun struct drm_bridge bridge;
69*4882a593Smuzhiyun struct i2c_client *client;
70*4882a593Smuzhiyun struct edid *edid;
71*4882a593Smuzhiyun struct drm_connector connector;
72*4882a593Smuzhiyun struct anx78xx_platform_data pdata;
73*4882a593Smuzhiyun struct mutex lock;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun * I2C Slave addresses of ANX7814 are mapped as TX_P0, TX_P1, TX_P2,
77*4882a593Smuzhiyun * RX_P0 and RX_P1.
78*4882a593Smuzhiyun */
79*4882a593Smuzhiyun struct i2c_client *i2c_dummy[I2C_NUM_ADDRESSES];
80*4882a593Smuzhiyun struct regmap *map[I2C_NUM_ADDRESSES];
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun u16 chipid;
83*4882a593Smuzhiyun u8 dpcd[DP_RECEIVER_CAP_SIZE];
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun bool powered;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
connector_to_anx78xx(struct drm_connector * c)88*4882a593Smuzhiyun static inline struct anx78xx *connector_to_anx78xx(struct drm_connector *c)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun return container_of(c, struct anx78xx, connector);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
bridge_to_anx78xx(struct drm_bridge * bridge)93*4882a593Smuzhiyun static inline struct anx78xx *bridge_to_anx78xx(struct drm_bridge *bridge)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun return container_of(bridge, struct anx78xx, bridge);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
anx78xx_set_bits(struct regmap * map,u8 reg,u8 mask)98*4882a593Smuzhiyun static int anx78xx_set_bits(struct regmap *map, u8 reg, u8 mask)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun return regmap_update_bits(map, reg, mask, mask);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
anx78xx_clear_bits(struct regmap * map,u8 reg,u8 mask)103*4882a593Smuzhiyun static int anx78xx_clear_bits(struct regmap *map, u8 reg, u8 mask)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun return regmap_update_bits(map, reg, mask, 0);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
anx78xx_aux_transfer(struct drm_dp_aux * aux,struct drm_dp_aux_msg * msg)108*4882a593Smuzhiyun static ssize_t anx78xx_aux_transfer(struct drm_dp_aux *aux,
109*4882a593Smuzhiyun struct drm_dp_aux_msg *msg)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun struct anx78xx *anx78xx = container_of(aux, struct anx78xx, aux);
112*4882a593Smuzhiyun return anx_dp_aux_transfer(anx78xx->map[I2C_IDX_TX_P0], msg);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
anx78xx_set_hpd(struct anx78xx * anx78xx)115*4882a593Smuzhiyun static int anx78xx_set_hpd(struct anx78xx *anx78xx)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun int err;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_RX_P0],
120*4882a593Smuzhiyun SP_TMDS_CTRL_BASE + 7, SP_PD_RT);
121*4882a593Smuzhiyun if (err)
122*4882a593Smuzhiyun return err;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P2], SP_VID_CTRL3_REG,
125*4882a593Smuzhiyun SP_HPD_OUT);
126*4882a593Smuzhiyun if (err)
127*4882a593Smuzhiyun return err;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
anx78xx_clear_hpd(struct anx78xx * anx78xx)132*4882a593Smuzhiyun static int anx78xx_clear_hpd(struct anx78xx *anx78xx)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun int err;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P2], SP_VID_CTRL3_REG,
137*4882a593Smuzhiyun SP_HPD_OUT);
138*4882a593Smuzhiyun if (err)
139*4882a593Smuzhiyun return err;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0],
142*4882a593Smuzhiyun SP_TMDS_CTRL_BASE + 7, SP_PD_RT);
143*4882a593Smuzhiyun if (err)
144*4882a593Smuzhiyun return err;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun return 0;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun static const struct reg_sequence tmds_phy_initialization[] = {
150*4882a593Smuzhiyun { SP_TMDS_CTRL_BASE + 1, 0x90 },
151*4882a593Smuzhiyun { SP_TMDS_CTRL_BASE + 2, 0xa9 },
152*4882a593Smuzhiyun { SP_TMDS_CTRL_BASE + 6, 0x92 },
153*4882a593Smuzhiyun { SP_TMDS_CTRL_BASE + 7, 0x80 },
154*4882a593Smuzhiyun { SP_TMDS_CTRL_BASE + 20, 0xf2 },
155*4882a593Smuzhiyun { SP_TMDS_CTRL_BASE + 22, 0xc4 },
156*4882a593Smuzhiyun { SP_TMDS_CTRL_BASE + 23, 0x18 },
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
anx78xx_rx_initialization(struct anx78xx * anx78xx)159*4882a593Smuzhiyun static int anx78xx_rx_initialization(struct anx78xx *anx78xx)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun int err;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_RX_P0], SP_HDMI_MUTE_CTRL_REG,
164*4882a593Smuzhiyun SP_AUD_MUTE | SP_VID_MUTE);
165*4882a593Smuzhiyun if (err)
166*4882a593Smuzhiyun return err;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0], SP_CHIP_CTRL_REG,
169*4882a593Smuzhiyun SP_MAN_HDMI5V_DET | SP_PLLLOCK_CKDT_EN |
170*4882a593Smuzhiyun SP_DIGITAL_CKDT_EN);
171*4882a593Smuzhiyun if (err)
172*4882a593Smuzhiyun return err;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0],
175*4882a593Smuzhiyun SP_SOFTWARE_RESET1_REG, SP_HDCP_MAN_RST |
176*4882a593Smuzhiyun SP_SW_MAN_RST | SP_TMDS_RST | SP_VIDEO_RST);
177*4882a593Smuzhiyun if (err)
178*4882a593Smuzhiyun return err;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_RX_P0],
181*4882a593Smuzhiyun SP_SOFTWARE_RESET1_REG, SP_HDCP_MAN_RST |
182*4882a593Smuzhiyun SP_SW_MAN_RST | SP_TMDS_RST | SP_VIDEO_RST);
183*4882a593Smuzhiyun if (err)
184*4882a593Smuzhiyun return err;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* Sync detect change, GP set mute */
187*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0],
188*4882a593Smuzhiyun SP_AUD_EXCEPTION_ENABLE_BASE + 1, BIT(5) |
189*4882a593Smuzhiyun BIT(6));
190*4882a593Smuzhiyun if (err)
191*4882a593Smuzhiyun return err;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0],
194*4882a593Smuzhiyun SP_AUD_EXCEPTION_ENABLE_BASE + 3,
195*4882a593Smuzhiyun SP_AEC_EN21);
196*4882a593Smuzhiyun if (err)
197*4882a593Smuzhiyun return err;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0], SP_AUDVID_CTRL_REG,
200*4882a593Smuzhiyun SP_AVC_EN | SP_AAC_OE | SP_AAC_EN);
201*4882a593Smuzhiyun if (err)
202*4882a593Smuzhiyun return err;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_RX_P0],
205*4882a593Smuzhiyun SP_SYSTEM_POWER_DOWN1_REG, SP_PWDN_CTRL);
206*4882a593Smuzhiyun if (err)
207*4882a593Smuzhiyun return err;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0],
210*4882a593Smuzhiyun SP_VID_DATA_RANGE_CTRL_REG, SP_R2Y_INPUT_LIMIT);
211*4882a593Smuzhiyun if (err)
212*4882a593Smuzhiyun return err;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* Enable DDC stretch */
215*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
216*4882a593Smuzhiyun SP_DP_EXTRA_I2C_DEV_ADDR_REG, SP_I2C_EXTRA_ADDR);
217*4882a593Smuzhiyun if (err)
218*4882a593Smuzhiyun return err;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* TMDS phy initialization */
221*4882a593Smuzhiyun err = regmap_multi_reg_write(anx78xx->map[I2C_IDX_RX_P0],
222*4882a593Smuzhiyun tmds_phy_initialization,
223*4882a593Smuzhiyun ARRAY_SIZE(tmds_phy_initialization));
224*4882a593Smuzhiyun if (err)
225*4882a593Smuzhiyun return err;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun err = anx78xx_clear_hpd(anx78xx);
228*4882a593Smuzhiyun if (err)
229*4882a593Smuzhiyun return err;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun return 0;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static const u8 dp_tx_output_precise_tune_bits[20] = {
235*4882a593Smuzhiyun 0x01, 0x03, 0x07, 0x7f, 0x71, 0x6b, 0x7f,
236*4882a593Smuzhiyun 0x73, 0x7f, 0x7f, 0x00, 0x00, 0x00, 0x00,
237*4882a593Smuzhiyun 0x0c, 0x42, 0x1e, 0x3e, 0x72, 0x7e,
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
anx78xx_link_phy_initialization(struct anx78xx * anx78xx)240*4882a593Smuzhiyun static int anx78xx_link_phy_initialization(struct anx78xx *anx78xx)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun int err;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun * REVISIT : It is writing to a RESERVED bits in Analog Control 0
246*4882a593Smuzhiyun * register.
247*4882a593Smuzhiyun */
248*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P2], SP_ANALOG_CTRL0_REG,
249*4882a593Smuzhiyun 0x02);
250*4882a593Smuzhiyun if (err)
251*4882a593Smuzhiyun return err;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /*
254*4882a593Smuzhiyun * Write DP TX output emphasis precise tune bits.
255*4882a593Smuzhiyun */
256*4882a593Smuzhiyun err = regmap_bulk_write(anx78xx->map[I2C_IDX_TX_P1],
257*4882a593Smuzhiyun SP_DP_TX_LT_CTRL0_REG,
258*4882a593Smuzhiyun dp_tx_output_precise_tune_bits,
259*4882a593Smuzhiyun ARRAY_SIZE(dp_tx_output_precise_tune_bits));
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun if (err)
262*4882a593Smuzhiyun return err;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun return 0;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
anx78xx_xtal_clk_sel(struct anx78xx * anx78xx)267*4882a593Smuzhiyun static int anx78xx_xtal_clk_sel(struct anx78xx *anx78xx)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun unsigned int value;
270*4882a593Smuzhiyun int err;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun err = regmap_update_bits(anx78xx->map[I2C_IDX_TX_P2],
273*4882a593Smuzhiyun SP_ANALOG_DEBUG2_REG,
274*4882a593Smuzhiyun SP_XTAL_FRQ | SP_FORCE_SW_OFF_BYPASS,
275*4882a593Smuzhiyun SP_XTAL_FRQ_27M);
276*4882a593Smuzhiyun if (err)
277*4882a593Smuzhiyun return err;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_DP_AUX_CH_CTRL3_REG,
280*4882a593Smuzhiyun XTAL_CLK & SP_WAIT_COUNTER_7_0_MASK);
281*4882a593Smuzhiyun if (err)
282*4882a593Smuzhiyun return err;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_DP_AUX_CH_CTRL4_REG,
285*4882a593Smuzhiyun ((XTAL_CLK & 0xff00) >> 2) | (XTAL_CLK / 10));
286*4882a593Smuzhiyun if (err)
287*4882a593Smuzhiyun return err;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
290*4882a593Smuzhiyun SP_I2C_GEN_10US_TIMER0_REG, XTAL_CLK & 0xff);
291*4882a593Smuzhiyun if (err)
292*4882a593Smuzhiyun return err;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
295*4882a593Smuzhiyun SP_I2C_GEN_10US_TIMER1_REG,
296*4882a593Smuzhiyun (XTAL_CLK & 0xff00) >> 8);
297*4882a593Smuzhiyun if (err)
298*4882a593Smuzhiyun return err;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_AUX_MISC_CTRL_REG,
301*4882a593Smuzhiyun XTAL_CLK / 10 - 1);
302*4882a593Smuzhiyun if (err)
303*4882a593Smuzhiyun return err;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun err = regmap_read(anx78xx->map[I2C_IDX_RX_P0],
306*4882a593Smuzhiyun SP_HDMI_US_TIMER_CTRL_REG,
307*4882a593Smuzhiyun &value);
308*4882a593Smuzhiyun if (err)
309*4882a593Smuzhiyun return err;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_RX_P0],
312*4882a593Smuzhiyun SP_HDMI_US_TIMER_CTRL_REG,
313*4882a593Smuzhiyun (value & SP_MS_TIMER_MARGIN_10_8_MASK) |
314*4882a593Smuzhiyun ((((XTAL_CLK / 10) >> 1) - 2) << 3));
315*4882a593Smuzhiyun if (err)
316*4882a593Smuzhiyun return err;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun static const struct reg_sequence otp_key_protect[] = {
322*4882a593Smuzhiyun { SP_OTP_KEY_PROTECT1_REG, SP_OTP_PSW1 },
323*4882a593Smuzhiyun { SP_OTP_KEY_PROTECT2_REG, SP_OTP_PSW2 },
324*4882a593Smuzhiyun { SP_OTP_KEY_PROTECT3_REG, SP_OTP_PSW3 },
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun
anx78xx_tx_initialization(struct anx78xx * anx78xx)327*4882a593Smuzhiyun static int anx78xx_tx_initialization(struct anx78xx *anx78xx)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun int err;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /* Set terminal resistor to 50 ohm */
332*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_DP_AUX_CH_CTRL2_REG,
333*4882a593Smuzhiyun 0x30);
334*4882a593Smuzhiyun if (err)
335*4882a593Smuzhiyun return err;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* Enable aux double diff output */
338*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
339*4882a593Smuzhiyun SP_DP_AUX_CH_CTRL2_REG, 0x08);
340*4882a593Smuzhiyun if (err)
341*4882a593Smuzhiyun return err;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P0],
344*4882a593Smuzhiyun SP_DP_HDCP_CTRL_REG, SP_AUTO_EN |
345*4882a593Smuzhiyun SP_AUTO_START);
346*4882a593Smuzhiyun if (err)
347*4882a593Smuzhiyun return err;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun err = regmap_multi_reg_write(anx78xx->map[I2C_IDX_TX_P0],
350*4882a593Smuzhiyun otp_key_protect,
351*4882a593Smuzhiyun ARRAY_SIZE(otp_key_protect));
352*4882a593Smuzhiyun if (err)
353*4882a593Smuzhiyun return err;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
356*4882a593Smuzhiyun SP_HDCP_KEY_COMMAND_REG, SP_DISABLE_SYNC_HDCP);
357*4882a593Smuzhiyun if (err)
358*4882a593Smuzhiyun return err;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P2], SP_VID_CTRL8_REG,
361*4882a593Smuzhiyun SP_VID_VRES_TH);
362*4882a593Smuzhiyun if (err)
363*4882a593Smuzhiyun return err;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /*
366*4882a593Smuzhiyun * DP HDCP auto authentication wait timer (when downstream starts to
367*4882a593Smuzhiyun * auth, DP side will wait for this period then do auth automatically)
368*4882a593Smuzhiyun */
369*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_HDCP_AUTO_TIMER_REG,
370*4882a593Smuzhiyun 0x00);
371*4882a593Smuzhiyun if (err)
372*4882a593Smuzhiyun return err;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
375*4882a593Smuzhiyun SP_DP_HDCP_CTRL_REG, SP_LINK_POLLING);
376*4882a593Smuzhiyun if (err)
377*4882a593Smuzhiyun return err;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
380*4882a593Smuzhiyun SP_DP_LINK_DEBUG_CTRL_REG, SP_M_VID_DEBUG);
381*4882a593Smuzhiyun if (err)
382*4882a593Smuzhiyun return err;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P2],
385*4882a593Smuzhiyun SP_ANALOG_DEBUG2_REG, SP_POWERON_TIME_1P5MS);
386*4882a593Smuzhiyun if (err)
387*4882a593Smuzhiyun return err;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun err = anx78xx_xtal_clk_sel(anx78xx);
390*4882a593Smuzhiyun if (err)
391*4882a593Smuzhiyun return err;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_AUX_DEFER_CTRL_REG,
394*4882a593Smuzhiyun SP_DEFER_CTRL_EN | 0x0c);
395*4882a593Smuzhiyun if (err)
396*4882a593Smuzhiyun return err;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
399*4882a593Smuzhiyun SP_DP_POLLING_CTRL_REG,
400*4882a593Smuzhiyun SP_AUTO_POLLING_DISABLE);
401*4882a593Smuzhiyun if (err)
402*4882a593Smuzhiyun return err;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /*
405*4882a593Smuzhiyun * Short the link integrity check timer to speed up bstatus
406*4882a593Smuzhiyun * polling for HDCP CTS item 1A-07
407*4882a593Smuzhiyun */
408*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
409*4882a593Smuzhiyun SP_HDCP_LINK_CHECK_TIMER_REG, 0x1d);
410*4882a593Smuzhiyun if (err)
411*4882a593Smuzhiyun return err;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
414*4882a593Smuzhiyun SP_DP_MISC_CTRL_REG, SP_EQ_TRAINING_LOOP);
415*4882a593Smuzhiyun if (err)
416*4882a593Smuzhiyun return err;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* Power down the main link by default */
419*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
420*4882a593Smuzhiyun SP_DP_ANALOG_POWER_DOWN_REG, SP_CH0_PD);
421*4882a593Smuzhiyun if (err)
422*4882a593Smuzhiyun return err;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun err = anx78xx_link_phy_initialization(anx78xx);
425*4882a593Smuzhiyun if (err)
426*4882a593Smuzhiyun return err;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* Gen m_clk with downspreading */
429*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
430*4882a593Smuzhiyun SP_DP_M_CALCULATION_CTRL_REG, SP_M_GEN_CLK_SEL);
431*4882a593Smuzhiyun if (err)
432*4882a593Smuzhiyun return err;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun return 0;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
anx78xx_enable_interrupts(struct anx78xx * anx78xx)437*4882a593Smuzhiyun static int anx78xx_enable_interrupts(struct anx78xx *anx78xx)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun int err;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /*
442*4882a593Smuzhiyun * BIT0: INT pin assertion polarity: 1 = assert high
443*4882a593Smuzhiyun * BIT1: INT pin output type: 0 = push/pull
444*4882a593Smuzhiyun */
445*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P2], SP_INT_CTRL_REG, 0x01);
446*4882a593Smuzhiyun if (err)
447*4882a593Smuzhiyun return err;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P2],
450*4882a593Smuzhiyun SP_COMMON_INT_MASK4_REG, SP_HPD_LOST | SP_HPD_PLUG);
451*4882a593Smuzhiyun if (err)
452*4882a593Smuzhiyun return err;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P2], SP_DP_INT_MASK1_REG,
455*4882a593Smuzhiyun SP_TRAINING_FINISH);
456*4882a593Smuzhiyun if (err)
457*4882a593Smuzhiyun return err;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_RX_P0], SP_INT_MASK1_REG,
460*4882a593Smuzhiyun SP_CKDT_CHG | SP_SCDT_CHG);
461*4882a593Smuzhiyun if (err)
462*4882a593Smuzhiyun return err;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun return 0;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
anx78xx_poweron(struct anx78xx * anx78xx)467*4882a593Smuzhiyun static void anx78xx_poweron(struct anx78xx *anx78xx)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun struct anx78xx_platform_data *pdata = &anx78xx->pdata;
470*4882a593Smuzhiyun int err;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (WARN_ON(anx78xx->powered))
473*4882a593Smuzhiyun return;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if (pdata->dvdd10) {
476*4882a593Smuzhiyun err = regulator_enable(pdata->dvdd10);
477*4882a593Smuzhiyun if (err) {
478*4882a593Smuzhiyun DRM_ERROR("Failed to enable DVDD10 regulator: %d\n",
479*4882a593Smuzhiyun err);
480*4882a593Smuzhiyun return;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun usleep_range(1000, 2000);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun gpiod_set_value_cansleep(pdata->gpiod_reset, 1);
487*4882a593Smuzhiyun usleep_range(1000, 2000);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun gpiod_set_value_cansleep(pdata->gpiod_pd, 0);
490*4882a593Smuzhiyun usleep_range(1000, 2000);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun gpiod_set_value_cansleep(pdata->gpiod_reset, 0);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun /* Power on registers module */
495*4882a593Smuzhiyun anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P2], SP_POWERDOWN_CTRL_REG,
496*4882a593Smuzhiyun SP_HDCP_PD | SP_AUDIO_PD | SP_VIDEO_PD | SP_LINK_PD);
497*4882a593Smuzhiyun anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P2], SP_POWERDOWN_CTRL_REG,
498*4882a593Smuzhiyun SP_REGISTER_PD | SP_TOTAL_PD);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun anx78xx->powered = true;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
anx78xx_poweroff(struct anx78xx * anx78xx)503*4882a593Smuzhiyun static void anx78xx_poweroff(struct anx78xx *anx78xx)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun struct anx78xx_platform_data *pdata = &anx78xx->pdata;
506*4882a593Smuzhiyun int err;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun if (WARN_ON(!anx78xx->powered))
509*4882a593Smuzhiyun return;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun gpiod_set_value_cansleep(pdata->gpiod_reset, 1);
512*4882a593Smuzhiyun usleep_range(1000, 2000);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun gpiod_set_value_cansleep(pdata->gpiod_pd, 1);
515*4882a593Smuzhiyun usleep_range(1000, 2000);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun if (pdata->dvdd10) {
518*4882a593Smuzhiyun err = regulator_disable(pdata->dvdd10);
519*4882a593Smuzhiyun if (err) {
520*4882a593Smuzhiyun DRM_ERROR("Failed to disable DVDD10 regulator: %d\n",
521*4882a593Smuzhiyun err);
522*4882a593Smuzhiyun return;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun usleep_range(1000, 2000);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun anx78xx->powered = false;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
anx78xx_start(struct anx78xx * anx78xx)531*4882a593Smuzhiyun static int anx78xx_start(struct anx78xx *anx78xx)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun int err;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /* Power on all modules */
536*4882a593Smuzhiyun err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P2],
537*4882a593Smuzhiyun SP_POWERDOWN_CTRL_REG,
538*4882a593Smuzhiyun SP_HDCP_PD | SP_AUDIO_PD | SP_VIDEO_PD |
539*4882a593Smuzhiyun SP_LINK_PD);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun err = anx78xx_enable_interrupts(anx78xx);
542*4882a593Smuzhiyun if (err) {
543*4882a593Smuzhiyun DRM_ERROR("Failed to enable interrupts: %d\n", err);
544*4882a593Smuzhiyun goto err_poweroff;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun err = anx78xx_rx_initialization(anx78xx);
548*4882a593Smuzhiyun if (err) {
549*4882a593Smuzhiyun DRM_ERROR("Failed receiver initialization: %d\n", err);
550*4882a593Smuzhiyun goto err_poweroff;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun err = anx78xx_tx_initialization(anx78xx);
554*4882a593Smuzhiyun if (err) {
555*4882a593Smuzhiyun DRM_ERROR("Failed transmitter initialization: %d\n", err);
556*4882a593Smuzhiyun goto err_poweroff;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /*
560*4882a593Smuzhiyun * This delay seems to help keep the hardware in a good state. Without
561*4882a593Smuzhiyun * it, there are times where it fails silently.
562*4882a593Smuzhiyun */
563*4882a593Smuzhiyun usleep_range(10000, 15000);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun return 0;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun err_poweroff:
568*4882a593Smuzhiyun DRM_ERROR("Failed SlimPort transmitter initialization: %d\n", err);
569*4882a593Smuzhiyun anx78xx_poweroff(anx78xx);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun return err;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
anx78xx_init_pdata(struct anx78xx * anx78xx)574*4882a593Smuzhiyun static int anx78xx_init_pdata(struct anx78xx *anx78xx)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun struct anx78xx_platform_data *pdata = &anx78xx->pdata;
577*4882a593Smuzhiyun struct device *dev = &anx78xx->client->dev;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun /* 1.0V digital core power regulator */
580*4882a593Smuzhiyun pdata->dvdd10 = devm_regulator_get(dev, "dvdd10");
581*4882a593Smuzhiyun if (IS_ERR(pdata->dvdd10)) {
582*4882a593Smuzhiyun if (PTR_ERR(pdata->dvdd10) != -EPROBE_DEFER)
583*4882a593Smuzhiyun DRM_ERROR("DVDD10 regulator not found\n");
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun return PTR_ERR(pdata->dvdd10);
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /* GPIO for HPD */
589*4882a593Smuzhiyun pdata->gpiod_hpd = devm_gpiod_get(dev, "hpd", GPIOD_IN);
590*4882a593Smuzhiyun if (IS_ERR(pdata->gpiod_hpd))
591*4882a593Smuzhiyun return PTR_ERR(pdata->gpiod_hpd);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /* GPIO for chip power down */
594*4882a593Smuzhiyun pdata->gpiod_pd = devm_gpiod_get(dev, "pd", GPIOD_OUT_HIGH);
595*4882a593Smuzhiyun if (IS_ERR(pdata->gpiod_pd))
596*4882a593Smuzhiyun return PTR_ERR(pdata->gpiod_pd);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /* GPIO for chip reset */
599*4882a593Smuzhiyun pdata->gpiod_reset = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(pdata->gpiod_reset);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
anx78xx_dp_link_training(struct anx78xx * anx78xx)604*4882a593Smuzhiyun static int anx78xx_dp_link_training(struct anx78xx *anx78xx)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun u8 dp_bw, dpcd[2];
607*4882a593Smuzhiyun int err;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_RX_P0], SP_HDMI_MUTE_CTRL_REG,
610*4882a593Smuzhiyun 0x0);
611*4882a593Smuzhiyun if (err)
612*4882a593Smuzhiyun return err;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P2],
615*4882a593Smuzhiyun SP_POWERDOWN_CTRL_REG,
616*4882a593Smuzhiyun SP_TOTAL_PD);
617*4882a593Smuzhiyun if (err)
618*4882a593Smuzhiyun return err;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun err = drm_dp_dpcd_readb(&anx78xx->aux, DP_MAX_LINK_RATE, &dp_bw);
621*4882a593Smuzhiyun if (err < 0)
622*4882a593Smuzhiyun return err;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun switch (dp_bw) {
625*4882a593Smuzhiyun case DP_LINK_BW_1_62:
626*4882a593Smuzhiyun case DP_LINK_BW_2_7:
627*4882a593Smuzhiyun case DP_LINK_BW_5_4:
628*4882a593Smuzhiyun break;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun default:
631*4882a593Smuzhiyun DRM_DEBUG_KMS("DP bandwidth (%#02x) not supported\n", dp_bw);
632*4882a593Smuzhiyun return -EINVAL;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P2], SP_VID_CTRL1_REG,
636*4882a593Smuzhiyun SP_VIDEO_MUTE);
637*4882a593Smuzhiyun if (err)
638*4882a593Smuzhiyun return err;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P2],
641*4882a593Smuzhiyun SP_VID_CTRL1_REG, SP_VIDEO_EN);
642*4882a593Smuzhiyun if (err)
643*4882a593Smuzhiyun return err;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /* Get DPCD info */
646*4882a593Smuzhiyun err = drm_dp_dpcd_read(&anx78xx->aux, DP_DPCD_REV,
647*4882a593Smuzhiyun &anx78xx->dpcd, DP_RECEIVER_CAP_SIZE);
648*4882a593Smuzhiyun if (err < 0) {
649*4882a593Smuzhiyun DRM_ERROR("Failed to read DPCD: %d\n", err);
650*4882a593Smuzhiyun return err;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /* Clear channel x SERDES power down */
654*4882a593Smuzhiyun err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P0],
655*4882a593Smuzhiyun SP_DP_ANALOG_POWER_DOWN_REG, SP_CH0_PD);
656*4882a593Smuzhiyun if (err)
657*4882a593Smuzhiyun return err;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /*
660*4882a593Smuzhiyun * Power up the sink (DP_SET_POWER register is only available on DPCD
661*4882a593Smuzhiyun * v1.1 and later).
662*4882a593Smuzhiyun */
663*4882a593Smuzhiyun if (anx78xx->dpcd[DP_DPCD_REV] >= 0x11) {
664*4882a593Smuzhiyun err = drm_dp_dpcd_readb(&anx78xx->aux, DP_SET_POWER, &dpcd[0]);
665*4882a593Smuzhiyun if (err < 0) {
666*4882a593Smuzhiyun DRM_ERROR("Failed to read DP_SET_POWER register: %d\n",
667*4882a593Smuzhiyun err);
668*4882a593Smuzhiyun return err;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun dpcd[0] &= ~DP_SET_POWER_MASK;
672*4882a593Smuzhiyun dpcd[0] |= DP_SET_POWER_D0;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun err = drm_dp_dpcd_writeb(&anx78xx->aux, DP_SET_POWER, dpcd[0]);
675*4882a593Smuzhiyun if (err < 0) {
676*4882a593Smuzhiyun DRM_ERROR("Failed to power up DisplayPort link: %d\n",
677*4882a593Smuzhiyun err);
678*4882a593Smuzhiyun return err;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /*
682*4882a593Smuzhiyun * According to the DP 1.1 specification, a "Sink Device must
683*4882a593Smuzhiyun * exit the power saving state within 1 ms" (Section 2.5.3.1,
684*4882a593Smuzhiyun * Table 5-52, "Sink Control Field" (register 0x600).
685*4882a593Smuzhiyun */
686*4882a593Smuzhiyun usleep_range(1000, 2000);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun /* Possibly enable downspread on the sink */
690*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
691*4882a593Smuzhiyun SP_DP_DOWNSPREAD_CTRL1_REG, 0);
692*4882a593Smuzhiyun if (err)
693*4882a593Smuzhiyun return err;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun if (anx78xx->dpcd[DP_MAX_DOWNSPREAD] & DP_MAX_DOWNSPREAD_0_5) {
696*4882a593Smuzhiyun DRM_DEBUG("Enable downspread on the sink\n");
697*4882a593Smuzhiyun /* 4000PPM */
698*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
699*4882a593Smuzhiyun SP_DP_DOWNSPREAD_CTRL1_REG, 8);
700*4882a593Smuzhiyun if (err)
701*4882a593Smuzhiyun return err;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun err = drm_dp_dpcd_writeb(&anx78xx->aux, DP_DOWNSPREAD_CTRL,
704*4882a593Smuzhiyun DP_SPREAD_AMP_0_5);
705*4882a593Smuzhiyun if (err < 0)
706*4882a593Smuzhiyun return err;
707*4882a593Smuzhiyun } else {
708*4882a593Smuzhiyun err = drm_dp_dpcd_writeb(&anx78xx->aux, DP_DOWNSPREAD_CTRL, 0);
709*4882a593Smuzhiyun if (err < 0)
710*4882a593Smuzhiyun return err;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun /* Set the lane count and the link rate on the sink */
714*4882a593Smuzhiyun if (drm_dp_enhanced_frame_cap(anx78xx->dpcd))
715*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
716*4882a593Smuzhiyun SP_DP_SYSTEM_CTRL_BASE + 4,
717*4882a593Smuzhiyun SP_ENHANCED_MODE);
718*4882a593Smuzhiyun else
719*4882a593Smuzhiyun err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P0],
720*4882a593Smuzhiyun SP_DP_SYSTEM_CTRL_BASE + 4,
721*4882a593Smuzhiyun SP_ENHANCED_MODE);
722*4882a593Smuzhiyun if (err)
723*4882a593Smuzhiyun return err;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
726*4882a593Smuzhiyun SP_DP_MAIN_LINK_BW_SET_REG,
727*4882a593Smuzhiyun anx78xx->dpcd[DP_MAX_LINK_RATE]);
728*4882a593Smuzhiyun if (err)
729*4882a593Smuzhiyun return err;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun dpcd[1] = drm_dp_max_lane_count(anx78xx->dpcd);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun if (drm_dp_enhanced_frame_cap(anx78xx->dpcd))
734*4882a593Smuzhiyun dpcd[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun err = drm_dp_dpcd_write(&anx78xx->aux, DP_LINK_BW_SET, dpcd,
737*4882a593Smuzhiyun sizeof(dpcd));
738*4882a593Smuzhiyun if (err < 0) {
739*4882a593Smuzhiyun DRM_ERROR("Failed to configure link: %d\n", err);
740*4882a593Smuzhiyun return err;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun /* Start training on the source */
744*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_DP_LT_CTRL_REG,
745*4882a593Smuzhiyun SP_LT_EN);
746*4882a593Smuzhiyun if (err)
747*4882a593Smuzhiyun return err;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun return 0;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
anx78xx_config_dp_output(struct anx78xx * anx78xx)752*4882a593Smuzhiyun static int anx78xx_config_dp_output(struct anx78xx *anx78xx)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun int err;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P2], SP_VID_CTRL1_REG,
757*4882a593Smuzhiyun SP_VIDEO_MUTE);
758*4882a593Smuzhiyun if (err)
759*4882a593Smuzhiyun return err;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun /* Enable DP output */
762*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P2], SP_VID_CTRL1_REG,
763*4882a593Smuzhiyun SP_VIDEO_EN);
764*4882a593Smuzhiyun if (err)
765*4882a593Smuzhiyun return err;
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun return 0;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
anx78xx_send_video_infoframe(struct anx78xx * anx78xx,struct hdmi_avi_infoframe * frame)770*4882a593Smuzhiyun static int anx78xx_send_video_infoframe(struct anx78xx *anx78xx,
771*4882a593Smuzhiyun struct hdmi_avi_infoframe *frame)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
774*4882a593Smuzhiyun int err;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun err = hdmi_avi_infoframe_pack(frame, buffer, sizeof(buffer));
777*4882a593Smuzhiyun if (err < 0) {
778*4882a593Smuzhiyun DRM_ERROR("Failed to pack AVI infoframe: %d\n", err);
779*4882a593Smuzhiyun return err;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P0],
783*4882a593Smuzhiyun SP_PACKET_SEND_CTRL_REG, SP_AVI_IF_EN);
784*4882a593Smuzhiyun if (err)
785*4882a593Smuzhiyun return err;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun err = regmap_bulk_write(anx78xx->map[I2C_IDX_TX_P2],
788*4882a593Smuzhiyun SP_INFOFRAME_AVI_DB1_REG, buffer,
789*4882a593Smuzhiyun frame->length);
790*4882a593Smuzhiyun if (err)
791*4882a593Smuzhiyun return err;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
794*4882a593Smuzhiyun SP_PACKET_SEND_CTRL_REG, SP_AVI_IF_UD);
795*4882a593Smuzhiyun if (err)
796*4882a593Smuzhiyun return err;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
799*4882a593Smuzhiyun SP_PACKET_SEND_CTRL_REG, SP_AVI_IF_EN);
800*4882a593Smuzhiyun if (err)
801*4882a593Smuzhiyun return err;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun return 0;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
anx78xx_get_downstream_info(struct anx78xx * anx78xx)806*4882a593Smuzhiyun static int anx78xx_get_downstream_info(struct anx78xx *anx78xx)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun u8 value;
809*4882a593Smuzhiyun int err;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun err = drm_dp_dpcd_readb(&anx78xx->aux, DP_SINK_COUNT, &value);
812*4882a593Smuzhiyun if (err < 0) {
813*4882a593Smuzhiyun DRM_ERROR("Get sink count failed %d\n", err);
814*4882a593Smuzhiyun return err;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun if (!DP_GET_SINK_COUNT(value)) {
818*4882a593Smuzhiyun DRM_ERROR("Downstream disconnected\n");
819*4882a593Smuzhiyun return -EIO;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun return 0;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
anx78xx_get_modes(struct drm_connector * connector)825*4882a593Smuzhiyun static int anx78xx_get_modes(struct drm_connector *connector)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun struct anx78xx *anx78xx = connector_to_anx78xx(connector);
828*4882a593Smuzhiyun int err, num_modes = 0;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun if (WARN_ON(!anx78xx->powered))
831*4882a593Smuzhiyun return 0;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun if (anx78xx->edid)
834*4882a593Smuzhiyun return drm_add_edid_modes(connector, anx78xx->edid);
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun mutex_lock(&anx78xx->lock);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun err = anx78xx_get_downstream_info(anx78xx);
839*4882a593Smuzhiyun if (err) {
840*4882a593Smuzhiyun DRM_ERROR("Failed to get downstream info: %d\n", err);
841*4882a593Smuzhiyun goto unlock;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun anx78xx->edid = drm_get_edid(connector, &anx78xx->aux.ddc);
845*4882a593Smuzhiyun if (!anx78xx->edid) {
846*4882a593Smuzhiyun DRM_ERROR("Failed to read EDID\n");
847*4882a593Smuzhiyun goto unlock;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun err = drm_connector_update_edid_property(connector,
851*4882a593Smuzhiyun anx78xx->edid);
852*4882a593Smuzhiyun if (err) {
853*4882a593Smuzhiyun DRM_ERROR("Failed to update EDID property: %d\n", err);
854*4882a593Smuzhiyun goto unlock;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun num_modes = drm_add_edid_modes(connector, anx78xx->edid);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun unlock:
860*4882a593Smuzhiyun mutex_unlock(&anx78xx->lock);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun return num_modes;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun static const struct drm_connector_helper_funcs anx78xx_connector_helper_funcs = {
866*4882a593Smuzhiyun .get_modes = anx78xx_get_modes,
867*4882a593Smuzhiyun };
868*4882a593Smuzhiyun
anx78xx_detect(struct drm_connector * connector,bool force)869*4882a593Smuzhiyun static enum drm_connector_status anx78xx_detect(struct drm_connector *connector,
870*4882a593Smuzhiyun bool force)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun struct anx78xx *anx78xx = connector_to_anx78xx(connector);
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun if (!gpiod_get_value(anx78xx->pdata.gpiod_hpd))
875*4882a593Smuzhiyun return connector_status_disconnected;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun return connector_status_connected;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun static const struct drm_connector_funcs anx78xx_connector_funcs = {
881*4882a593Smuzhiyun .fill_modes = drm_helper_probe_single_connector_modes,
882*4882a593Smuzhiyun .detect = anx78xx_detect,
883*4882a593Smuzhiyun .destroy = drm_connector_cleanup,
884*4882a593Smuzhiyun .reset = drm_atomic_helper_connector_reset,
885*4882a593Smuzhiyun .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
886*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
887*4882a593Smuzhiyun };
888*4882a593Smuzhiyun
anx78xx_bridge_attach(struct drm_bridge * bridge,enum drm_bridge_attach_flags flags)889*4882a593Smuzhiyun static int anx78xx_bridge_attach(struct drm_bridge *bridge,
890*4882a593Smuzhiyun enum drm_bridge_attach_flags flags)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun struct anx78xx *anx78xx = bridge_to_anx78xx(bridge);
893*4882a593Smuzhiyun int err;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun if (flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR) {
896*4882a593Smuzhiyun DRM_ERROR("Fix bridge driver to make connector optional!");
897*4882a593Smuzhiyun return -EINVAL;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun if (!bridge->encoder) {
901*4882a593Smuzhiyun DRM_ERROR("Parent encoder object not found");
902*4882a593Smuzhiyun return -ENODEV;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun /* Register aux channel */
906*4882a593Smuzhiyun anx78xx->aux.name = "DP-AUX";
907*4882a593Smuzhiyun anx78xx->aux.dev = &anx78xx->client->dev;
908*4882a593Smuzhiyun anx78xx->aux.transfer = anx78xx_aux_transfer;
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun err = drm_dp_aux_register(&anx78xx->aux);
911*4882a593Smuzhiyun if (err < 0) {
912*4882a593Smuzhiyun DRM_ERROR("Failed to register aux channel: %d\n", err);
913*4882a593Smuzhiyun return err;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun err = drm_connector_init(bridge->dev, &anx78xx->connector,
917*4882a593Smuzhiyun &anx78xx_connector_funcs,
918*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DisplayPort);
919*4882a593Smuzhiyun if (err) {
920*4882a593Smuzhiyun DRM_ERROR("Failed to initialize connector: %d\n", err);
921*4882a593Smuzhiyun return err;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun drm_connector_helper_add(&anx78xx->connector,
925*4882a593Smuzhiyun &anx78xx_connector_helper_funcs);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun err = drm_connector_register(&anx78xx->connector);
928*4882a593Smuzhiyun if (err) {
929*4882a593Smuzhiyun DRM_ERROR("Failed to register connector: %d\n", err);
930*4882a593Smuzhiyun return err;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun anx78xx->connector.polled = DRM_CONNECTOR_POLL_HPD;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun err = drm_connector_attach_encoder(&anx78xx->connector,
936*4882a593Smuzhiyun bridge->encoder);
937*4882a593Smuzhiyun if (err) {
938*4882a593Smuzhiyun DRM_ERROR("Failed to link up connector to encoder: %d\n", err);
939*4882a593Smuzhiyun return err;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun return 0;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun static enum drm_mode_status
anx78xx_bridge_mode_valid(struct drm_bridge * bridge,const struct drm_display_info * info,const struct drm_display_mode * mode)946*4882a593Smuzhiyun anx78xx_bridge_mode_valid(struct drm_bridge *bridge,
947*4882a593Smuzhiyun const struct drm_display_info *info,
948*4882a593Smuzhiyun const struct drm_display_mode *mode)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE)
951*4882a593Smuzhiyun return MODE_NO_INTERLACE;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun /* Max 1200p at 5.4 Ghz, one lane */
954*4882a593Smuzhiyun if (mode->clock > 154000)
955*4882a593Smuzhiyun return MODE_CLOCK_HIGH;
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun return MODE_OK;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
anx78xx_bridge_disable(struct drm_bridge * bridge)960*4882a593Smuzhiyun static void anx78xx_bridge_disable(struct drm_bridge *bridge)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun struct anx78xx *anx78xx = bridge_to_anx78xx(bridge);
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun /* Power off all modules except configuration registers access */
965*4882a593Smuzhiyun anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P2], SP_POWERDOWN_CTRL_REG,
966*4882a593Smuzhiyun SP_HDCP_PD | SP_AUDIO_PD | SP_VIDEO_PD | SP_LINK_PD);
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun
anx78xx_bridge_mode_set(struct drm_bridge * bridge,const struct drm_display_mode * mode,const struct drm_display_mode * adjusted_mode)969*4882a593Smuzhiyun static void anx78xx_bridge_mode_set(struct drm_bridge *bridge,
970*4882a593Smuzhiyun const struct drm_display_mode *mode,
971*4882a593Smuzhiyun const struct drm_display_mode *adjusted_mode)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun struct anx78xx *anx78xx = bridge_to_anx78xx(bridge);
974*4882a593Smuzhiyun struct hdmi_avi_infoframe frame;
975*4882a593Smuzhiyun int err;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun if (WARN_ON(!anx78xx->powered))
978*4882a593Smuzhiyun return;
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun mutex_lock(&anx78xx->lock);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun err = drm_hdmi_avi_infoframe_from_display_mode(&frame,
983*4882a593Smuzhiyun &anx78xx->connector,
984*4882a593Smuzhiyun adjusted_mode);
985*4882a593Smuzhiyun if (err) {
986*4882a593Smuzhiyun DRM_ERROR("Failed to setup AVI infoframe: %d\n", err);
987*4882a593Smuzhiyun goto unlock;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun err = anx78xx_send_video_infoframe(anx78xx, &frame);
991*4882a593Smuzhiyun if (err)
992*4882a593Smuzhiyun DRM_ERROR("Failed to send AVI infoframe: %d\n", err);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun unlock:
995*4882a593Smuzhiyun mutex_unlock(&anx78xx->lock);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
anx78xx_bridge_enable(struct drm_bridge * bridge)998*4882a593Smuzhiyun static void anx78xx_bridge_enable(struct drm_bridge *bridge)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun struct anx78xx *anx78xx = bridge_to_anx78xx(bridge);
1001*4882a593Smuzhiyun int err;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun err = anx78xx_start(anx78xx);
1004*4882a593Smuzhiyun if (err) {
1005*4882a593Smuzhiyun DRM_ERROR("Failed to initialize: %d\n", err);
1006*4882a593Smuzhiyun return;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun err = anx78xx_set_hpd(anx78xx);
1010*4882a593Smuzhiyun if (err)
1011*4882a593Smuzhiyun DRM_ERROR("Failed to set HPD: %d\n", err);
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun static const struct drm_bridge_funcs anx78xx_bridge_funcs = {
1015*4882a593Smuzhiyun .attach = anx78xx_bridge_attach,
1016*4882a593Smuzhiyun .mode_valid = anx78xx_bridge_mode_valid,
1017*4882a593Smuzhiyun .disable = anx78xx_bridge_disable,
1018*4882a593Smuzhiyun .mode_set = anx78xx_bridge_mode_set,
1019*4882a593Smuzhiyun .enable = anx78xx_bridge_enable,
1020*4882a593Smuzhiyun };
1021*4882a593Smuzhiyun
anx78xx_hpd_threaded_handler(int irq,void * data)1022*4882a593Smuzhiyun static irqreturn_t anx78xx_hpd_threaded_handler(int irq, void *data)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun struct anx78xx *anx78xx = data;
1025*4882a593Smuzhiyun int err;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun if (anx78xx->powered)
1028*4882a593Smuzhiyun return IRQ_HANDLED;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun mutex_lock(&anx78xx->lock);
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun /* Cable is pulled, power on the chip */
1033*4882a593Smuzhiyun anx78xx_poweron(anx78xx);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun err = anx78xx_enable_interrupts(anx78xx);
1036*4882a593Smuzhiyun if (err)
1037*4882a593Smuzhiyun DRM_ERROR("Failed to enable interrupts: %d\n", err);
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun mutex_unlock(&anx78xx->lock);
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun return IRQ_HANDLED;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
anx78xx_handle_dp_int_1(struct anx78xx * anx78xx,u8 irq)1044*4882a593Smuzhiyun static int anx78xx_handle_dp_int_1(struct anx78xx *anx78xx, u8 irq)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun int err;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun DRM_DEBUG_KMS("Handle DP interrupt 1: %02x\n", irq);
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P2], SP_DP_INT_STATUS1_REG,
1051*4882a593Smuzhiyun irq);
1052*4882a593Smuzhiyun if (err)
1053*4882a593Smuzhiyun return err;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun if (irq & SP_TRAINING_FINISH) {
1056*4882a593Smuzhiyun DRM_DEBUG_KMS("IRQ: hardware link training finished\n");
1057*4882a593Smuzhiyun err = anx78xx_config_dp_output(anx78xx);
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun return err;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun
anx78xx_handle_common_int_4(struct anx78xx * anx78xx,u8 irq)1063*4882a593Smuzhiyun static bool anx78xx_handle_common_int_4(struct anx78xx *anx78xx, u8 irq)
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun bool event = false;
1066*4882a593Smuzhiyun int err;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun DRM_DEBUG_KMS("Handle common interrupt 4: %02x\n", irq);
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_TX_P2],
1071*4882a593Smuzhiyun SP_COMMON_INT_STATUS4_REG, irq);
1072*4882a593Smuzhiyun if (err) {
1073*4882a593Smuzhiyun DRM_ERROR("Failed to write SP_COMMON_INT_STATUS4 %d\n", err);
1074*4882a593Smuzhiyun return event;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun if (irq & SP_HPD_LOST) {
1078*4882a593Smuzhiyun DRM_DEBUG_KMS("IRQ: Hot plug detect - cable is pulled out\n");
1079*4882a593Smuzhiyun event = true;
1080*4882a593Smuzhiyun anx78xx_poweroff(anx78xx);
1081*4882a593Smuzhiyun /* Free cached EDID */
1082*4882a593Smuzhiyun kfree(anx78xx->edid);
1083*4882a593Smuzhiyun anx78xx->edid = NULL;
1084*4882a593Smuzhiyun } else if (irq & SP_HPD_PLUG) {
1085*4882a593Smuzhiyun DRM_DEBUG_KMS("IRQ: Hot plug detect - cable plug\n");
1086*4882a593Smuzhiyun event = true;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun return event;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun
anx78xx_handle_hdmi_int_1(struct anx78xx * anx78xx,u8 irq)1092*4882a593Smuzhiyun static void anx78xx_handle_hdmi_int_1(struct anx78xx *anx78xx, u8 irq)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun unsigned int value;
1095*4882a593Smuzhiyun int err;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun DRM_DEBUG_KMS("Handle HDMI interrupt 1: %02x\n", irq);
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun err = regmap_write(anx78xx->map[I2C_IDX_RX_P0], SP_INT_STATUS1_REG,
1100*4882a593Smuzhiyun irq);
1101*4882a593Smuzhiyun if (err) {
1102*4882a593Smuzhiyun DRM_ERROR("Write HDMI int 1 failed: %d\n", err);
1103*4882a593Smuzhiyun return;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun if ((irq & SP_CKDT_CHG) || (irq & SP_SCDT_CHG)) {
1107*4882a593Smuzhiyun DRM_DEBUG_KMS("IRQ: HDMI input detected\n");
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun err = regmap_read(anx78xx->map[I2C_IDX_RX_P0],
1110*4882a593Smuzhiyun SP_SYSTEM_STATUS_REG, &value);
1111*4882a593Smuzhiyun if (err) {
1112*4882a593Smuzhiyun DRM_ERROR("Read system status reg failed: %d\n", err);
1113*4882a593Smuzhiyun return;
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun if (!(value & SP_TMDS_CLOCK_DET)) {
1117*4882a593Smuzhiyun DRM_DEBUG_KMS("IRQ: *** Waiting for HDMI clock ***\n");
1118*4882a593Smuzhiyun return;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun if (!(value & SP_TMDS_DE_DET)) {
1122*4882a593Smuzhiyun DRM_DEBUG_KMS("IRQ: *** Waiting for HDMI signal ***\n");
1123*4882a593Smuzhiyun return;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun err = anx78xx_dp_link_training(anx78xx);
1127*4882a593Smuzhiyun if (err)
1128*4882a593Smuzhiyun DRM_ERROR("Failed to start link training: %d\n", err);
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
anx78xx_intp_threaded_handler(int unused,void * data)1132*4882a593Smuzhiyun static irqreturn_t anx78xx_intp_threaded_handler(int unused, void *data)
1133*4882a593Smuzhiyun {
1134*4882a593Smuzhiyun struct anx78xx *anx78xx = data;
1135*4882a593Smuzhiyun bool event = false;
1136*4882a593Smuzhiyun unsigned int irq;
1137*4882a593Smuzhiyun int err;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun mutex_lock(&anx78xx->lock);
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun err = regmap_read(anx78xx->map[I2C_IDX_TX_P2], SP_DP_INT_STATUS1_REG,
1142*4882a593Smuzhiyun &irq);
1143*4882a593Smuzhiyun if (err) {
1144*4882a593Smuzhiyun DRM_ERROR("Failed to read DP interrupt 1 status: %d\n", err);
1145*4882a593Smuzhiyun goto unlock;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun if (irq)
1149*4882a593Smuzhiyun anx78xx_handle_dp_int_1(anx78xx, irq);
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun err = regmap_read(anx78xx->map[I2C_IDX_TX_P2],
1152*4882a593Smuzhiyun SP_COMMON_INT_STATUS4_REG, &irq);
1153*4882a593Smuzhiyun if (err) {
1154*4882a593Smuzhiyun DRM_ERROR("Failed to read common interrupt 4 status: %d\n",
1155*4882a593Smuzhiyun err);
1156*4882a593Smuzhiyun goto unlock;
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun if (irq)
1160*4882a593Smuzhiyun event = anx78xx_handle_common_int_4(anx78xx, irq);
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun /* Make sure we are still powered after handle HPD events */
1163*4882a593Smuzhiyun if (!anx78xx->powered)
1164*4882a593Smuzhiyun goto unlock;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun err = regmap_read(anx78xx->map[I2C_IDX_RX_P0], SP_INT_STATUS1_REG,
1167*4882a593Smuzhiyun &irq);
1168*4882a593Smuzhiyun if (err) {
1169*4882a593Smuzhiyun DRM_ERROR("Failed to read HDMI int 1 status: %d\n", err);
1170*4882a593Smuzhiyun goto unlock;
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun if (irq)
1174*4882a593Smuzhiyun anx78xx_handle_hdmi_int_1(anx78xx, irq);
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun unlock:
1177*4882a593Smuzhiyun mutex_unlock(&anx78xx->lock);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun if (event)
1180*4882a593Smuzhiyun drm_helper_hpd_irq_event(anx78xx->connector.dev);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun return IRQ_HANDLED;
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun
unregister_i2c_dummy_clients(struct anx78xx * anx78xx)1185*4882a593Smuzhiyun static void unregister_i2c_dummy_clients(struct anx78xx *anx78xx)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun unsigned int i;
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(anx78xx->i2c_dummy); i++)
1190*4882a593Smuzhiyun i2c_unregister_device(anx78xx->i2c_dummy[i]);
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun static const struct regmap_config anx78xx_regmap_config = {
1194*4882a593Smuzhiyun .reg_bits = 8,
1195*4882a593Smuzhiyun .val_bits = 8,
1196*4882a593Smuzhiyun };
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun static const u16 anx78xx_chipid_list[] = {
1199*4882a593Smuzhiyun 0x7808,
1200*4882a593Smuzhiyun 0x7812,
1201*4882a593Smuzhiyun 0x7814,
1202*4882a593Smuzhiyun 0x7818,
1203*4882a593Smuzhiyun };
1204*4882a593Smuzhiyun
anx78xx_i2c_probe(struct i2c_client * client,const struct i2c_device_id * id)1205*4882a593Smuzhiyun static int anx78xx_i2c_probe(struct i2c_client *client,
1206*4882a593Smuzhiyun const struct i2c_device_id *id)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun struct anx78xx *anx78xx;
1209*4882a593Smuzhiyun struct anx78xx_platform_data *pdata;
1210*4882a593Smuzhiyun unsigned int i, idl, idh, version;
1211*4882a593Smuzhiyun const u8 *i2c_addresses;
1212*4882a593Smuzhiyun bool found = false;
1213*4882a593Smuzhiyun int err;
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun anx78xx = devm_kzalloc(&client->dev, sizeof(*anx78xx), GFP_KERNEL);
1216*4882a593Smuzhiyun if (!anx78xx)
1217*4882a593Smuzhiyun return -ENOMEM;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun pdata = &anx78xx->pdata;
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun mutex_init(&anx78xx->lock);
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1224*4882a593Smuzhiyun anx78xx->bridge.of_node = client->dev.of_node;
1225*4882a593Smuzhiyun #endif
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun anx78xx->client = client;
1228*4882a593Smuzhiyun i2c_set_clientdata(client, anx78xx);
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun err = anx78xx_init_pdata(anx78xx);
1231*4882a593Smuzhiyun if (err) {
1232*4882a593Smuzhiyun if (err != -EPROBE_DEFER)
1233*4882a593Smuzhiyun DRM_ERROR("Failed to initialize pdata: %d\n", err);
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun return err;
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun pdata->hpd_irq = gpiod_to_irq(pdata->gpiod_hpd);
1239*4882a593Smuzhiyun if (pdata->hpd_irq < 0) {
1240*4882a593Smuzhiyun DRM_ERROR("Failed to get HPD IRQ: %d\n", pdata->hpd_irq);
1241*4882a593Smuzhiyun return -ENODEV;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun pdata->intp_irq = client->irq;
1245*4882a593Smuzhiyun if (!pdata->intp_irq) {
1246*4882a593Smuzhiyun DRM_ERROR("Failed to get CABLE_DET and INTP IRQ\n");
1247*4882a593Smuzhiyun return -ENODEV;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun /* Map slave addresses of ANX7814 */
1251*4882a593Smuzhiyun i2c_addresses = device_get_match_data(&client->dev);
1252*4882a593Smuzhiyun for (i = 0; i < I2C_NUM_ADDRESSES; i++) {
1253*4882a593Smuzhiyun struct i2c_client *i2c_dummy;
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun i2c_dummy = i2c_new_dummy_device(client->adapter,
1256*4882a593Smuzhiyun i2c_addresses[i] >> 1);
1257*4882a593Smuzhiyun if (IS_ERR(i2c_dummy)) {
1258*4882a593Smuzhiyun err = PTR_ERR(i2c_dummy);
1259*4882a593Smuzhiyun DRM_ERROR("Failed to reserve I2C bus %02x: %d\n",
1260*4882a593Smuzhiyun i2c_addresses[i], err);
1261*4882a593Smuzhiyun goto err_unregister_i2c;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun anx78xx->i2c_dummy[i] = i2c_dummy;
1265*4882a593Smuzhiyun anx78xx->map[i] = devm_regmap_init_i2c(anx78xx->i2c_dummy[i],
1266*4882a593Smuzhiyun &anx78xx_regmap_config);
1267*4882a593Smuzhiyun if (IS_ERR(anx78xx->map[i])) {
1268*4882a593Smuzhiyun err = PTR_ERR(anx78xx->map[i]);
1269*4882a593Smuzhiyun DRM_ERROR("Failed regmap initialization %02x\n",
1270*4882a593Smuzhiyun i2c_addresses[i]);
1271*4882a593Smuzhiyun goto err_unregister_i2c;
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun /* Look for supported chip ID */
1276*4882a593Smuzhiyun anx78xx_poweron(anx78xx);
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun err = regmap_read(anx78xx->map[I2C_IDX_TX_P2], SP_DEVICE_IDL_REG,
1279*4882a593Smuzhiyun &idl);
1280*4882a593Smuzhiyun if (err)
1281*4882a593Smuzhiyun goto err_poweroff;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun err = regmap_read(anx78xx->map[I2C_IDX_TX_P2], SP_DEVICE_IDH_REG,
1284*4882a593Smuzhiyun &idh);
1285*4882a593Smuzhiyun if (err)
1286*4882a593Smuzhiyun goto err_poweroff;
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun anx78xx->chipid = (u8)idl | ((u8)idh << 8);
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun err = regmap_read(anx78xx->map[I2C_IDX_TX_P2], SP_DEVICE_VERSION_REG,
1291*4882a593Smuzhiyun &version);
1292*4882a593Smuzhiyun if (err)
1293*4882a593Smuzhiyun goto err_poweroff;
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(anx78xx_chipid_list); i++) {
1296*4882a593Smuzhiyun if (anx78xx->chipid == anx78xx_chipid_list[i]) {
1297*4882a593Smuzhiyun DRM_INFO("Found ANX%x (ver. %d) SlimPort Transmitter\n",
1298*4882a593Smuzhiyun anx78xx->chipid, version);
1299*4882a593Smuzhiyun found = true;
1300*4882a593Smuzhiyun break;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun if (!found) {
1305*4882a593Smuzhiyun DRM_ERROR("ANX%x (ver. %d) not supported by this driver\n",
1306*4882a593Smuzhiyun anx78xx->chipid, version);
1307*4882a593Smuzhiyun err = -ENODEV;
1308*4882a593Smuzhiyun goto err_poweroff;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun err = devm_request_threaded_irq(&client->dev, pdata->hpd_irq, NULL,
1312*4882a593Smuzhiyun anx78xx_hpd_threaded_handler,
1313*4882a593Smuzhiyun IRQF_TRIGGER_RISING | IRQF_ONESHOT,
1314*4882a593Smuzhiyun "anx78xx-hpd", anx78xx);
1315*4882a593Smuzhiyun if (err) {
1316*4882a593Smuzhiyun DRM_ERROR("Failed to request CABLE_DET threaded IRQ: %d\n",
1317*4882a593Smuzhiyun err);
1318*4882a593Smuzhiyun goto err_poweroff;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun err = devm_request_threaded_irq(&client->dev, pdata->intp_irq, NULL,
1322*4882a593Smuzhiyun anx78xx_intp_threaded_handler,
1323*4882a593Smuzhiyun IRQF_TRIGGER_RISING | IRQF_ONESHOT,
1324*4882a593Smuzhiyun "anx78xx-intp", anx78xx);
1325*4882a593Smuzhiyun if (err) {
1326*4882a593Smuzhiyun DRM_ERROR("Failed to request INTP threaded IRQ: %d\n", err);
1327*4882a593Smuzhiyun goto err_poweroff;
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun anx78xx->bridge.funcs = &anx78xx_bridge_funcs;
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun drm_bridge_add(&anx78xx->bridge);
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun /* If cable is pulled out, just poweroff and wait for HPD event */
1335*4882a593Smuzhiyun if (!gpiod_get_value(anx78xx->pdata.gpiod_hpd))
1336*4882a593Smuzhiyun anx78xx_poweroff(anx78xx);
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun return 0;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun err_poweroff:
1341*4882a593Smuzhiyun anx78xx_poweroff(anx78xx);
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun err_unregister_i2c:
1344*4882a593Smuzhiyun unregister_i2c_dummy_clients(anx78xx);
1345*4882a593Smuzhiyun return err;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun
anx78xx_i2c_remove(struct i2c_client * client)1348*4882a593Smuzhiyun static int anx78xx_i2c_remove(struct i2c_client *client)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun struct anx78xx *anx78xx = i2c_get_clientdata(client);
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun drm_bridge_remove(&anx78xx->bridge);
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun unregister_i2c_dummy_clients(anx78xx);
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun kfree(anx78xx->edid);
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun return 0;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun static const struct i2c_device_id anx78xx_id[] = {
1362*4882a593Smuzhiyun { "anx7814", 0 },
1363*4882a593Smuzhiyun { /* sentinel */ }
1364*4882a593Smuzhiyun };
1365*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, anx78xx_id);
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1368*4882a593Smuzhiyun static const struct of_device_id anx78xx_match_table[] = {
1369*4882a593Smuzhiyun { .compatible = "analogix,anx7808", .data = anx7808_i2c_addresses },
1370*4882a593Smuzhiyun { .compatible = "analogix,anx7812", .data = anx781x_i2c_addresses },
1371*4882a593Smuzhiyun { .compatible = "analogix,anx7814", .data = anx781x_i2c_addresses },
1372*4882a593Smuzhiyun { .compatible = "analogix,anx7818", .data = anx781x_i2c_addresses },
1373*4882a593Smuzhiyun { /* sentinel */ },
1374*4882a593Smuzhiyun };
1375*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, anx78xx_match_table);
1376*4882a593Smuzhiyun #endif
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun static struct i2c_driver anx78xx_driver = {
1379*4882a593Smuzhiyun .driver = {
1380*4882a593Smuzhiyun .name = "anx7814",
1381*4882a593Smuzhiyun .of_match_table = of_match_ptr(anx78xx_match_table),
1382*4882a593Smuzhiyun },
1383*4882a593Smuzhiyun .probe = anx78xx_i2c_probe,
1384*4882a593Smuzhiyun .remove = anx78xx_i2c_remove,
1385*4882a593Smuzhiyun .id_table = anx78xx_id,
1386*4882a593Smuzhiyun };
1387*4882a593Smuzhiyun module_i2c_driver(anx78xx_driver);
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun MODULE_DESCRIPTION("ANX78xx SlimPort Transmitter driver");
1390*4882a593Smuzhiyun MODULE_AUTHOR("Enric Balletbo i Serra <enric.balletbo@collabora.com>");
1391*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1392