1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Analog Devices ADV7511 HDMI transmitter driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2012 Analog Devices Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #ifndef __DRM_I2C_ADV7511_H__
9*4882a593Smuzhiyun #define __DRM_I2C_ADV7511_H__
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/hdmi.h>
12*4882a593Smuzhiyun #include <linux/i2c.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <drm/drm_bridge.h>
17*4882a593Smuzhiyun #include <drm/drm_connector.h>
18*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
19*4882a593Smuzhiyun #include <drm/drm_modes.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define ADV7511_REG_CHIP_REVISION 0x00
22*4882a593Smuzhiyun #define ADV7511_REG_N0 0x01
23*4882a593Smuzhiyun #define ADV7511_REG_N1 0x02
24*4882a593Smuzhiyun #define ADV7511_REG_N2 0x03
25*4882a593Smuzhiyun #define ADV7511_REG_SPDIF_FREQ 0x04
26*4882a593Smuzhiyun #define ADV7511_REG_CTS_AUTOMATIC1 0x05
27*4882a593Smuzhiyun #define ADV7511_REG_CTS_AUTOMATIC2 0x06
28*4882a593Smuzhiyun #define ADV7511_REG_CTS_MANUAL0 0x07
29*4882a593Smuzhiyun #define ADV7511_REG_CTS_MANUAL1 0x08
30*4882a593Smuzhiyun #define ADV7511_REG_CTS_MANUAL2 0x09
31*4882a593Smuzhiyun #define ADV7511_REG_AUDIO_SOURCE 0x0a
32*4882a593Smuzhiyun #define ADV7511_REG_AUDIO_CONFIG 0x0b
33*4882a593Smuzhiyun #define ADV7511_REG_I2S_CONFIG 0x0c
34*4882a593Smuzhiyun #define ADV7511_REG_I2S_WIDTH 0x0d
35*4882a593Smuzhiyun #define ADV7511_REG_AUDIO_SUB_SRC0 0x0e
36*4882a593Smuzhiyun #define ADV7511_REG_AUDIO_SUB_SRC1 0x0f
37*4882a593Smuzhiyun #define ADV7511_REG_AUDIO_SUB_SRC2 0x10
38*4882a593Smuzhiyun #define ADV7511_REG_AUDIO_SUB_SRC3 0x11
39*4882a593Smuzhiyun #define ADV7511_REG_AUDIO_CFG1 0x12
40*4882a593Smuzhiyun #define ADV7511_REG_AUDIO_CFG2 0x13
41*4882a593Smuzhiyun #define ADV7511_REG_AUDIO_CFG3 0x14
42*4882a593Smuzhiyun #define ADV7511_REG_I2C_FREQ_ID_CFG 0x15
43*4882a593Smuzhiyun #define ADV7511_REG_VIDEO_INPUT_CFG1 0x16
44*4882a593Smuzhiyun #define ADV7511_REG_CSC_UPPER(x) (0x18 + (x) * 2)
45*4882a593Smuzhiyun #define ADV7511_REG_CSC_LOWER(x) (0x19 + (x) * 2)
46*4882a593Smuzhiyun #define ADV7511_REG_SYNC_DECODER(x) (0x30 + (x))
47*4882a593Smuzhiyun #define ADV7511_REG_DE_GENERATOR (0x35 + (x))
48*4882a593Smuzhiyun #define ADV7511_REG_PIXEL_REPETITION 0x3b
49*4882a593Smuzhiyun #define ADV7511_REG_VIC_MANUAL 0x3c
50*4882a593Smuzhiyun #define ADV7511_REG_VIC_SEND 0x3d
51*4882a593Smuzhiyun #define ADV7511_REG_VIC_DETECTED 0x3e
52*4882a593Smuzhiyun #define ADV7511_REG_AUX_VIC_DETECTED 0x3f
53*4882a593Smuzhiyun #define ADV7511_REG_PACKET_ENABLE0 0x40
54*4882a593Smuzhiyun #define ADV7511_REG_POWER 0x41
55*4882a593Smuzhiyun #define ADV7511_REG_STATUS 0x42
56*4882a593Smuzhiyun #define ADV7511_REG_EDID_I2C_ADDR 0x43
57*4882a593Smuzhiyun #define ADV7511_REG_PACKET_ENABLE1 0x44
58*4882a593Smuzhiyun #define ADV7511_REG_PACKET_I2C_ADDR 0x45
59*4882a593Smuzhiyun #define ADV7511_REG_DSD_ENABLE 0x46
60*4882a593Smuzhiyun #define ADV7511_REG_VIDEO_INPUT_CFG2 0x48
61*4882a593Smuzhiyun #define ADV7511_REG_INFOFRAME_UPDATE 0x4a
62*4882a593Smuzhiyun #define ADV7511_REG_GC(x) (0x4b + (x)) /* 0x4b - 0x51 */
63*4882a593Smuzhiyun #define ADV7511_REG_AVI_INFOFRAME_VERSION 0x52
64*4882a593Smuzhiyun #define ADV7511_REG_AVI_INFOFRAME_LENGTH 0x53
65*4882a593Smuzhiyun #define ADV7511_REG_AVI_INFOFRAME_CHECKSUM 0x54
66*4882a593Smuzhiyun #define ADV7511_REG_AVI_INFOFRAME(x) (0x55 + (x)) /* 0x55 - 0x6f */
67*4882a593Smuzhiyun #define ADV7511_REG_AUDIO_INFOFRAME_VERSION 0x70
68*4882a593Smuzhiyun #define ADV7511_REG_AUDIO_INFOFRAME_LENGTH 0x71
69*4882a593Smuzhiyun #define ADV7511_REG_AUDIO_INFOFRAME_CHECKSUM 0x72
70*4882a593Smuzhiyun #define ADV7511_REG_AUDIO_INFOFRAME(x) (0x73 + (x)) /* 0x73 - 0x7c */
71*4882a593Smuzhiyun #define ADV7511_REG_INT_ENABLE(x) (0x94 + (x))
72*4882a593Smuzhiyun #define ADV7511_REG_INT(x) (0x96 + (x))
73*4882a593Smuzhiyun #define ADV7511_REG_INPUT_CLK_DIV 0x9d
74*4882a593Smuzhiyun #define ADV7511_REG_PLL_STATUS 0x9e
75*4882a593Smuzhiyun #define ADV7511_REG_HDMI_POWER 0xa1
76*4882a593Smuzhiyun #define ADV7511_REG_HDCP_HDMI_CFG 0xaf
77*4882a593Smuzhiyun #define ADV7511_REG_AN(x) (0xb0 + (x)) /* 0xb0 - 0xb7 */
78*4882a593Smuzhiyun #define ADV7511_REG_HDCP_STATUS 0xb8
79*4882a593Smuzhiyun #define ADV7511_REG_BCAPS 0xbe
80*4882a593Smuzhiyun #define ADV7511_REG_BKSV(x) (0xc0 + (x)) /* 0xc0 - 0xc3 */
81*4882a593Smuzhiyun #define ADV7511_REG_EDID_SEGMENT 0xc4
82*4882a593Smuzhiyun #define ADV7511_REG_DDC_STATUS 0xc8
83*4882a593Smuzhiyun #define ADV7511_REG_EDID_READ_CTRL 0xc9
84*4882a593Smuzhiyun #define ADV7511_REG_BSTATUS(x) (0xca + (x)) /* 0xca - 0xcb */
85*4882a593Smuzhiyun #define ADV7511_REG_TIMING_GEN_SEQ 0xd0
86*4882a593Smuzhiyun #define ADV7511_REG_POWER2 0xd6
87*4882a593Smuzhiyun #define ADV7511_REG_HSYNC_PLACEMENT_MSB 0xfa
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define ADV7511_REG_SYNC_ADJUSTMENT(x) (0xd7 + (x)) /* 0xd7 - 0xdc */
90*4882a593Smuzhiyun #define ADV7511_REG_TMDS_CLOCK_INV 0xde
91*4882a593Smuzhiyun #define ADV7511_REG_ARC_CTRL 0xdf
92*4882a593Smuzhiyun #define ADV7511_REG_CEC_I2C_ADDR 0xe1
93*4882a593Smuzhiyun #define ADV7511_REG_CEC_CTRL 0xe2
94*4882a593Smuzhiyun #define ADV7511_REG_CHIP_ID_HIGH 0xf5
95*4882a593Smuzhiyun #define ADV7511_REG_CHIP_ID_LOW 0xf6
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Hardware defined default addresses for I2C register maps */
98*4882a593Smuzhiyun #define ADV7511_CEC_I2C_ADDR_DEFAULT 0x3c
99*4882a593Smuzhiyun #define ADV7511_EDID_I2C_ADDR_DEFAULT 0x3f
100*4882a593Smuzhiyun #define ADV7511_PACKET_I2C_ADDR_DEFAULT 0x38
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define ADV7511_CSC_ENABLE BIT(7)
103*4882a593Smuzhiyun #define ADV7511_CSC_UPDATE_MODE BIT(5)
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define ADV7511_INT0_HPD BIT(7)
106*4882a593Smuzhiyun #define ADV7511_INT0_VSYNC BIT(5)
107*4882a593Smuzhiyun #define ADV7511_INT0_AUDIO_FIFO_FULL BIT(4)
108*4882a593Smuzhiyun #define ADV7511_INT0_EDID_READY BIT(2)
109*4882a593Smuzhiyun #define ADV7511_INT0_HDCP_AUTHENTICATED BIT(1)
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define ADV7511_INT1_DDC_ERROR BIT(7)
112*4882a593Smuzhiyun #define ADV7511_INT1_BKSV BIT(6)
113*4882a593Smuzhiyun #define ADV7511_INT1_CEC_TX_READY BIT(5)
114*4882a593Smuzhiyun #define ADV7511_INT1_CEC_TX_ARBIT_LOST BIT(4)
115*4882a593Smuzhiyun #define ADV7511_INT1_CEC_TX_RETRY_TIMEOUT BIT(3)
116*4882a593Smuzhiyun #define ADV7511_INT1_CEC_RX_READY3 BIT(2)
117*4882a593Smuzhiyun #define ADV7511_INT1_CEC_RX_READY2 BIT(1)
118*4882a593Smuzhiyun #define ADV7511_INT1_CEC_RX_READY1 BIT(0)
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define ADV7511_ARC_CTRL_POWER_DOWN BIT(0)
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define ADV7511_CEC_CTRL_POWER_DOWN BIT(0)
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #define ADV7511_POWER_POWER_DOWN BIT(6)
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define ADV7511_HDMI_CFG_MODE_MASK 0x2
127*4882a593Smuzhiyun #define ADV7511_HDMI_CFG_MODE_DVI 0x0
128*4882a593Smuzhiyun #define ADV7511_HDMI_CFG_MODE_HDMI 0x2
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define ADV7511_AUDIO_SELECT_I2C 0x0
131*4882a593Smuzhiyun #define ADV7511_AUDIO_SELECT_SPDIF 0x1
132*4882a593Smuzhiyun #define ADV7511_AUDIO_SELECT_DSD 0x2
133*4882a593Smuzhiyun #define ADV7511_AUDIO_SELECT_HBR 0x3
134*4882a593Smuzhiyun #define ADV7511_AUDIO_SELECT_DST 0x4
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #define ADV7511_I2S_SAMPLE_LEN_16 0x2
137*4882a593Smuzhiyun #define ADV7511_I2S_SAMPLE_LEN_20 0x3
138*4882a593Smuzhiyun #define ADV7511_I2S_SAMPLE_LEN_18 0x4
139*4882a593Smuzhiyun #define ADV7511_I2S_SAMPLE_LEN_22 0x5
140*4882a593Smuzhiyun #define ADV7511_I2S_SAMPLE_LEN_19 0x8
141*4882a593Smuzhiyun #define ADV7511_I2S_SAMPLE_LEN_23 0x9
142*4882a593Smuzhiyun #define ADV7511_I2S_SAMPLE_LEN_24 0xb
143*4882a593Smuzhiyun #define ADV7511_I2S_SAMPLE_LEN_17 0xc
144*4882a593Smuzhiyun #define ADV7511_I2S_SAMPLE_LEN_21 0xd
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define ADV7511_SAMPLE_FREQ_44100 0x0
147*4882a593Smuzhiyun #define ADV7511_SAMPLE_FREQ_48000 0x2
148*4882a593Smuzhiyun #define ADV7511_SAMPLE_FREQ_32000 0x3
149*4882a593Smuzhiyun #define ADV7511_SAMPLE_FREQ_88200 0x8
150*4882a593Smuzhiyun #define ADV7511_SAMPLE_FREQ_96000 0xa
151*4882a593Smuzhiyun #define ADV7511_SAMPLE_FREQ_176400 0xc
152*4882a593Smuzhiyun #define ADV7511_SAMPLE_FREQ_192000 0xe
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #define ADV7511_STATUS_POWER_DOWN_POLARITY BIT(7)
155*4882a593Smuzhiyun #define ADV7511_STATUS_HPD BIT(6)
156*4882a593Smuzhiyun #define ADV7511_STATUS_MONITOR_SENSE BIT(5)
157*4882a593Smuzhiyun #define ADV7511_STATUS_I2S_32BIT_MODE BIT(3)
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define ADV7511_PACKET_ENABLE_N_CTS BIT(8+6)
160*4882a593Smuzhiyun #define ADV7511_PACKET_ENABLE_AUDIO_SAMPLE BIT(8+5)
161*4882a593Smuzhiyun #define ADV7511_PACKET_ENABLE_AVI_INFOFRAME BIT(8+4)
162*4882a593Smuzhiyun #define ADV7511_PACKET_ENABLE_AUDIO_INFOFRAME BIT(8+3)
163*4882a593Smuzhiyun #define ADV7511_PACKET_ENABLE_GC BIT(7)
164*4882a593Smuzhiyun #define ADV7511_PACKET_ENABLE_SPD BIT(6)
165*4882a593Smuzhiyun #define ADV7511_PACKET_ENABLE_MPEG BIT(5)
166*4882a593Smuzhiyun #define ADV7511_PACKET_ENABLE_ACP BIT(4)
167*4882a593Smuzhiyun #define ADV7511_PACKET_ENABLE_ISRC BIT(3)
168*4882a593Smuzhiyun #define ADV7511_PACKET_ENABLE_GM BIT(2)
169*4882a593Smuzhiyun #define ADV7511_PACKET_ENABLE_SPARE2 BIT(1)
170*4882a593Smuzhiyun #define ADV7511_PACKET_ENABLE_SPARE1 BIT(0)
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun #define ADV7535_REG_POWER2_HPD_OVERRIDE BIT(6)
173*4882a593Smuzhiyun #define ADV7511_REG_POWER2_HPD_SRC_MASK 0xc0
174*4882a593Smuzhiyun #define ADV7511_REG_POWER2_HPD_SRC_BOTH 0x00
175*4882a593Smuzhiyun #define ADV7511_REG_POWER2_HPD_SRC_HPD 0x40
176*4882a593Smuzhiyun #define ADV7511_REG_POWER2_HPD_SRC_CEC 0x80
177*4882a593Smuzhiyun #define ADV7511_REG_POWER2_HPD_SRC_NONE 0xc0
178*4882a593Smuzhiyun #define ADV7511_REG_POWER2_TDMS_ENABLE BIT(4)
179*4882a593Smuzhiyun #define ADV7511_REG_POWER2_GATE_INPUT_CLK BIT(0)
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun #define ADV7511_LOW_REFRESH_RATE_NONE 0x0
182*4882a593Smuzhiyun #define ADV7511_LOW_REFRESH_RATE_24HZ 0x1
183*4882a593Smuzhiyun #define ADV7511_LOW_REFRESH_RATE_25HZ 0x2
184*4882a593Smuzhiyun #define ADV7511_LOW_REFRESH_RATE_30HZ 0x3
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun #define ADV7511_AUDIO_CFG3_LEN_MASK 0x0f
187*4882a593Smuzhiyun #define ADV7511_I2C_FREQ_ID_CFG_RATE_MASK 0xf0
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun #define ADV7511_AUDIO_SOURCE_I2S 0
190*4882a593Smuzhiyun #define ADV7511_AUDIO_SOURCE_SPDIF 1
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #define ADV7511_I2S_FORMAT_I2S 0
193*4882a593Smuzhiyun #define ADV7511_I2S_FORMAT_RIGHT_J 1
194*4882a593Smuzhiyun #define ADV7511_I2S_FORMAT_LEFT_J 2
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #define ADV7511_PACKET(p, x) ((p) * 0x20 + (x))
197*4882a593Smuzhiyun #define ADV7511_PACKET_SDP(x) ADV7511_PACKET(0, x)
198*4882a593Smuzhiyun #define ADV7511_PACKET_MPEG(x) ADV7511_PACKET(1, x)
199*4882a593Smuzhiyun #define ADV7511_PACKET_ACP(x) ADV7511_PACKET(2, x)
200*4882a593Smuzhiyun #define ADV7511_PACKET_ISRC1(x) ADV7511_PACKET(3, x)
201*4882a593Smuzhiyun #define ADV7511_PACKET_ISRC2(x) ADV7511_PACKET(4, x)
202*4882a593Smuzhiyun #define ADV7511_PACKET_GM(x) ADV7511_PACKET(5, x)
203*4882a593Smuzhiyun #define ADV7511_PACKET_SPARE(x) ADV7511_PACKET(6, x)
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun #define ADV7511_REG_CEC_TX_FRAME_HDR 0x00
206*4882a593Smuzhiyun #define ADV7511_REG_CEC_TX_FRAME_DATA0 0x01
207*4882a593Smuzhiyun #define ADV7511_REG_CEC_TX_FRAME_LEN 0x10
208*4882a593Smuzhiyun #define ADV7511_REG_CEC_TX_ENABLE 0x11
209*4882a593Smuzhiyun #define ADV7511_REG_CEC_TX_RETRY 0x12
210*4882a593Smuzhiyun #define ADV7511_REG_CEC_TX_LOW_DRV_CNT 0x14
211*4882a593Smuzhiyun #define ADV7511_REG_CEC_RX_FRAME_HDR 0x15
212*4882a593Smuzhiyun #define ADV7511_REG_CEC_RX_FRAME_DATA0 0x16
213*4882a593Smuzhiyun #define ADV7511_REG_CEC_RX_FRAME_LEN 0x25
214*4882a593Smuzhiyun #define ADV7511_REG_CEC_RX_ENABLE 0x26
215*4882a593Smuzhiyun #define ADV7511_REG_CEC_RX_BUFFERS 0x4a
216*4882a593Smuzhiyun #define ADV7511_REG_CEC_LOG_ADDR_MASK 0x4b
217*4882a593Smuzhiyun #define ADV7511_REG_CEC_LOG_ADDR_0_1 0x4c
218*4882a593Smuzhiyun #define ADV7511_REG_CEC_LOG_ADDR_2 0x4d
219*4882a593Smuzhiyun #define ADV7511_REG_CEC_CLK_DIV 0x4e
220*4882a593Smuzhiyun #define ADV7511_REG_CEC_SOFT_RESET 0x50
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun #define ADV7533_REG_CEC_OFFSET 0x70
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun enum adv7511_input_clock {
225*4882a593Smuzhiyun ADV7511_INPUT_CLOCK_1X,
226*4882a593Smuzhiyun ADV7511_INPUT_CLOCK_2X,
227*4882a593Smuzhiyun ADV7511_INPUT_CLOCK_DDR,
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun enum adv7511_input_justification {
231*4882a593Smuzhiyun ADV7511_INPUT_JUSTIFICATION_EVENLY = 0,
232*4882a593Smuzhiyun ADV7511_INPUT_JUSTIFICATION_RIGHT = 1,
233*4882a593Smuzhiyun ADV7511_INPUT_JUSTIFICATION_LEFT = 2,
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun enum adv7511_input_sync_pulse {
237*4882a593Smuzhiyun ADV7511_INPUT_SYNC_PULSE_DE = 0,
238*4882a593Smuzhiyun ADV7511_INPUT_SYNC_PULSE_HSYNC = 1,
239*4882a593Smuzhiyun ADV7511_INPUT_SYNC_PULSE_VSYNC = 2,
240*4882a593Smuzhiyun ADV7511_INPUT_SYNC_PULSE_NONE = 3,
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /**
244*4882a593Smuzhiyun * enum adv7511_sync_polarity - Polarity for the input sync signals
245*4882a593Smuzhiyun * @ADV7511_SYNC_POLARITY_PASSTHROUGH: Sync polarity matches that of
246*4882a593Smuzhiyun * the currently configured mode.
247*4882a593Smuzhiyun * @ADV7511_SYNC_POLARITY_LOW: Sync polarity is low
248*4882a593Smuzhiyun * @ADV7511_SYNC_POLARITY_HIGH: Sync polarity is high
249*4882a593Smuzhiyun *
250*4882a593Smuzhiyun * If the polarity is set to either LOW or HIGH the driver will configure the
251*4882a593Smuzhiyun * ADV7511 to internally invert the sync signal if required to match the sync
252*4882a593Smuzhiyun * polarity setting for the currently selected output mode.
253*4882a593Smuzhiyun *
254*4882a593Smuzhiyun * If the polarity is set to PASSTHROUGH, the ADV7511 will route the signal
255*4882a593Smuzhiyun * unchanged. This is used when the upstream graphics core already generates
256*4882a593Smuzhiyun * the sync signals with the correct polarity.
257*4882a593Smuzhiyun */
258*4882a593Smuzhiyun enum adv7511_sync_polarity {
259*4882a593Smuzhiyun ADV7511_SYNC_POLARITY_PASSTHROUGH,
260*4882a593Smuzhiyun ADV7511_SYNC_POLARITY_LOW,
261*4882a593Smuzhiyun ADV7511_SYNC_POLARITY_HIGH,
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /**
265*4882a593Smuzhiyun * struct adv7511_link_config - Describes adv7511 hardware configuration
266*4882a593Smuzhiyun * @input_color_depth: Number of bits per color component (8, 10 or 12)
267*4882a593Smuzhiyun * @input_colorspace: The input colorspace (RGB, YUV444, YUV422)
268*4882a593Smuzhiyun * @input_clock: The input video clock style (1x, 2x, DDR)
269*4882a593Smuzhiyun * @input_style: The input component arrangement variant
270*4882a593Smuzhiyun * @input_justification: Video input format bit justification
271*4882a593Smuzhiyun * @clock_delay: Clock delay for the input clock (in ps)
272*4882a593Smuzhiyun * @embedded_sync: Video input uses BT.656-style embedded sync
273*4882a593Smuzhiyun * @sync_pulse: Select the sync pulse
274*4882a593Smuzhiyun * @vsync_polarity: vsync input signal configuration
275*4882a593Smuzhiyun * @hsync_polarity: hsync input signal configuration
276*4882a593Smuzhiyun */
277*4882a593Smuzhiyun struct adv7511_link_config {
278*4882a593Smuzhiyun unsigned int input_color_depth;
279*4882a593Smuzhiyun enum hdmi_colorspace input_colorspace;
280*4882a593Smuzhiyun enum adv7511_input_clock input_clock;
281*4882a593Smuzhiyun unsigned int input_style;
282*4882a593Smuzhiyun enum adv7511_input_justification input_justification;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun int clock_delay;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun bool embedded_sync;
287*4882a593Smuzhiyun enum adv7511_input_sync_pulse sync_pulse;
288*4882a593Smuzhiyun enum adv7511_sync_polarity vsync_polarity;
289*4882a593Smuzhiyun enum adv7511_sync_polarity hsync_polarity;
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /**
293*4882a593Smuzhiyun * enum adv7511_csc_scaling - Scaling factor for the ADV7511 CSC
294*4882a593Smuzhiyun * @ADV7511_CSC_SCALING_1: CSC results are not scaled
295*4882a593Smuzhiyun * @ADV7511_CSC_SCALING_2: CSC results are scaled by a factor of two
296*4882a593Smuzhiyun * @ADV7511_CSC_SCALING_4: CSC results are scalled by a factor of four
297*4882a593Smuzhiyun */
298*4882a593Smuzhiyun enum adv7511_csc_scaling {
299*4882a593Smuzhiyun ADV7511_CSC_SCALING_1 = 0,
300*4882a593Smuzhiyun ADV7511_CSC_SCALING_2 = 1,
301*4882a593Smuzhiyun ADV7511_CSC_SCALING_4 = 2,
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /**
305*4882a593Smuzhiyun * struct adv7511_video_config - Describes adv7511 hardware configuration
306*4882a593Smuzhiyun * @csc_enable: Whether to enable color space conversion
307*4882a593Smuzhiyun * @csc_scaling_factor: Color space conversion scaling factor
308*4882a593Smuzhiyun * @csc_coefficents: Color space conversion coefficents
309*4882a593Smuzhiyun * @hdmi_mode: Whether to use HDMI or DVI output mode
310*4882a593Smuzhiyun * @avi_infoframe: HDMI infoframe
311*4882a593Smuzhiyun */
312*4882a593Smuzhiyun struct adv7511_video_config {
313*4882a593Smuzhiyun bool csc_enable;
314*4882a593Smuzhiyun enum adv7511_csc_scaling csc_scaling_factor;
315*4882a593Smuzhiyun const uint16_t *csc_coefficents;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun bool hdmi_mode;
318*4882a593Smuzhiyun struct hdmi_avi_infoframe avi_infoframe;
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun enum adv7511_type {
322*4882a593Smuzhiyun ADV7511,
323*4882a593Smuzhiyun ADV7533,
324*4882a593Smuzhiyun ADV7535,
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun #define ADV7511_MAX_ADDRS 3
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun struct adv7511 {
330*4882a593Smuzhiyun struct i2c_client *i2c_main;
331*4882a593Smuzhiyun struct i2c_client *i2c_edid;
332*4882a593Smuzhiyun struct i2c_client *i2c_packet;
333*4882a593Smuzhiyun struct i2c_client *i2c_cec;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun struct regmap *regmap;
336*4882a593Smuzhiyun struct regmap *regmap_cec;
337*4882a593Smuzhiyun enum drm_connector_status status;
338*4882a593Smuzhiyun bool powered;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun struct drm_display_mode curr_mode;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun unsigned int f_tmds;
343*4882a593Smuzhiyun unsigned int f_audio;
344*4882a593Smuzhiyun unsigned int audio_source;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun unsigned int current_edid_segment;
347*4882a593Smuzhiyun uint8_t edid_buf[256];
348*4882a593Smuzhiyun bool edid_read;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun wait_queue_head_t wq;
351*4882a593Smuzhiyun struct work_struct hpd_work;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun struct drm_bridge bridge;
354*4882a593Smuzhiyun struct drm_connector connector;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun bool embedded_sync;
357*4882a593Smuzhiyun enum adv7511_sync_polarity vsync_polarity;
358*4882a593Smuzhiyun enum adv7511_sync_polarity hsync_polarity;
359*4882a593Smuzhiyun bool rgb;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun struct gpio_desc *gpio_pd;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun struct regulator_bulk_data *supplies;
364*4882a593Smuzhiyun unsigned int num_supplies;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* ADV7533 DSI RX related params */
367*4882a593Smuzhiyun struct device_node *host_node;
368*4882a593Smuzhiyun struct mipi_dsi_device *dsi;
369*4882a593Smuzhiyun u8 num_dsi_lanes;
370*4882a593Smuzhiyun bool use_timing_gen;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun enum adv7511_type type;
373*4882a593Smuzhiyun struct platform_device *audio_pdev;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun struct cec_adapter *cec_adap;
376*4882a593Smuzhiyun u8 cec_addr[ADV7511_MAX_ADDRS];
377*4882a593Smuzhiyun u8 cec_valid_addrs;
378*4882a593Smuzhiyun bool cec_enabled_adap;
379*4882a593Smuzhiyun struct clk *cec_clk;
380*4882a593Smuzhiyun u32 cec_clk_freq;
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun #ifdef CONFIG_DRM_I2C_ADV7511_CEC
384*4882a593Smuzhiyun int adv7511_cec_init(struct device *dev, struct adv7511 *adv7511);
385*4882a593Smuzhiyun void adv7511_cec_irq_process(struct adv7511 *adv7511, unsigned int irq1);
386*4882a593Smuzhiyun #else
adv7511_cec_init(struct device * dev,struct adv7511 * adv7511)387*4882a593Smuzhiyun static inline int adv7511_cec_init(struct device *dev, struct adv7511 *adv7511)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun regmap_write(adv7511->regmap, ADV7511_REG_CEC_CTRL,
390*4882a593Smuzhiyun ADV7511_CEC_CTRL_POWER_DOWN);
391*4882a593Smuzhiyun return 0;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun #endif
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun void adv7533_dsi_power_on(struct adv7511 *adv);
396*4882a593Smuzhiyun void adv7533_dsi_power_off(struct adv7511 *adv);
397*4882a593Smuzhiyun void adv7533_mode_set(struct adv7511 *adv, const struct drm_display_mode *mode);
398*4882a593Smuzhiyun int adv7533_patch_registers(struct adv7511 *adv);
399*4882a593Smuzhiyun int adv7533_patch_cec_registers(struct adv7511 *adv);
400*4882a593Smuzhiyun int adv7533_attach_dsi(struct adv7511 *adv);
401*4882a593Smuzhiyun void adv7533_detach_dsi(struct adv7511 *adv);
402*4882a593Smuzhiyun int adv7533_parse_dt(struct device_node *np, struct adv7511 *adv);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun #ifdef CONFIG_DRM_I2C_ADV7511_AUDIO
405*4882a593Smuzhiyun int adv7511_audio_init(struct device *dev, struct adv7511 *adv7511);
406*4882a593Smuzhiyun void adv7511_audio_exit(struct adv7511 *adv7511);
407*4882a593Smuzhiyun #else /*CONFIG_DRM_I2C_ADV7511_AUDIO */
adv7511_audio_init(struct device * dev,struct adv7511 * adv7511)408*4882a593Smuzhiyun static inline int adv7511_audio_init(struct device *dev, struct adv7511 *adv7511)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun return 0;
411*4882a593Smuzhiyun }
adv7511_audio_exit(struct adv7511 * adv7511)412*4882a593Smuzhiyun static inline void adv7511_audio_exit(struct adv7511 *adv7511)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun #endif /* CONFIG_DRM_I2C_ADV7511_AUDIO */
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun #endif /* __DRM_I2C_ADV7511_H__ */
418