1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2014 Free Electrons
4*4882a593Smuzhiyun * Copyright (C) 2014 Atmel
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author: Boris BREZILLON <boris.brezillon@free-electrons.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/dmapool.h>
10*4882a593Smuzhiyun #include <linux/mfd/atmel-hlcdc.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <drm/drm_atomic.h>
13*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
14*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
15*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
16*4882a593Smuzhiyun #include <drm/drm_gem_cma_helper.h>
17*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "atmel_hlcdc_dc.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /**
22*4882a593Smuzhiyun * Atmel HLCDC Plane state structure.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * @base: DRM plane state
25*4882a593Smuzhiyun * @crtc_x: x position of the plane relative to the CRTC
26*4882a593Smuzhiyun * @crtc_y: y position of the plane relative to the CRTC
27*4882a593Smuzhiyun * @crtc_w: visible width of the plane
28*4882a593Smuzhiyun * @crtc_h: visible height of the plane
29*4882a593Smuzhiyun * @src_x: x buffer position
30*4882a593Smuzhiyun * @src_y: y buffer position
31*4882a593Smuzhiyun * @src_w: buffer width
32*4882a593Smuzhiyun * @src_h: buffer height
33*4882a593Smuzhiyun * @disc_x: x discard position
34*4882a593Smuzhiyun * @disc_y: y discard position
35*4882a593Smuzhiyun * @disc_w: discard width
36*4882a593Smuzhiyun * @disc_h: discard height
37*4882a593Smuzhiyun * @bpp: bytes per pixel deduced from pixel_format
38*4882a593Smuzhiyun * @offsets: offsets to apply to the GEM buffers
39*4882a593Smuzhiyun * @xstride: value to add to the pixel pointer between each line
40*4882a593Smuzhiyun * @pstride: value to add to the pixel pointer between each pixel
41*4882a593Smuzhiyun * @nplanes: number of planes (deduced from pixel_format)
42*4882a593Smuzhiyun * @dscrs: DMA descriptors
43*4882a593Smuzhiyun */
44*4882a593Smuzhiyun struct atmel_hlcdc_plane_state {
45*4882a593Smuzhiyun struct drm_plane_state base;
46*4882a593Smuzhiyun int crtc_x;
47*4882a593Smuzhiyun int crtc_y;
48*4882a593Smuzhiyun unsigned int crtc_w;
49*4882a593Smuzhiyun unsigned int crtc_h;
50*4882a593Smuzhiyun uint32_t src_x;
51*4882a593Smuzhiyun uint32_t src_y;
52*4882a593Smuzhiyun uint32_t src_w;
53*4882a593Smuzhiyun uint32_t src_h;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun int disc_x;
56*4882a593Smuzhiyun int disc_y;
57*4882a593Smuzhiyun int disc_w;
58*4882a593Smuzhiyun int disc_h;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun int ahb_id;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* These fields are private and should not be touched */
63*4882a593Smuzhiyun int bpp[ATMEL_HLCDC_LAYER_MAX_PLANES];
64*4882a593Smuzhiyun unsigned int offsets[ATMEL_HLCDC_LAYER_MAX_PLANES];
65*4882a593Smuzhiyun int xstride[ATMEL_HLCDC_LAYER_MAX_PLANES];
66*4882a593Smuzhiyun int pstride[ATMEL_HLCDC_LAYER_MAX_PLANES];
67*4882a593Smuzhiyun int nplanes;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* DMA descriptors. */
70*4882a593Smuzhiyun struct atmel_hlcdc_dma_channel_dscr *dscrs[ATMEL_HLCDC_LAYER_MAX_PLANES];
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static inline struct atmel_hlcdc_plane_state *
drm_plane_state_to_atmel_hlcdc_plane_state(struct drm_plane_state * s)74*4882a593Smuzhiyun drm_plane_state_to_atmel_hlcdc_plane_state(struct drm_plane_state *s)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun return container_of(s, struct atmel_hlcdc_plane_state, base);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define SUBPIXEL_MASK 0xffff
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static uint32_t rgb_formats[] = {
82*4882a593Smuzhiyun DRM_FORMAT_C8,
83*4882a593Smuzhiyun DRM_FORMAT_XRGB4444,
84*4882a593Smuzhiyun DRM_FORMAT_ARGB4444,
85*4882a593Smuzhiyun DRM_FORMAT_RGBA4444,
86*4882a593Smuzhiyun DRM_FORMAT_ARGB1555,
87*4882a593Smuzhiyun DRM_FORMAT_RGB565,
88*4882a593Smuzhiyun DRM_FORMAT_RGB888,
89*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
90*4882a593Smuzhiyun DRM_FORMAT_ARGB8888,
91*4882a593Smuzhiyun DRM_FORMAT_RGBA8888,
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun struct atmel_hlcdc_formats atmel_hlcdc_plane_rgb_formats = {
95*4882a593Smuzhiyun .formats = rgb_formats,
96*4882a593Smuzhiyun .nformats = ARRAY_SIZE(rgb_formats),
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static uint32_t rgb_and_yuv_formats[] = {
100*4882a593Smuzhiyun DRM_FORMAT_C8,
101*4882a593Smuzhiyun DRM_FORMAT_XRGB4444,
102*4882a593Smuzhiyun DRM_FORMAT_ARGB4444,
103*4882a593Smuzhiyun DRM_FORMAT_RGBA4444,
104*4882a593Smuzhiyun DRM_FORMAT_ARGB1555,
105*4882a593Smuzhiyun DRM_FORMAT_RGB565,
106*4882a593Smuzhiyun DRM_FORMAT_RGB888,
107*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
108*4882a593Smuzhiyun DRM_FORMAT_ARGB8888,
109*4882a593Smuzhiyun DRM_FORMAT_RGBA8888,
110*4882a593Smuzhiyun DRM_FORMAT_AYUV,
111*4882a593Smuzhiyun DRM_FORMAT_YUYV,
112*4882a593Smuzhiyun DRM_FORMAT_UYVY,
113*4882a593Smuzhiyun DRM_FORMAT_YVYU,
114*4882a593Smuzhiyun DRM_FORMAT_VYUY,
115*4882a593Smuzhiyun DRM_FORMAT_NV21,
116*4882a593Smuzhiyun DRM_FORMAT_NV61,
117*4882a593Smuzhiyun DRM_FORMAT_YUV422,
118*4882a593Smuzhiyun DRM_FORMAT_YUV420,
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun struct atmel_hlcdc_formats atmel_hlcdc_plane_rgb_and_yuv_formats = {
122*4882a593Smuzhiyun .formats = rgb_and_yuv_formats,
123*4882a593Smuzhiyun .nformats = ARRAY_SIZE(rgb_and_yuv_formats),
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
atmel_hlcdc_format_to_plane_mode(u32 format,u32 * mode)126*4882a593Smuzhiyun static int atmel_hlcdc_format_to_plane_mode(u32 format, u32 *mode)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun switch (format) {
129*4882a593Smuzhiyun case DRM_FORMAT_C8:
130*4882a593Smuzhiyun *mode = ATMEL_HLCDC_C8_MODE;
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun case DRM_FORMAT_XRGB4444:
133*4882a593Smuzhiyun *mode = ATMEL_HLCDC_XRGB4444_MODE;
134*4882a593Smuzhiyun break;
135*4882a593Smuzhiyun case DRM_FORMAT_ARGB4444:
136*4882a593Smuzhiyun *mode = ATMEL_HLCDC_ARGB4444_MODE;
137*4882a593Smuzhiyun break;
138*4882a593Smuzhiyun case DRM_FORMAT_RGBA4444:
139*4882a593Smuzhiyun *mode = ATMEL_HLCDC_RGBA4444_MODE;
140*4882a593Smuzhiyun break;
141*4882a593Smuzhiyun case DRM_FORMAT_RGB565:
142*4882a593Smuzhiyun *mode = ATMEL_HLCDC_RGB565_MODE;
143*4882a593Smuzhiyun break;
144*4882a593Smuzhiyun case DRM_FORMAT_RGB888:
145*4882a593Smuzhiyun *mode = ATMEL_HLCDC_RGB888_MODE;
146*4882a593Smuzhiyun break;
147*4882a593Smuzhiyun case DRM_FORMAT_ARGB1555:
148*4882a593Smuzhiyun *mode = ATMEL_HLCDC_ARGB1555_MODE;
149*4882a593Smuzhiyun break;
150*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
151*4882a593Smuzhiyun *mode = ATMEL_HLCDC_XRGB8888_MODE;
152*4882a593Smuzhiyun break;
153*4882a593Smuzhiyun case DRM_FORMAT_ARGB8888:
154*4882a593Smuzhiyun *mode = ATMEL_HLCDC_ARGB8888_MODE;
155*4882a593Smuzhiyun break;
156*4882a593Smuzhiyun case DRM_FORMAT_RGBA8888:
157*4882a593Smuzhiyun *mode = ATMEL_HLCDC_RGBA8888_MODE;
158*4882a593Smuzhiyun break;
159*4882a593Smuzhiyun case DRM_FORMAT_AYUV:
160*4882a593Smuzhiyun *mode = ATMEL_HLCDC_AYUV_MODE;
161*4882a593Smuzhiyun break;
162*4882a593Smuzhiyun case DRM_FORMAT_YUYV:
163*4882a593Smuzhiyun *mode = ATMEL_HLCDC_YUYV_MODE;
164*4882a593Smuzhiyun break;
165*4882a593Smuzhiyun case DRM_FORMAT_UYVY:
166*4882a593Smuzhiyun *mode = ATMEL_HLCDC_UYVY_MODE;
167*4882a593Smuzhiyun break;
168*4882a593Smuzhiyun case DRM_FORMAT_YVYU:
169*4882a593Smuzhiyun *mode = ATMEL_HLCDC_YVYU_MODE;
170*4882a593Smuzhiyun break;
171*4882a593Smuzhiyun case DRM_FORMAT_VYUY:
172*4882a593Smuzhiyun *mode = ATMEL_HLCDC_VYUY_MODE;
173*4882a593Smuzhiyun break;
174*4882a593Smuzhiyun case DRM_FORMAT_NV21:
175*4882a593Smuzhiyun *mode = ATMEL_HLCDC_NV21_MODE;
176*4882a593Smuzhiyun break;
177*4882a593Smuzhiyun case DRM_FORMAT_NV61:
178*4882a593Smuzhiyun *mode = ATMEL_HLCDC_NV61_MODE;
179*4882a593Smuzhiyun break;
180*4882a593Smuzhiyun case DRM_FORMAT_YUV420:
181*4882a593Smuzhiyun *mode = ATMEL_HLCDC_YUV420_MODE;
182*4882a593Smuzhiyun break;
183*4882a593Smuzhiyun case DRM_FORMAT_YUV422:
184*4882a593Smuzhiyun *mode = ATMEL_HLCDC_YUV422_MODE;
185*4882a593Smuzhiyun break;
186*4882a593Smuzhiyun default:
187*4882a593Smuzhiyun return -ENOTSUPP;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun return 0;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun static u32 heo_downscaling_xcoef[] = {
194*4882a593Smuzhiyun 0x11343311,
195*4882a593Smuzhiyun 0x000000f7,
196*4882a593Smuzhiyun 0x1635300c,
197*4882a593Smuzhiyun 0x000000f9,
198*4882a593Smuzhiyun 0x1b362c08,
199*4882a593Smuzhiyun 0x000000fb,
200*4882a593Smuzhiyun 0x1f372804,
201*4882a593Smuzhiyun 0x000000fe,
202*4882a593Smuzhiyun 0x24382400,
203*4882a593Smuzhiyun 0x00000000,
204*4882a593Smuzhiyun 0x28371ffe,
205*4882a593Smuzhiyun 0x00000004,
206*4882a593Smuzhiyun 0x2c361bfb,
207*4882a593Smuzhiyun 0x00000008,
208*4882a593Smuzhiyun 0x303516f9,
209*4882a593Smuzhiyun 0x0000000c,
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static u32 heo_downscaling_ycoef[] = {
213*4882a593Smuzhiyun 0x00123737,
214*4882a593Smuzhiyun 0x00173732,
215*4882a593Smuzhiyun 0x001b382d,
216*4882a593Smuzhiyun 0x001f3928,
217*4882a593Smuzhiyun 0x00243824,
218*4882a593Smuzhiyun 0x0028391f,
219*4882a593Smuzhiyun 0x002d381b,
220*4882a593Smuzhiyun 0x00323717,
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static u32 heo_upscaling_xcoef[] = {
224*4882a593Smuzhiyun 0xf74949f7,
225*4882a593Smuzhiyun 0x00000000,
226*4882a593Smuzhiyun 0xf55f33fb,
227*4882a593Smuzhiyun 0x000000fe,
228*4882a593Smuzhiyun 0xf5701efe,
229*4882a593Smuzhiyun 0x000000ff,
230*4882a593Smuzhiyun 0xf87c0dff,
231*4882a593Smuzhiyun 0x00000000,
232*4882a593Smuzhiyun 0x00800000,
233*4882a593Smuzhiyun 0x00000000,
234*4882a593Smuzhiyun 0x0d7cf800,
235*4882a593Smuzhiyun 0x000000ff,
236*4882a593Smuzhiyun 0x1e70f5ff,
237*4882a593Smuzhiyun 0x000000fe,
238*4882a593Smuzhiyun 0x335ff5fe,
239*4882a593Smuzhiyun 0x000000fb,
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static u32 heo_upscaling_ycoef[] = {
243*4882a593Smuzhiyun 0x00004040,
244*4882a593Smuzhiyun 0x00075920,
245*4882a593Smuzhiyun 0x00056f0c,
246*4882a593Smuzhiyun 0x00027b03,
247*4882a593Smuzhiyun 0x00008000,
248*4882a593Smuzhiyun 0x00037b02,
249*4882a593Smuzhiyun 0x000c6f05,
250*4882a593Smuzhiyun 0x00205907,
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun #define ATMEL_HLCDC_XPHIDEF 4
254*4882a593Smuzhiyun #define ATMEL_HLCDC_YPHIDEF 4
255*4882a593Smuzhiyun
atmel_hlcdc_plane_phiscaler_get_factor(u32 srcsize,u32 dstsize,u32 phidef)256*4882a593Smuzhiyun static u32 atmel_hlcdc_plane_phiscaler_get_factor(u32 srcsize,
257*4882a593Smuzhiyun u32 dstsize,
258*4882a593Smuzhiyun u32 phidef)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun u32 factor, max_memsize;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun factor = (256 * ((8 * (srcsize - 1)) - phidef)) / (dstsize - 1);
263*4882a593Smuzhiyun max_memsize = ((factor * (dstsize - 1)) + (256 * phidef)) / 2048;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (max_memsize > srcsize - 1)
266*4882a593Smuzhiyun factor--;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun return factor;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun static void
atmel_hlcdc_plane_scaler_set_phicoeff(struct atmel_hlcdc_plane * plane,const u32 * coeff_tab,int size,unsigned int cfg_offs)272*4882a593Smuzhiyun atmel_hlcdc_plane_scaler_set_phicoeff(struct atmel_hlcdc_plane *plane,
273*4882a593Smuzhiyun const u32 *coeff_tab, int size,
274*4882a593Smuzhiyun unsigned int cfg_offs)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun int i;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun for (i = 0; i < size; i++)
279*4882a593Smuzhiyun atmel_hlcdc_layer_write_cfg(&plane->layer, cfg_offs + i,
280*4882a593Smuzhiyun coeff_tab[i]);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
atmel_hlcdc_plane_setup_scaler(struct atmel_hlcdc_plane * plane,struct atmel_hlcdc_plane_state * state)283*4882a593Smuzhiyun void atmel_hlcdc_plane_setup_scaler(struct atmel_hlcdc_plane *plane,
284*4882a593Smuzhiyun struct atmel_hlcdc_plane_state *state)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun const struct atmel_hlcdc_layer_desc *desc = plane->layer.desc;
287*4882a593Smuzhiyun u32 xfactor, yfactor;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (!desc->layout.scaler_config)
290*4882a593Smuzhiyun return;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (state->crtc_w == state->src_w && state->crtc_h == state->src_h) {
293*4882a593Smuzhiyun atmel_hlcdc_layer_write_cfg(&plane->layer,
294*4882a593Smuzhiyun desc->layout.scaler_config, 0);
295*4882a593Smuzhiyun return;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (desc->layout.phicoeffs.x) {
299*4882a593Smuzhiyun xfactor = atmel_hlcdc_plane_phiscaler_get_factor(state->src_w,
300*4882a593Smuzhiyun state->crtc_w,
301*4882a593Smuzhiyun ATMEL_HLCDC_XPHIDEF);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun yfactor = atmel_hlcdc_plane_phiscaler_get_factor(state->src_h,
304*4882a593Smuzhiyun state->crtc_h,
305*4882a593Smuzhiyun ATMEL_HLCDC_YPHIDEF);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun atmel_hlcdc_plane_scaler_set_phicoeff(plane,
308*4882a593Smuzhiyun state->crtc_w < state->src_w ?
309*4882a593Smuzhiyun heo_downscaling_xcoef :
310*4882a593Smuzhiyun heo_upscaling_xcoef,
311*4882a593Smuzhiyun ARRAY_SIZE(heo_upscaling_xcoef),
312*4882a593Smuzhiyun desc->layout.phicoeffs.x);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun atmel_hlcdc_plane_scaler_set_phicoeff(plane,
315*4882a593Smuzhiyun state->crtc_h < state->src_h ?
316*4882a593Smuzhiyun heo_downscaling_ycoef :
317*4882a593Smuzhiyun heo_upscaling_ycoef,
318*4882a593Smuzhiyun ARRAY_SIZE(heo_upscaling_ycoef),
319*4882a593Smuzhiyun desc->layout.phicoeffs.y);
320*4882a593Smuzhiyun } else {
321*4882a593Smuzhiyun xfactor = (1024 * state->src_w) / state->crtc_w;
322*4882a593Smuzhiyun yfactor = (1024 * state->src_h) / state->crtc_h;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun atmel_hlcdc_layer_write_cfg(&plane->layer, desc->layout.scaler_config,
326*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_SCALER_ENABLE |
327*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_SCALER_FACTORS(xfactor,
328*4882a593Smuzhiyun yfactor));
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun static void
atmel_hlcdc_plane_update_pos_and_size(struct atmel_hlcdc_plane * plane,struct atmel_hlcdc_plane_state * state)332*4882a593Smuzhiyun atmel_hlcdc_plane_update_pos_and_size(struct atmel_hlcdc_plane *plane,
333*4882a593Smuzhiyun struct atmel_hlcdc_plane_state *state)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun const struct atmel_hlcdc_layer_desc *desc = plane->layer.desc;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun if (desc->layout.size)
338*4882a593Smuzhiyun atmel_hlcdc_layer_write_cfg(&plane->layer, desc->layout.size,
339*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_SIZE(state->crtc_w,
340*4882a593Smuzhiyun state->crtc_h));
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun if (desc->layout.memsize)
343*4882a593Smuzhiyun atmel_hlcdc_layer_write_cfg(&plane->layer,
344*4882a593Smuzhiyun desc->layout.memsize,
345*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_SIZE(state->src_w,
346*4882a593Smuzhiyun state->src_h));
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun if (desc->layout.pos)
349*4882a593Smuzhiyun atmel_hlcdc_layer_write_cfg(&plane->layer, desc->layout.pos,
350*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_POS(state->crtc_x,
351*4882a593Smuzhiyun state->crtc_y));
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun atmel_hlcdc_plane_setup_scaler(plane, state);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun static void
atmel_hlcdc_plane_update_general_settings(struct atmel_hlcdc_plane * plane,struct atmel_hlcdc_plane_state * state)357*4882a593Smuzhiyun atmel_hlcdc_plane_update_general_settings(struct atmel_hlcdc_plane *plane,
358*4882a593Smuzhiyun struct atmel_hlcdc_plane_state *state)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun unsigned int cfg = ATMEL_HLCDC_LAYER_DMA_BLEN_INCR16 | state->ahb_id;
361*4882a593Smuzhiyun const struct atmel_hlcdc_layer_desc *desc = plane->layer.desc;
362*4882a593Smuzhiyun const struct drm_format_info *format = state->base.fb->format;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /*
365*4882a593Smuzhiyun * Rotation optimization is not working on RGB888 (rotation is still
366*4882a593Smuzhiyun * working but without any optimization).
367*4882a593Smuzhiyun */
368*4882a593Smuzhiyun if (format->format == DRM_FORMAT_RGB888)
369*4882a593Smuzhiyun cfg |= ATMEL_HLCDC_LAYER_DMA_ROTDIS;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun atmel_hlcdc_layer_write_cfg(&plane->layer, ATMEL_HLCDC_LAYER_DMA_CFG,
372*4882a593Smuzhiyun cfg);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun cfg = ATMEL_HLCDC_LAYER_DMA | ATMEL_HLCDC_LAYER_REP;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (plane->base.type != DRM_PLANE_TYPE_PRIMARY) {
377*4882a593Smuzhiyun cfg |= ATMEL_HLCDC_LAYER_OVR | ATMEL_HLCDC_LAYER_ITER2BL |
378*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_ITER;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun if (format->has_alpha)
381*4882a593Smuzhiyun cfg |= ATMEL_HLCDC_LAYER_LAEN;
382*4882a593Smuzhiyun else
383*4882a593Smuzhiyun cfg |= ATMEL_HLCDC_LAYER_GAEN |
384*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_GA(state->base.alpha);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun if (state->disc_h && state->disc_w)
388*4882a593Smuzhiyun cfg |= ATMEL_HLCDC_LAYER_DISCEN;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun atmel_hlcdc_layer_write_cfg(&plane->layer, desc->layout.general_config,
391*4882a593Smuzhiyun cfg);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
atmel_hlcdc_plane_update_format(struct atmel_hlcdc_plane * plane,struct atmel_hlcdc_plane_state * state)394*4882a593Smuzhiyun static void atmel_hlcdc_plane_update_format(struct atmel_hlcdc_plane *plane,
395*4882a593Smuzhiyun struct atmel_hlcdc_plane_state *state)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun u32 cfg;
398*4882a593Smuzhiyun int ret;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun ret = atmel_hlcdc_format_to_plane_mode(state->base.fb->format->format,
401*4882a593Smuzhiyun &cfg);
402*4882a593Smuzhiyun if (ret)
403*4882a593Smuzhiyun return;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun if ((state->base.fb->format->format == DRM_FORMAT_YUV422 ||
406*4882a593Smuzhiyun state->base.fb->format->format == DRM_FORMAT_NV61) &&
407*4882a593Smuzhiyun drm_rotation_90_or_270(state->base.rotation))
408*4882a593Smuzhiyun cfg |= ATMEL_HLCDC_YUV422ROT;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun atmel_hlcdc_layer_write_cfg(&plane->layer,
411*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_FORMAT_CFG, cfg);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
atmel_hlcdc_plane_update_clut(struct atmel_hlcdc_plane * plane,struct atmel_hlcdc_plane_state * state)414*4882a593Smuzhiyun static void atmel_hlcdc_plane_update_clut(struct atmel_hlcdc_plane *plane,
415*4882a593Smuzhiyun struct atmel_hlcdc_plane_state *state)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun struct drm_crtc *crtc = state->base.crtc;
418*4882a593Smuzhiyun struct drm_color_lut *lut;
419*4882a593Smuzhiyun int idx;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (!crtc || !crtc->state)
422*4882a593Smuzhiyun return;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun if (!crtc->state->color_mgmt_changed || !crtc->state->gamma_lut)
425*4882a593Smuzhiyun return;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun lut = (struct drm_color_lut *)crtc->state->gamma_lut->data;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun for (idx = 0; idx < ATMEL_HLCDC_CLUT_SIZE; idx++, lut++) {
430*4882a593Smuzhiyun u32 val = ((lut->red << 8) & 0xff0000) |
431*4882a593Smuzhiyun (lut->green & 0xff00) |
432*4882a593Smuzhiyun (lut->blue >> 8);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun atmel_hlcdc_layer_write_clut(&plane->layer, idx, val);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
atmel_hlcdc_plane_update_buffers(struct atmel_hlcdc_plane * plane,struct atmel_hlcdc_plane_state * state)438*4882a593Smuzhiyun static void atmel_hlcdc_plane_update_buffers(struct atmel_hlcdc_plane *plane,
439*4882a593Smuzhiyun struct atmel_hlcdc_plane_state *state)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun const struct atmel_hlcdc_layer_desc *desc = plane->layer.desc;
442*4882a593Smuzhiyun struct drm_framebuffer *fb = state->base.fb;
443*4882a593Smuzhiyun u32 sr;
444*4882a593Smuzhiyun int i;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun sr = atmel_hlcdc_layer_read_reg(&plane->layer, ATMEL_HLCDC_LAYER_CHSR);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun for (i = 0; i < state->nplanes; i++) {
449*4882a593Smuzhiyun struct drm_gem_cma_object *gem = drm_fb_cma_get_gem_obj(fb, i);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun state->dscrs[i]->addr = gem->paddr + state->offsets[i];
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun atmel_hlcdc_layer_write_reg(&plane->layer,
454*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_PLANE_HEAD(i),
455*4882a593Smuzhiyun state->dscrs[i]->self);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun if (!(sr & ATMEL_HLCDC_LAYER_EN)) {
458*4882a593Smuzhiyun atmel_hlcdc_layer_write_reg(&plane->layer,
459*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_PLANE_ADDR(i),
460*4882a593Smuzhiyun state->dscrs[i]->addr);
461*4882a593Smuzhiyun atmel_hlcdc_layer_write_reg(&plane->layer,
462*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_PLANE_CTRL(i),
463*4882a593Smuzhiyun state->dscrs[i]->ctrl);
464*4882a593Smuzhiyun atmel_hlcdc_layer_write_reg(&plane->layer,
465*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_PLANE_NEXT(i),
466*4882a593Smuzhiyun state->dscrs[i]->self);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun if (desc->layout.xstride[i])
470*4882a593Smuzhiyun atmel_hlcdc_layer_write_cfg(&plane->layer,
471*4882a593Smuzhiyun desc->layout.xstride[i],
472*4882a593Smuzhiyun state->xstride[i]);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun if (desc->layout.pstride[i])
475*4882a593Smuzhiyun atmel_hlcdc_layer_write_cfg(&plane->layer,
476*4882a593Smuzhiyun desc->layout.pstride[i],
477*4882a593Smuzhiyun state->pstride[i]);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
atmel_hlcdc_plane_prepare_ahb_routing(struct drm_crtc_state * c_state)481*4882a593Smuzhiyun int atmel_hlcdc_plane_prepare_ahb_routing(struct drm_crtc_state *c_state)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun unsigned int ahb_load[2] = { };
484*4882a593Smuzhiyun struct drm_plane *plane;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun drm_atomic_crtc_state_for_each_plane(plane, c_state) {
487*4882a593Smuzhiyun struct atmel_hlcdc_plane_state *plane_state;
488*4882a593Smuzhiyun struct drm_plane_state *plane_s;
489*4882a593Smuzhiyun unsigned int pixels, load = 0;
490*4882a593Smuzhiyun int i;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun plane_s = drm_atomic_get_plane_state(c_state->state, plane);
493*4882a593Smuzhiyun if (IS_ERR(plane_s))
494*4882a593Smuzhiyun return PTR_ERR(plane_s);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun plane_state =
497*4882a593Smuzhiyun drm_plane_state_to_atmel_hlcdc_plane_state(plane_s);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun pixels = (plane_state->src_w * plane_state->src_h) -
500*4882a593Smuzhiyun (plane_state->disc_w * plane_state->disc_h);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun for (i = 0; i < plane_state->nplanes; i++)
503*4882a593Smuzhiyun load += pixels * plane_state->bpp[i];
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (ahb_load[0] <= ahb_load[1])
506*4882a593Smuzhiyun plane_state->ahb_id = 0;
507*4882a593Smuzhiyun else
508*4882a593Smuzhiyun plane_state->ahb_id = 1;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun ahb_load[plane_state->ahb_id] += load;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun return 0;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun int
atmel_hlcdc_plane_prepare_disc_area(struct drm_crtc_state * c_state)517*4882a593Smuzhiyun atmel_hlcdc_plane_prepare_disc_area(struct drm_crtc_state *c_state)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun int disc_x = 0, disc_y = 0, disc_w = 0, disc_h = 0;
520*4882a593Smuzhiyun const struct atmel_hlcdc_layer_cfg_layout *layout;
521*4882a593Smuzhiyun struct atmel_hlcdc_plane_state *primary_state;
522*4882a593Smuzhiyun struct drm_plane_state *primary_s;
523*4882a593Smuzhiyun struct atmel_hlcdc_plane *primary;
524*4882a593Smuzhiyun struct drm_plane *ovl;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun primary = drm_plane_to_atmel_hlcdc_plane(c_state->crtc->primary);
527*4882a593Smuzhiyun layout = &primary->layer.desc->layout;
528*4882a593Smuzhiyun if (!layout->disc_pos || !layout->disc_size)
529*4882a593Smuzhiyun return 0;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun primary_s = drm_atomic_get_plane_state(c_state->state,
532*4882a593Smuzhiyun &primary->base);
533*4882a593Smuzhiyun if (IS_ERR(primary_s))
534*4882a593Smuzhiyun return PTR_ERR(primary_s);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun primary_state = drm_plane_state_to_atmel_hlcdc_plane_state(primary_s);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun drm_atomic_crtc_state_for_each_plane(ovl, c_state) {
539*4882a593Smuzhiyun struct atmel_hlcdc_plane_state *ovl_state;
540*4882a593Smuzhiyun struct drm_plane_state *ovl_s;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun if (ovl == c_state->crtc->primary)
543*4882a593Smuzhiyun continue;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun ovl_s = drm_atomic_get_plane_state(c_state->state, ovl);
546*4882a593Smuzhiyun if (IS_ERR(ovl_s))
547*4882a593Smuzhiyun return PTR_ERR(ovl_s);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun ovl_state = drm_plane_state_to_atmel_hlcdc_plane_state(ovl_s);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun if (!ovl_s->visible ||
552*4882a593Smuzhiyun !ovl_s->fb ||
553*4882a593Smuzhiyun ovl_s->fb->format->has_alpha ||
554*4882a593Smuzhiyun ovl_s->alpha != DRM_BLEND_ALPHA_OPAQUE)
555*4882a593Smuzhiyun continue;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* TODO: implement a smarter hidden area detection */
558*4882a593Smuzhiyun if (ovl_state->crtc_h * ovl_state->crtc_w < disc_h * disc_w)
559*4882a593Smuzhiyun continue;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun disc_x = ovl_state->crtc_x;
562*4882a593Smuzhiyun disc_y = ovl_state->crtc_y;
563*4882a593Smuzhiyun disc_h = ovl_state->crtc_h;
564*4882a593Smuzhiyun disc_w = ovl_state->crtc_w;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun primary_state->disc_x = disc_x;
568*4882a593Smuzhiyun primary_state->disc_y = disc_y;
569*4882a593Smuzhiyun primary_state->disc_w = disc_w;
570*4882a593Smuzhiyun primary_state->disc_h = disc_h;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun return 0;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun static void
atmel_hlcdc_plane_update_disc_area(struct atmel_hlcdc_plane * plane,struct atmel_hlcdc_plane_state * state)576*4882a593Smuzhiyun atmel_hlcdc_plane_update_disc_area(struct atmel_hlcdc_plane *plane,
577*4882a593Smuzhiyun struct atmel_hlcdc_plane_state *state)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun const struct atmel_hlcdc_layer_cfg_layout *layout;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun layout = &plane->layer.desc->layout;
582*4882a593Smuzhiyun if (!layout->disc_pos || !layout->disc_size)
583*4882a593Smuzhiyun return;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun atmel_hlcdc_layer_write_cfg(&plane->layer, layout->disc_pos,
586*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_DISC_POS(state->disc_x,
587*4882a593Smuzhiyun state->disc_y));
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun atmel_hlcdc_layer_write_cfg(&plane->layer, layout->disc_size,
590*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_DISC_SIZE(state->disc_w,
591*4882a593Smuzhiyun state->disc_h));
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
atmel_hlcdc_plane_atomic_check(struct drm_plane * p,struct drm_plane_state * s)594*4882a593Smuzhiyun static int atmel_hlcdc_plane_atomic_check(struct drm_plane *p,
595*4882a593Smuzhiyun struct drm_plane_state *s)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun struct atmel_hlcdc_plane *plane = drm_plane_to_atmel_hlcdc_plane(p);
598*4882a593Smuzhiyun struct atmel_hlcdc_plane_state *state =
599*4882a593Smuzhiyun drm_plane_state_to_atmel_hlcdc_plane_state(s);
600*4882a593Smuzhiyun const struct atmel_hlcdc_layer_desc *desc = plane->layer.desc;
601*4882a593Smuzhiyun struct drm_framebuffer *fb = state->base.fb;
602*4882a593Smuzhiyun const struct drm_display_mode *mode;
603*4882a593Smuzhiyun struct drm_crtc_state *crtc_state;
604*4882a593Smuzhiyun int ret;
605*4882a593Smuzhiyun int i;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if (!state->base.crtc || WARN_ON(!fb))
608*4882a593Smuzhiyun return 0;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun crtc_state = drm_atomic_get_existing_crtc_state(s->state, s->crtc);
611*4882a593Smuzhiyun mode = &crtc_state->adjusted_mode;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun ret = drm_atomic_helper_check_plane_state(s, crtc_state,
614*4882a593Smuzhiyun (1 << 16) / 2048,
615*4882a593Smuzhiyun INT_MAX, true, true);
616*4882a593Smuzhiyun if (ret || !s->visible)
617*4882a593Smuzhiyun return ret;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun state->src_x = s->src.x1;
620*4882a593Smuzhiyun state->src_y = s->src.y1;
621*4882a593Smuzhiyun state->src_w = drm_rect_width(&s->src);
622*4882a593Smuzhiyun state->src_h = drm_rect_height(&s->src);
623*4882a593Smuzhiyun state->crtc_x = s->dst.x1;
624*4882a593Smuzhiyun state->crtc_y = s->dst.y1;
625*4882a593Smuzhiyun state->crtc_w = drm_rect_width(&s->dst);
626*4882a593Smuzhiyun state->crtc_h = drm_rect_height(&s->dst);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun if ((state->src_x | state->src_y | state->src_w | state->src_h) &
629*4882a593Smuzhiyun SUBPIXEL_MASK)
630*4882a593Smuzhiyun return -EINVAL;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun state->src_x >>= 16;
633*4882a593Smuzhiyun state->src_y >>= 16;
634*4882a593Smuzhiyun state->src_w >>= 16;
635*4882a593Smuzhiyun state->src_h >>= 16;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun state->nplanes = fb->format->num_planes;
638*4882a593Smuzhiyun if (state->nplanes > ATMEL_HLCDC_LAYER_MAX_PLANES)
639*4882a593Smuzhiyun return -EINVAL;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun for (i = 0; i < state->nplanes; i++) {
642*4882a593Smuzhiyun unsigned int offset = 0;
643*4882a593Smuzhiyun int xdiv = i ? fb->format->hsub : 1;
644*4882a593Smuzhiyun int ydiv = i ? fb->format->vsub : 1;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun state->bpp[i] = fb->format->cpp[i];
647*4882a593Smuzhiyun if (!state->bpp[i])
648*4882a593Smuzhiyun return -EINVAL;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun switch (state->base.rotation & DRM_MODE_ROTATE_MASK) {
651*4882a593Smuzhiyun case DRM_MODE_ROTATE_90:
652*4882a593Smuzhiyun offset = (state->src_y / ydiv) *
653*4882a593Smuzhiyun fb->pitches[i];
654*4882a593Smuzhiyun offset += ((state->src_x + state->src_w - 1) /
655*4882a593Smuzhiyun xdiv) * state->bpp[i];
656*4882a593Smuzhiyun state->xstride[i] = -(((state->src_h - 1) / ydiv) *
657*4882a593Smuzhiyun fb->pitches[i]) -
658*4882a593Smuzhiyun (2 * state->bpp[i]);
659*4882a593Smuzhiyun state->pstride[i] = fb->pitches[i] - state->bpp[i];
660*4882a593Smuzhiyun break;
661*4882a593Smuzhiyun case DRM_MODE_ROTATE_180:
662*4882a593Smuzhiyun offset = ((state->src_y + state->src_h - 1) /
663*4882a593Smuzhiyun ydiv) * fb->pitches[i];
664*4882a593Smuzhiyun offset += ((state->src_x + state->src_w - 1) /
665*4882a593Smuzhiyun xdiv) * state->bpp[i];
666*4882a593Smuzhiyun state->xstride[i] = ((((state->src_w - 1) / xdiv) - 1) *
667*4882a593Smuzhiyun state->bpp[i]) - fb->pitches[i];
668*4882a593Smuzhiyun state->pstride[i] = -2 * state->bpp[i];
669*4882a593Smuzhiyun break;
670*4882a593Smuzhiyun case DRM_MODE_ROTATE_270:
671*4882a593Smuzhiyun offset = ((state->src_y + state->src_h - 1) /
672*4882a593Smuzhiyun ydiv) * fb->pitches[i];
673*4882a593Smuzhiyun offset += (state->src_x / xdiv) * state->bpp[i];
674*4882a593Smuzhiyun state->xstride[i] = ((state->src_h - 1) / ydiv) *
675*4882a593Smuzhiyun fb->pitches[i];
676*4882a593Smuzhiyun state->pstride[i] = -fb->pitches[i] - state->bpp[i];
677*4882a593Smuzhiyun break;
678*4882a593Smuzhiyun case DRM_MODE_ROTATE_0:
679*4882a593Smuzhiyun default:
680*4882a593Smuzhiyun offset = (state->src_y / ydiv) * fb->pitches[i];
681*4882a593Smuzhiyun offset += (state->src_x / xdiv) * state->bpp[i];
682*4882a593Smuzhiyun state->xstride[i] = fb->pitches[i] -
683*4882a593Smuzhiyun ((state->src_w / xdiv) *
684*4882a593Smuzhiyun state->bpp[i]);
685*4882a593Smuzhiyun state->pstride[i] = 0;
686*4882a593Smuzhiyun break;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun state->offsets[i] = offset + fb->offsets[i];
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /*
693*4882a593Smuzhiyun * Swap width and size in case of 90 or 270 degrees rotation
694*4882a593Smuzhiyun */
695*4882a593Smuzhiyun if (drm_rotation_90_or_270(state->base.rotation)) {
696*4882a593Smuzhiyun swap(state->src_w, state->src_h);
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun if (!desc->layout.size &&
700*4882a593Smuzhiyun (mode->hdisplay != state->crtc_w ||
701*4882a593Smuzhiyun mode->vdisplay != state->crtc_h))
702*4882a593Smuzhiyun return -EINVAL;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun if ((state->crtc_h != state->src_h || state->crtc_w != state->src_w) &&
705*4882a593Smuzhiyun (!desc->layout.memsize ||
706*4882a593Smuzhiyun state->base.fb->format->has_alpha))
707*4882a593Smuzhiyun return -EINVAL;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun return 0;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
atmel_hlcdc_plane_atomic_disable(struct drm_plane * p,struct drm_plane_state * old_state)712*4882a593Smuzhiyun static void atmel_hlcdc_plane_atomic_disable(struct drm_plane *p,
713*4882a593Smuzhiyun struct drm_plane_state *old_state)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun struct atmel_hlcdc_plane *plane = drm_plane_to_atmel_hlcdc_plane(p);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /* Disable interrupts */
718*4882a593Smuzhiyun atmel_hlcdc_layer_write_reg(&plane->layer, ATMEL_HLCDC_LAYER_IDR,
719*4882a593Smuzhiyun 0xffffffff);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun /* Disable the layer */
722*4882a593Smuzhiyun atmel_hlcdc_layer_write_reg(&plane->layer, ATMEL_HLCDC_LAYER_CHDR,
723*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_RST |
724*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_A2Q |
725*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_UPDATE);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun /* Clear all pending interrupts */
728*4882a593Smuzhiyun atmel_hlcdc_layer_read_reg(&plane->layer, ATMEL_HLCDC_LAYER_ISR);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
atmel_hlcdc_plane_atomic_update(struct drm_plane * p,struct drm_plane_state * old_s)731*4882a593Smuzhiyun static void atmel_hlcdc_plane_atomic_update(struct drm_plane *p,
732*4882a593Smuzhiyun struct drm_plane_state *old_s)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun struct atmel_hlcdc_plane *plane = drm_plane_to_atmel_hlcdc_plane(p);
735*4882a593Smuzhiyun struct atmel_hlcdc_plane_state *state =
736*4882a593Smuzhiyun drm_plane_state_to_atmel_hlcdc_plane_state(p->state);
737*4882a593Smuzhiyun u32 sr;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun if (!p->state->crtc || !p->state->fb)
740*4882a593Smuzhiyun return;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun if (!state->base.visible) {
743*4882a593Smuzhiyun atmel_hlcdc_plane_atomic_disable(p, old_s);
744*4882a593Smuzhiyun return;
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun atmel_hlcdc_plane_update_pos_and_size(plane, state);
748*4882a593Smuzhiyun atmel_hlcdc_plane_update_general_settings(plane, state);
749*4882a593Smuzhiyun atmel_hlcdc_plane_update_format(plane, state);
750*4882a593Smuzhiyun atmel_hlcdc_plane_update_clut(plane, state);
751*4882a593Smuzhiyun atmel_hlcdc_plane_update_buffers(plane, state);
752*4882a593Smuzhiyun atmel_hlcdc_plane_update_disc_area(plane, state);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun /* Enable the overrun interrupts. */
755*4882a593Smuzhiyun atmel_hlcdc_layer_write_reg(&plane->layer, ATMEL_HLCDC_LAYER_IER,
756*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_OVR_IRQ(0) |
757*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_OVR_IRQ(1) |
758*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_OVR_IRQ(2));
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* Apply the new config at the next SOF event. */
761*4882a593Smuzhiyun sr = atmel_hlcdc_layer_read_reg(&plane->layer, ATMEL_HLCDC_LAYER_CHSR);
762*4882a593Smuzhiyun atmel_hlcdc_layer_write_reg(&plane->layer, ATMEL_HLCDC_LAYER_CHER,
763*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_UPDATE |
764*4882a593Smuzhiyun (sr & ATMEL_HLCDC_LAYER_EN ?
765*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_A2Q : ATMEL_HLCDC_LAYER_EN));
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
atmel_hlcdc_plane_init_properties(struct atmel_hlcdc_plane * plane)768*4882a593Smuzhiyun static int atmel_hlcdc_plane_init_properties(struct atmel_hlcdc_plane *plane)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun const struct atmel_hlcdc_layer_desc *desc = plane->layer.desc;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun if (desc->type == ATMEL_HLCDC_OVERLAY_LAYER ||
773*4882a593Smuzhiyun desc->type == ATMEL_HLCDC_CURSOR_LAYER) {
774*4882a593Smuzhiyun int ret;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun ret = drm_plane_create_alpha_property(&plane->base);
777*4882a593Smuzhiyun if (ret)
778*4882a593Smuzhiyun return ret;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun if (desc->layout.xstride[0] && desc->layout.pstride[0]) {
782*4882a593Smuzhiyun int ret;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun ret = drm_plane_create_rotation_property(&plane->base,
785*4882a593Smuzhiyun DRM_MODE_ROTATE_0,
786*4882a593Smuzhiyun DRM_MODE_ROTATE_0 |
787*4882a593Smuzhiyun DRM_MODE_ROTATE_90 |
788*4882a593Smuzhiyun DRM_MODE_ROTATE_180 |
789*4882a593Smuzhiyun DRM_MODE_ROTATE_270);
790*4882a593Smuzhiyun if (ret)
791*4882a593Smuzhiyun return ret;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun if (desc->layout.csc) {
795*4882a593Smuzhiyun /*
796*4882a593Smuzhiyun * TODO: decare a "yuv-to-rgb-conv-factors" property to let
797*4882a593Smuzhiyun * userspace modify these factors (using a BLOB property ?).
798*4882a593Smuzhiyun */
799*4882a593Smuzhiyun atmel_hlcdc_layer_write_cfg(&plane->layer,
800*4882a593Smuzhiyun desc->layout.csc,
801*4882a593Smuzhiyun 0x4c900091);
802*4882a593Smuzhiyun atmel_hlcdc_layer_write_cfg(&plane->layer,
803*4882a593Smuzhiyun desc->layout.csc + 1,
804*4882a593Smuzhiyun 0x7a5f5090);
805*4882a593Smuzhiyun atmel_hlcdc_layer_write_cfg(&plane->layer,
806*4882a593Smuzhiyun desc->layout.csc + 2,
807*4882a593Smuzhiyun 0x40040890);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun return 0;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
atmel_hlcdc_plane_irq(struct atmel_hlcdc_plane * plane)813*4882a593Smuzhiyun void atmel_hlcdc_plane_irq(struct atmel_hlcdc_plane *plane)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun const struct atmel_hlcdc_layer_desc *desc = plane->layer.desc;
816*4882a593Smuzhiyun u32 isr;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun isr = atmel_hlcdc_layer_read_reg(&plane->layer, ATMEL_HLCDC_LAYER_ISR);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun /*
821*4882a593Smuzhiyun * There's not much we can do in case of overrun except informing
822*4882a593Smuzhiyun * the user. However, we are in interrupt context here, hence the
823*4882a593Smuzhiyun * use of dev_dbg().
824*4882a593Smuzhiyun */
825*4882a593Smuzhiyun if (isr &
826*4882a593Smuzhiyun (ATMEL_HLCDC_LAYER_OVR_IRQ(0) | ATMEL_HLCDC_LAYER_OVR_IRQ(1) |
827*4882a593Smuzhiyun ATMEL_HLCDC_LAYER_OVR_IRQ(2)))
828*4882a593Smuzhiyun dev_dbg(plane->base.dev->dev, "overrun on plane %s\n",
829*4882a593Smuzhiyun desc->name);
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun static const struct drm_plane_helper_funcs atmel_hlcdc_layer_plane_helper_funcs = {
833*4882a593Smuzhiyun .atomic_check = atmel_hlcdc_plane_atomic_check,
834*4882a593Smuzhiyun .atomic_update = atmel_hlcdc_plane_atomic_update,
835*4882a593Smuzhiyun .atomic_disable = atmel_hlcdc_plane_atomic_disable,
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun
atmel_hlcdc_plane_alloc_dscrs(struct drm_plane * p,struct atmel_hlcdc_plane_state * state)838*4882a593Smuzhiyun static int atmel_hlcdc_plane_alloc_dscrs(struct drm_plane *p,
839*4882a593Smuzhiyun struct atmel_hlcdc_plane_state *state)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun struct atmel_hlcdc_dc *dc = p->dev->dev_private;
842*4882a593Smuzhiyun int i;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(state->dscrs); i++) {
845*4882a593Smuzhiyun struct atmel_hlcdc_dma_channel_dscr *dscr;
846*4882a593Smuzhiyun dma_addr_t dscr_dma;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun dscr = dma_pool_alloc(dc->dscrpool, GFP_KERNEL, &dscr_dma);
849*4882a593Smuzhiyun if (!dscr)
850*4882a593Smuzhiyun goto err;
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun dscr->addr = 0;
853*4882a593Smuzhiyun dscr->next = dscr_dma;
854*4882a593Smuzhiyun dscr->self = dscr_dma;
855*4882a593Smuzhiyun dscr->ctrl = ATMEL_HLCDC_LAYER_DFETCH;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun state->dscrs[i] = dscr;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun return 0;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun err:
863*4882a593Smuzhiyun for (i--; i >= 0; i--) {
864*4882a593Smuzhiyun dma_pool_free(dc->dscrpool, state->dscrs[i],
865*4882a593Smuzhiyun state->dscrs[i]->self);
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun return -ENOMEM;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
atmel_hlcdc_plane_reset(struct drm_plane * p)871*4882a593Smuzhiyun static void atmel_hlcdc_plane_reset(struct drm_plane *p)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun struct atmel_hlcdc_plane_state *state;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun if (p->state) {
876*4882a593Smuzhiyun state = drm_plane_state_to_atmel_hlcdc_plane_state(p->state);
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun if (state->base.fb)
879*4882a593Smuzhiyun drm_framebuffer_put(state->base.fb);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun kfree(state);
882*4882a593Smuzhiyun p->state = NULL;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun state = kzalloc(sizeof(*state), GFP_KERNEL);
886*4882a593Smuzhiyun if (state) {
887*4882a593Smuzhiyun if (atmel_hlcdc_plane_alloc_dscrs(p, state)) {
888*4882a593Smuzhiyun kfree(state);
889*4882a593Smuzhiyun dev_err(p->dev->dev,
890*4882a593Smuzhiyun "Failed to allocate initial plane state\n");
891*4882a593Smuzhiyun return;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun __drm_atomic_helper_plane_reset(p, &state->base);
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun static struct drm_plane_state *
atmel_hlcdc_plane_atomic_duplicate_state(struct drm_plane * p)898*4882a593Smuzhiyun atmel_hlcdc_plane_atomic_duplicate_state(struct drm_plane *p)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun struct atmel_hlcdc_plane_state *state =
901*4882a593Smuzhiyun drm_plane_state_to_atmel_hlcdc_plane_state(p->state);
902*4882a593Smuzhiyun struct atmel_hlcdc_plane_state *copy;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun copy = kmemdup(state, sizeof(*state), GFP_KERNEL);
905*4882a593Smuzhiyun if (!copy)
906*4882a593Smuzhiyun return NULL;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun if (atmel_hlcdc_plane_alloc_dscrs(p, copy)) {
909*4882a593Smuzhiyun kfree(copy);
910*4882a593Smuzhiyun return NULL;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun if (copy->base.fb)
914*4882a593Smuzhiyun drm_framebuffer_get(copy->base.fb);
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun return ©->base;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
atmel_hlcdc_plane_atomic_destroy_state(struct drm_plane * p,struct drm_plane_state * s)919*4882a593Smuzhiyun static void atmel_hlcdc_plane_atomic_destroy_state(struct drm_plane *p,
920*4882a593Smuzhiyun struct drm_plane_state *s)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun struct atmel_hlcdc_plane_state *state =
923*4882a593Smuzhiyun drm_plane_state_to_atmel_hlcdc_plane_state(s);
924*4882a593Smuzhiyun struct atmel_hlcdc_dc *dc = p->dev->dev_private;
925*4882a593Smuzhiyun int i;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(state->dscrs); i++) {
928*4882a593Smuzhiyun dma_pool_free(dc->dscrpool, state->dscrs[i],
929*4882a593Smuzhiyun state->dscrs[i]->self);
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun if (s->fb)
933*4882a593Smuzhiyun drm_framebuffer_put(s->fb);
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun kfree(state);
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun static const struct drm_plane_funcs layer_plane_funcs = {
939*4882a593Smuzhiyun .update_plane = drm_atomic_helper_update_plane,
940*4882a593Smuzhiyun .disable_plane = drm_atomic_helper_disable_plane,
941*4882a593Smuzhiyun .destroy = drm_plane_cleanup,
942*4882a593Smuzhiyun .reset = atmel_hlcdc_plane_reset,
943*4882a593Smuzhiyun .atomic_duplicate_state = atmel_hlcdc_plane_atomic_duplicate_state,
944*4882a593Smuzhiyun .atomic_destroy_state = atmel_hlcdc_plane_atomic_destroy_state,
945*4882a593Smuzhiyun };
946*4882a593Smuzhiyun
atmel_hlcdc_plane_create(struct drm_device * dev,const struct atmel_hlcdc_layer_desc * desc)947*4882a593Smuzhiyun static int atmel_hlcdc_plane_create(struct drm_device *dev,
948*4882a593Smuzhiyun const struct atmel_hlcdc_layer_desc *desc)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun struct atmel_hlcdc_dc *dc = dev->dev_private;
951*4882a593Smuzhiyun struct atmel_hlcdc_plane *plane;
952*4882a593Smuzhiyun enum drm_plane_type type;
953*4882a593Smuzhiyun int ret;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun plane = devm_kzalloc(dev->dev, sizeof(*plane), GFP_KERNEL);
956*4882a593Smuzhiyun if (!plane)
957*4882a593Smuzhiyun return -ENOMEM;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun atmel_hlcdc_layer_init(&plane->layer, desc, dc->hlcdc->regmap);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun if (desc->type == ATMEL_HLCDC_BASE_LAYER)
962*4882a593Smuzhiyun type = DRM_PLANE_TYPE_PRIMARY;
963*4882a593Smuzhiyun else if (desc->type == ATMEL_HLCDC_CURSOR_LAYER)
964*4882a593Smuzhiyun type = DRM_PLANE_TYPE_CURSOR;
965*4882a593Smuzhiyun else
966*4882a593Smuzhiyun type = DRM_PLANE_TYPE_OVERLAY;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun ret = drm_universal_plane_init(dev, &plane->base, 0,
969*4882a593Smuzhiyun &layer_plane_funcs,
970*4882a593Smuzhiyun desc->formats->formats,
971*4882a593Smuzhiyun desc->formats->nformats,
972*4882a593Smuzhiyun NULL, type, NULL);
973*4882a593Smuzhiyun if (ret)
974*4882a593Smuzhiyun return ret;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun drm_plane_helper_add(&plane->base,
977*4882a593Smuzhiyun &atmel_hlcdc_layer_plane_helper_funcs);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun /* Set default property values*/
980*4882a593Smuzhiyun ret = atmel_hlcdc_plane_init_properties(plane);
981*4882a593Smuzhiyun if (ret)
982*4882a593Smuzhiyun return ret;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun dc->layers[desc->id] = &plane->layer;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun return 0;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
atmel_hlcdc_create_planes(struct drm_device * dev)989*4882a593Smuzhiyun int atmel_hlcdc_create_planes(struct drm_device *dev)
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun struct atmel_hlcdc_dc *dc = dev->dev_private;
992*4882a593Smuzhiyun const struct atmel_hlcdc_layer_desc *descs = dc->desc->layers;
993*4882a593Smuzhiyun int nlayers = dc->desc->nlayers;
994*4882a593Smuzhiyun int i, ret;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun dc->dscrpool = dmam_pool_create("atmel-hlcdc-dscr", dev->dev,
997*4882a593Smuzhiyun sizeof(struct atmel_hlcdc_dma_channel_dscr),
998*4882a593Smuzhiyun sizeof(u64), 0);
999*4882a593Smuzhiyun if (!dc->dscrpool)
1000*4882a593Smuzhiyun return -ENOMEM;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun for (i = 0; i < nlayers; i++) {
1003*4882a593Smuzhiyun if (descs[i].type != ATMEL_HLCDC_BASE_LAYER &&
1004*4882a593Smuzhiyun descs[i].type != ATMEL_HLCDC_OVERLAY_LAYER &&
1005*4882a593Smuzhiyun descs[i].type != ATMEL_HLCDC_CURSOR_LAYER)
1006*4882a593Smuzhiyun continue;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun ret = atmel_hlcdc_plane_create(dev, &descs[i]);
1009*4882a593Smuzhiyun if (ret)
1010*4882a593Smuzhiyun return ret;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun return 0;
1014*4882a593Smuzhiyun }
1015