xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/atmel-hlcdc/atmel_hlcdc_dc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2014 Traphandler
4*4882a593Smuzhiyun  * Copyright (C) 2014 Free Electrons
5*4882a593Smuzhiyun  * Copyright (C) 2014 Atmel
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Jean-Jacques Hiblot <jjhiblot@traphandler.com>
8*4882a593Smuzhiyun  * Author: Boris BREZILLON <boris.brezillon@free-electrons.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef DRM_ATMEL_HLCDC_H
12*4882a593Smuzhiyun #define DRM_ATMEL_HLCDC_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <drm/drm_plane.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_CHER			0x0
19*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_CHDR			0x4
20*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_CHSR			0x8
21*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_EN			BIT(0)
22*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_UPDATE		BIT(1)
23*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_A2Q			BIT(2)
24*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_RST			BIT(8)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_IER			0xc
27*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_IDR			0x10
28*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_IMR			0x14
29*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_ISR			0x18
30*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DFETCH		BIT(0)
31*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_LFETCH		BIT(1)
32*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DMA_IRQ(p)		BIT(2 + (8 * (p)))
33*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DSCR_IRQ(p)		BIT(3 + (8 * (p)))
34*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_ADD_IRQ(p)		BIT(4 + (8 * (p)))
35*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DONE_IRQ(p)		BIT(5 + (8 * (p)))
36*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_OVR_IRQ(p)		BIT(6 + (8 * (p)))
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_PLANE_HEAD(p)		(((p) * 0x10) + 0x1c)
39*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_PLANE_ADDR(p)		(((p) * 0x10) + 0x20)
40*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_PLANE_CTRL(p)		(((p) * 0x10) + 0x24)
41*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_PLANE_NEXT(p)		(((p) * 0x10) + 0x28)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DMA_CFG		0
44*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DMA_SIF		BIT(0)
45*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DMA_BLEN_MASK		GENMASK(5, 4)
46*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DMA_BLEN_SINGLE	(0 << 4)
47*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DMA_BLEN_INCR4	(1 << 4)
48*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DMA_BLEN_INCR8	(2 << 4)
49*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DMA_BLEN_INCR16	(3 << 4)
50*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DMA_DLBO		BIT(8)
51*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DMA_ROTDIS		BIT(12)
52*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DMA_LOCKDIS		BIT(13)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_FORMAT_CFG		1
55*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_RGB			(0 << 0)
56*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_CLUT			(1 << 0)
57*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_YUV			(2 << 0)
58*4882a593Smuzhiyun #define ATMEL_HLCDC_RGB_MODE(m)			\
59*4882a593Smuzhiyun 	(ATMEL_HLCDC_LAYER_RGB | (((m) & 0xf) << 4))
60*4882a593Smuzhiyun #define ATMEL_HLCDC_CLUT_MODE(m)		\
61*4882a593Smuzhiyun 	(ATMEL_HLCDC_LAYER_CLUT | (((m) & 0x3) << 8))
62*4882a593Smuzhiyun #define ATMEL_HLCDC_YUV_MODE(m)			\
63*4882a593Smuzhiyun 	(ATMEL_HLCDC_LAYER_YUV | (((m) & 0xf) << 12))
64*4882a593Smuzhiyun #define ATMEL_HLCDC_YUV422ROT			BIT(16)
65*4882a593Smuzhiyun #define ATMEL_HLCDC_YUV422SWP			BIT(17)
66*4882a593Smuzhiyun #define ATMEL_HLCDC_DSCALEOPT			BIT(20)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define ATMEL_HLCDC_C1_MODE			ATMEL_HLCDC_CLUT_MODE(0)
69*4882a593Smuzhiyun #define ATMEL_HLCDC_C2_MODE			ATMEL_HLCDC_CLUT_MODE(1)
70*4882a593Smuzhiyun #define ATMEL_HLCDC_C4_MODE			ATMEL_HLCDC_CLUT_MODE(2)
71*4882a593Smuzhiyun #define ATMEL_HLCDC_C8_MODE			ATMEL_HLCDC_CLUT_MODE(3)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define ATMEL_HLCDC_XRGB4444_MODE		ATMEL_HLCDC_RGB_MODE(0)
74*4882a593Smuzhiyun #define ATMEL_HLCDC_ARGB4444_MODE		ATMEL_HLCDC_RGB_MODE(1)
75*4882a593Smuzhiyun #define ATMEL_HLCDC_RGBA4444_MODE		ATMEL_HLCDC_RGB_MODE(2)
76*4882a593Smuzhiyun #define ATMEL_HLCDC_RGB565_MODE			ATMEL_HLCDC_RGB_MODE(3)
77*4882a593Smuzhiyun #define ATMEL_HLCDC_ARGB1555_MODE		ATMEL_HLCDC_RGB_MODE(4)
78*4882a593Smuzhiyun #define ATMEL_HLCDC_XRGB8888_MODE		ATMEL_HLCDC_RGB_MODE(9)
79*4882a593Smuzhiyun #define ATMEL_HLCDC_RGB888_MODE			ATMEL_HLCDC_RGB_MODE(10)
80*4882a593Smuzhiyun #define ATMEL_HLCDC_ARGB8888_MODE		ATMEL_HLCDC_RGB_MODE(12)
81*4882a593Smuzhiyun #define ATMEL_HLCDC_RGBA8888_MODE		ATMEL_HLCDC_RGB_MODE(13)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define ATMEL_HLCDC_AYUV_MODE			ATMEL_HLCDC_YUV_MODE(0)
84*4882a593Smuzhiyun #define ATMEL_HLCDC_YUYV_MODE			ATMEL_HLCDC_YUV_MODE(1)
85*4882a593Smuzhiyun #define ATMEL_HLCDC_UYVY_MODE			ATMEL_HLCDC_YUV_MODE(2)
86*4882a593Smuzhiyun #define ATMEL_HLCDC_YVYU_MODE			ATMEL_HLCDC_YUV_MODE(3)
87*4882a593Smuzhiyun #define ATMEL_HLCDC_VYUY_MODE			ATMEL_HLCDC_YUV_MODE(4)
88*4882a593Smuzhiyun #define ATMEL_HLCDC_NV61_MODE			ATMEL_HLCDC_YUV_MODE(5)
89*4882a593Smuzhiyun #define ATMEL_HLCDC_YUV422_MODE			ATMEL_HLCDC_YUV_MODE(6)
90*4882a593Smuzhiyun #define ATMEL_HLCDC_NV21_MODE			ATMEL_HLCDC_YUV_MODE(7)
91*4882a593Smuzhiyun #define ATMEL_HLCDC_YUV420_MODE			ATMEL_HLCDC_YUV_MODE(8)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_POS(x, y)		((x) | ((y) << 16))
94*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_SIZE(w, h)		(((w) - 1) | (((h) - 1) << 16))
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_CRKEY			BIT(0)
97*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_INV			BIT(1)
98*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_ITER2BL		BIT(2)
99*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_ITER			BIT(3)
100*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_REVALPHA		BIT(4)
101*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_GAEN			BIT(5)
102*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_LAEN			BIT(6)
103*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_OVR			BIT(7)
104*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DMA			BIT(8)
105*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_REP			BIT(9)
106*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DSTKEY		BIT(10)
107*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DISCEN		BIT(11)
108*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_GA_SHIFT		16
109*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_GA_MASK		\
110*4882a593Smuzhiyun 	GENMASK(23, ATMEL_HLCDC_LAYER_GA_SHIFT)
111*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_GA(x)			\
112*4882a593Smuzhiyun 	((x) << ATMEL_HLCDC_LAYER_GA_SHIFT)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DISC_POS(x, y)	((x) | ((y) << 16))
115*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_DISC_SIZE(w, h)	(((w) - 1) | (((h) - 1) << 16))
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_SCALER_FACTORS(x, y)	((x) | ((y) << 16))
118*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_SCALER_ENABLE		BIT(31)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_MAX_PLANES		3
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define ATMEL_HLCDC_DMA_CHANNEL_DSCR_RESERVED	BIT(0)
123*4882a593Smuzhiyun #define ATMEL_HLCDC_DMA_CHANNEL_DSCR_LOADED	BIT(1)
124*4882a593Smuzhiyun #define ATMEL_HLCDC_DMA_CHANNEL_DSCR_DONE	BIT(2)
125*4882a593Smuzhiyun #define ATMEL_HLCDC_DMA_CHANNEL_DSCR_OVERRUN	BIT(3)
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define ATMEL_HLCDC_CLUT_SIZE			256
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define ATMEL_HLCDC_MAX_LAYERS			6
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /**
132*4882a593Smuzhiyun  * Atmel HLCDC Layer registers layout structure
133*4882a593Smuzhiyun  *
134*4882a593Smuzhiyun  * Each HLCDC layer has its own register organization and a given register
135*4882a593Smuzhiyun  * can be placed differently on 2 different layers depending on its
136*4882a593Smuzhiyun  * capabilities.
137*4882a593Smuzhiyun  * This structure stores common registers layout for a given layer and is
138*4882a593Smuzhiyun  * used by HLCDC layer code to choose the appropriate register to write to
139*4882a593Smuzhiyun  * or to read from.
140*4882a593Smuzhiyun  *
141*4882a593Smuzhiyun  * For all fields, a value of zero means "unsupported".
142*4882a593Smuzhiyun  *
143*4882a593Smuzhiyun  * See Atmel's datasheet for a detailled description of these registers.
144*4882a593Smuzhiyun  *
145*4882a593Smuzhiyun  * @xstride: xstride registers
146*4882a593Smuzhiyun  * @pstride: pstride registers
147*4882a593Smuzhiyun  * @pos: position register
148*4882a593Smuzhiyun  * @size: displayed size register
149*4882a593Smuzhiyun  * @memsize: memory size register
150*4882a593Smuzhiyun  * @default_color: default color register
151*4882a593Smuzhiyun  * @chroma_key: chroma key register
152*4882a593Smuzhiyun  * @chroma_key_mask: chroma key mask register
153*4882a593Smuzhiyun  * @general_config: general layer config register
154*4882a593Smuzhiyun  * @sacler_config: scaler factors register
155*4882a593Smuzhiyun  * @phicoeffs: X/Y PHI coefficient registers
156*4882a593Smuzhiyun  * @disc_pos: discard area position register
157*4882a593Smuzhiyun  * @disc_size: discard area size register
158*4882a593Smuzhiyun  * @csc: color space conversion register
159*4882a593Smuzhiyun  */
160*4882a593Smuzhiyun struct atmel_hlcdc_layer_cfg_layout {
161*4882a593Smuzhiyun 	int xstride[ATMEL_HLCDC_LAYER_MAX_PLANES];
162*4882a593Smuzhiyun 	int pstride[ATMEL_HLCDC_LAYER_MAX_PLANES];
163*4882a593Smuzhiyun 	int pos;
164*4882a593Smuzhiyun 	int size;
165*4882a593Smuzhiyun 	int memsize;
166*4882a593Smuzhiyun 	int default_color;
167*4882a593Smuzhiyun 	int chroma_key;
168*4882a593Smuzhiyun 	int chroma_key_mask;
169*4882a593Smuzhiyun 	int general_config;
170*4882a593Smuzhiyun 	int scaler_config;
171*4882a593Smuzhiyun 	struct {
172*4882a593Smuzhiyun 		int x;
173*4882a593Smuzhiyun 		int y;
174*4882a593Smuzhiyun 	} phicoeffs;
175*4882a593Smuzhiyun 	int disc_pos;
176*4882a593Smuzhiyun 	int disc_size;
177*4882a593Smuzhiyun 	int csc;
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /**
181*4882a593Smuzhiyun  * Atmel HLCDC DMA descriptor structure
182*4882a593Smuzhiyun  *
183*4882a593Smuzhiyun  * This structure is used by the HLCDC DMA engine to schedule a DMA transfer.
184*4882a593Smuzhiyun  *
185*4882a593Smuzhiyun  * The structure fields must remain in this specific order, because they're
186*4882a593Smuzhiyun  * used by the HLCDC DMA engine, which expect them in this order.
187*4882a593Smuzhiyun  * HLCDC DMA descriptors must be aligned on 64 bits.
188*4882a593Smuzhiyun  *
189*4882a593Smuzhiyun  * @addr: buffer DMA address
190*4882a593Smuzhiyun  * @ctrl: DMA transfer options
191*4882a593Smuzhiyun  * @next: next DMA descriptor to fetch
192*4882a593Smuzhiyun  * @self: descriptor DMA address
193*4882a593Smuzhiyun  */
194*4882a593Smuzhiyun struct atmel_hlcdc_dma_channel_dscr {
195*4882a593Smuzhiyun 	dma_addr_t addr;
196*4882a593Smuzhiyun 	u32 ctrl;
197*4882a593Smuzhiyun 	dma_addr_t next;
198*4882a593Smuzhiyun 	dma_addr_t self;
199*4882a593Smuzhiyun } __aligned(sizeof(u64));
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /**
202*4882a593Smuzhiyun  * Atmel HLCDC layer types
203*4882a593Smuzhiyun  */
204*4882a593Smuzhiyun enum atmel_hlcdc_layer_type {
205*4882a593Smuzhiyun 	ATMEL_HLCDC_NO_LAYER,
206*4882a593Smuzhiyun 	ATMEL_HLCDC_BASE_LAYER,
207*4882a593Smuzhiyun 	ATMEL_HLCDC_OVERLAY_LAYER,
208*4882a593Smuzhiyun 	ATMEL_HLCDC_CURSOR_LAYER,
209*4882a593Smuzhiyun 	ATMEL_HLCDC_PP_LAYER,
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /**
213*4882a593Smuzhiyun  * Atmel HLCDC Supported formats structure
214*4882a593Smuzhiyun  *
215*4882a593Smuzhiyun  * This structure list all the formats supported by a given layer.
216*4882a593Smuzhiyun  *
217*4882a593Smuzhiyun  * @nformats: number of supported formats
218*4882a593Smuzhiyun  * @formats: supported formats
219*4882a593Smuzhiyun  */
220*4882a593Smuzhiyun struct atmel_hlcdc_formats {
221*4882a593Smuzhiyun 	int nformats;
222*4882a593Smuzhiyun 	u32 *formats;
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /**
226*4882a593Smuzhiyun  * Atmel HLCDC Layer description structure
227*4882a593Smuzhiyun  *
228*4882a593Smuzhiyun  * This structure describes the capabilities provided by a given layer.
229*4882a593Smuzhiyun  *
230*4882a593Smuzhiyun  * @name: layer name
231*4882a593Smuzhiyun  * @type: layer type
232*4882a593Smuzhiyun  * @id: layer id
233*4882a593Smuzhiyun  * @regs_offset: offset of the layer registers from the HLCDC registers base
234*4882a593Smuzhiyun  * @cfgs_offset: CFGX registers offset from the layer registers base
235*4882a593Smuzhiyun  * @formats: supported formats
236*4882a593Smuzhiyun  * @layout: config registers layout
237*4882a593Smuzhiyun  * @max_width: maximum width supported by this layer (0 means unlimited)
238*4882a593Smuzhiyun  * @max_height: maximum height supported by this layer (0 means unlimited)
239*4882a593Smuzhiyun  */
240*4882a593Smuzhiyun struct atmel_hlcdc_layer_desc {
241*4882a593Smuzhiyun 	const char *name;
242*4882a593Smuzhiyun 	enum atmel_hlcdc_layer_type type;
243*4882a593Smuzhiyun 	int id;
244*4882a593Smuzhiyun 	int regs_offset;
245*4882a593Smuzhiyun 	int cfgs_offset;
246*4882a593Smuzhiyun 	int clut_offset;
247*4882a593Smuzhiyun 	struct atmel_hlcdc_formats *formats;
248*4882a593Smuzhiyun 	struct atmel_hlcdc_layer_cfg_layout layout;
249*4882a593Smuzhiyun 	int max_width;
250*4882a593Smuzhiyun 	int max_height;
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /**
254*4882a593Smuzhiyun  * Atmel HLCDC Layer.
255*4882a593Smuzhiyun  *
256*4882a593Smuzhiyun  * A layer can be a DRM plane of a post processing layer used to render
257*4882a593Smuzhiyun  * HLCDC composition into memory.
258*4882a593Smuzhiyun  *
259*4882a593Smuzhiyun  * @desc: layer description
260*4882a593Smuzhiyun  * @regmap: pointer to the HLCDC regmap
261*4882a593Smuzhiyun  */
262*4882a593Smuzhiyun struct atmel_hlcdc_layer {
263*4882a593Smuzhiyun 	const struct atmel_hlcdc_layer_desc *desc;
264*4882a593Smuzhiyun 	struct regmap *regmap;
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /**
268*4882a593Smuzhiyun  * Atmel HLCDC Plane.
269*4882a593Smuzhiyun  *
270*4882a593Smuzhiyun  * @base: base DRM plane structure
271*4882a593Smuzhiyun  * @layer: HLCDC layer structure
272*4882a593Smuzhiyun  * @properties: pointer to the property definitions structure
273*4882a593Smuzhiyun  */
274*4882a593Smuzhiyun struct atmel_hlcdc_plane {
275*4882a593Smuzhiyun 	struct drm_plane base;
276*4882a593Smuzhiyun 	struct atmel_hlcdc_layer layer;
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun static inline struct atmel_hlcdc_plane *
drm_plane_to_atmel_hlcdc_plane(struct drm_plane * p)280*4882a593Smuzhiyun drm_plane_to_atmel_hlcdc_plane(struct drm_plane *p)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	return container_of(p, struct atmel_hlcdc_plane, base);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun static inline struct atmel_hlcdc_plane *
atmel_hlcdc_layer_to_plane(struct atmel_hlcdc_layer * layer)286*4882a593Smuzhiyun atmel_hlcdc_layer_to_plane(struct atmel_hlcdc_layer *layer)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	return container_of(layer, struct atmel_hlcdc_plane, layer);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun /**
292*4882a593Smuzhiyun  * Atmel HLCDC Display Controller description structure.
293*4882a593Smuzhiyun  *
294*4882a593Smuzhiyun  * This structure describes the HLCDC IP capabilities and depends on the
295*4882a593Smuzhiyun  * HLCDC IP version (or Atmel SoC family).
296*4882a593Smuzhiyun  *
297*4882a593Smuzhiyun  * @min_width: minimum width supported by the Display Controller
298*4882a593Smuzhiyun  * @min_height: minimum height supported by the Display Controller
299*4882a593Smuzhiyun  * @max_width: maximum width supported by the Display Controller
300*4882a593Smuzhiyun  * @max_height: maximum height supported by the Display Controller
301*4882a593Smuzhiyun  * @max_spw: maximum vertical/horizontal pulse width
302*4882a593Smuzhiyun  * @max_vpw: maximum vertical back/front porch width
303*4882a593Smuzhiyun  * @max_hpw: maximum horizontal back/front porch width
304*4882a593Smuzhiyun  * @conflicting_output_formats: true if RGBXXX output formats conflict with
305*4882a593Smuzhiyun  *				each other.
306*4882a593Smuzhiyun  * @fixed_clksrc: true if clock source is fixed
307*4882a593Smuzhiyun  * @layers: a layer description table describing available layers
308*4882a593Smuzhiyun  * @nlayers: layer description table size
309*4882a593Smuzhiyun  */
310*4882a593Smuzhiyun struct atmel_hlcdc_dc_desc {
311*4882a593Smuzhiyun 	int min_width;
312*4882a593Smuzhiyun 	int min_height;
313*4882a593Smuzhiyun 	int max_width;
314*4882a593Smuzhiyun 	int max_height;
315*4882a593Smuzhiyun 	int max_spw;
316*4882a593Smuzhiyun 	int max_vpw;
317*4882a593Smuzhiyun 	int max_hpw;
318*4882a593Smuzhiyun 	bool conflicting_output_formats;
319*4882a593Smuzhiyun 	bool fixed_clksrc;
320*4882a593Smuzhiyun 	const struct atmel_hlcdc_layer_desc *layers;
321*4882a593Smuzhiyun 	int nlayers;
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun /**
325*4882a593Smuzhiyun  * Atmel HLCDC Display Controller.
326*4882a593Smuzhiyun  *
327*4882a593Smuzhiyun  * @desc: HLCDC Display Controller description
328*4882a593Smuzhiyun  * @dscrpool: DMA coherent pool used to allocate DMA descriptors
329*4882a593Smuzhiyun  * @hlcdc: pointer to the atmel_hlcdc structure provided by the MFD device
330*4882a593Smuzhiyun  * @fbdev: framebuffer device attached to the Display Controller
331*4882a593Smuzhiyun  * @crtc: CRTC provided by the display controller
332*4882a593Smuzhiyun  * @planes: instantiated planes
333*4882a593Smuzhiyun  * @layers: active HLCDC layers
334*4882a593Smuzhiyun  * @wq: display controller workqueue
335*4882a593Smuzhiyun  * @suspend: used to store the HLCDC state when entering suspend
336*4882a593Smuzhiyun  * @commit: used for async commit handling
337*4882a593Smuzhiyun  */
338*4882a593Smuzhiyun struct atmel_hlcdc_dc {
339*4882a593Smuzhiyun 	const struct atmel_hlcdc_dc_desc *desc;
340*4882a593Smuzhiyun 	struct dma_pool *dscrpool;
341*4882a593Smuzhiyun 	struct atmel_hlcdc *hlcdc;
342*4882a593Smuzhiyun 	struct drm_crtc *crtc;
343*4882a593Smuzhiyun 	struct atmel_hlcdc_layer *layers[ATMEL_HLCDC_MAX_LAYERS];
344*4882a593Smuzhiyun 	struct workqueue_struct *wq;
345*4882a593Smuzhiyun 	struct {
346*4882a593Smuzhiyun 		u32 imr;
347*4882a593Smuzhiyun 		struct drm_atomic_state *state;
348*4882a593Smuzhiyun 	} suspend;
349*4882a593Smuzhiyun 	struct {
350*4882a593Smuzhiyun 		wait_queue_head_t wait;
351*4882a593Smuzhiyun 		bool pending;
352*4882a593Smuzhiyun 	} commit;
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun extern struct atmel_hlcdc_formats atmel_hlcdc_plane_rgb_formats;
356*4882a593Smuzhiyun extern struct atmel_hlcdc_formats atmel_hlcdc_plane_rgb_and_yuv_formats;
357*4882a593Smuzhiyun 
atmel_hlcdc_layer_write_reg(struct atmel_hlcdc_layer * layer,unsigned int reg,u32 val)358*4882a593Smuzhiyun static inline void atmel_hlcdc_layer_write_reg(struct atmel_hlcdc_layer *layer,
359*4882a593Smuzhiyun 					       unsigned int reg, u32 val)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	regmap_write(layer->regmap, layer->desc->regs_offset + reg, val);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
atmel_hlcdc_layer_read_reg(struct atmel_hlcdc_layer * layer,unsigned int reg)364*4882a593Smuzhiyun static inline u32 atmel_hlcdc_layer_read_reg(struct atmel_hlcdc_layer *layer,
365*4882a593Smuzhiyun 					     unsigned int reg)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	u32 val;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	regmap_read(layer->regmap, layer->desc->regs_offset + reg, &val);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	return val;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
atmel_hlcdc_layer_write_cfg(struct atmel_hlcdc_layer * layer,unsigned int cfgid,u32 val)374*4882a593Smuzhiyun static inline void atmel_hlcdc_layer_write_cfg(struct atmel_hlcdc_layer *layer,
375*4882a593Smuzhiyun 					       unsigned int cfgid, u32 val)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	atmel_hlcdc_layer_write_reg(layer,
378*4882a593Smuzhiyun 				    layer->desc->cfgs_offset +
379*4882a593Smuzhiyun 				    (cfgid * sizeof(u32)), val);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
atmel_hlcdc_layer_read_cfg(struct atmel_hlcdc_layer * layer,unsigned int cfgid)382*4882a593Smuzhiyun static inline u32 atmel_hlcdc_layer_read_cfg(struct atmel_hlcdc_layer *layer,
383*4882a593Smuzhiyun 					     unsigned int cfgid)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	return atmel_hlcdc_layer_read_reg(layer,
386*4882a593Smuzhiyun 					  layer->desc->cfgs_offset +
387*4882a593Smuzhiyun 					  (cfgid * sizeof(u32)));
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
atmel_hlcdc_layer_write_clut(struct atmel_hlcdc_layer * layer,unsigned int c,u32 val)390*4882a593Smuzhiyun static inline void atmel_hlcdc_layer_write_clut(struct atmel_hlcdc_layer *layer,
391*4882a593Smuzhiyun 						unsigned int c, u32 val)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	regmap_write(layer->regmap,
394*4882a593Smuzhiyun 		     layer->desc->clut_offset + c * sizeof(u32),
395*4882a593Smuzhiyun 		     val);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
atmel_hlcdc_layer_init(struct atmel_hlcdc_layer * layer,const struct atmel_hlcdc_layer_desc * desc,struct regmap * regmap)398*4882a593Smuzhiyun static inline void atmel_hlcdc_layer_init(struct atmel_hlcdc_layer *layer,
399*4882a593Smuzhiyun 				const struct atmel_hlcdc_layer_desc *desc,
400*4882a593Smuzhiyun 				struct regmap *regmap)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	layer->desc = desc;
403*4882a593Smuzhiyun 	layer->regmap = regmap;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun enum drm_mode_status
407*4882a593Smuzhiyun atmel_hlcdc_dc_mode_valid(struct atmel_hlcdc_dc *dc,
408*4882a593Smuzhiyun 			  const struct drm_display_mode *mode);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun int atmel_hlcdc_create_planes(struct drm_device *dev);
411*4882a593Smuzhiyun void atmel_hlcdc_plane_irq(struct atmel_hlcdc_plane *plane);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun int atmel_hlcdc_plane_prepare_disc_area(struct drm_crtc_state *c_state);
414*4882a593Smuzhiyun int atmel_hlcdc_plane_prepare_ahb_routing(struct drm_crtc_state *c_state);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun void atmel_hlcdc_crtc_irq(struct drm_crtc *c);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun int atmel_hlcdc_crtc_create(struct drm_device *dev);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun int atmel_hlcdc_create_outputs(struct drm_device *dev);
421*4882a593Smuzhiyun int atmel_hlcdc_encoder_get_bus_fmt(struct drm_encoder *encoder);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun #endif /* DRM_ATMEL_HLCDC_H */
424