xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/atmel-hlcdc/atmel_hlcdc_dc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2014 Traphandler
4*4882a593Smuzhiyun  * Copyright (C) 2014 Free Electrons
5*4882a593Smuzhiyun  * Copyright (C) 2014 Atmel
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Jean-Jacques Hiblot <jjhiblot@traphandler.com>
8*4882a593Smuzhiyun  * Author: Boris BREZILLON <boris.brezillon@free-electrons.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/irq.h>
13*4882a593Smuzhiyun #include <linux/irqchip.h>
14*4882a593Smuzhiyun #include <linux/mfd/atmel-hlcdc.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <drm/drm_atomic.h>
20*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
21*4882a593Smuzhiyun #include <drm/drm_drv.h>
22*4882a593Smuzhiyun #include <drm/drm_fb_helper.h>
23*4882a593Smuzhiyun #include <drm/drm_gem_cma_helper.h>
24*4882a593Smuzhiyun #include <drm/drm_gem_framebuffer_helper.h>
25*4882a593Smuzhiyun #include <drm/drm_irq.h>
26*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
27*4882a593Smuzhiyun #include <drm/drm_vblank.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include "atmel_hlcdc_dc.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define ATMEL_HLCDC_LAYER_IRQS_OFFSET		8
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun static const struct atmel_hlcdc_layer_desc atmel_hlcdc_at91sam9n12_layers[] = {
34*4882a593Smuzhiyun 	{
35*4882a593Smuzhiyun 		.name = "base",
36*4882a593Smuzhiyun 		.formats = &atmel_hlcdc_plane_rgb_formats,
37*4882a593Smuzhiyun 		.regs_offset = 0x40,
38*4882a593Smuzhiyun 		.id = 0,
39*4882a593Smuzhiyun 		.type = ATMEL_HLCDC_BASE_LAYER,
40*4882a593Smuzhiyun 		.cfgs_offset = 0x2c,
41*4882a593Smuzhiyun 		.layout = {
42*4882a593Smuzhiyun 			.xstride = { 2 },
43*4882a593Smuzhiyun 			.default_color = 3,
44*4882a593Smuzhiyun 			.general_config = 4,
45*4882a593Smuzhiyun 		},
46*4882a593Smuzhiyun 		.clut_offset = 0x400,
47*4882a593Smuzhiyun 	},
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static const struct atmel_hlcdc_dc_desc atmel_hlcdc_dc_at91sam9n12 = {
51*4882a593Smuzhiyun 	.min_width = 0,
52*4882a593Smuzhiyun 	.min_height = 0,
53*4882a593Smuzhiyun 	.max_width = 1280,
54*4882a593Smuzhiyun 	.max_height = 860,
55*4882a593Smuzhiyun 	.max_spw = 0x3f,
56*4882a593Smuzhiyun 	.max_vpw = 0x3f,
57*4882a593Smuzhiyun 	.max_hpw = 0xff,
58*4882a593Smuzhiyun 	.conflicting_output_formats = true,
59*4882a593Smuzhiyun 	.nlayers = ARRAY_SIZE(atmel_hlcdc_at91sam9n12_layers),
60*4882a593Smuzhiyun 	.layers = atmel_hlcdc_at91sam9n12_layers,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun static const struct atmel_hlcdc_layer_desc atmel_hlcdc_at91sam9x5_layers[] = {
64*4882a593Smuzhiyun 	{
65*4882a593Smuzhiyun 		.name = "base",
66*4882a593Smuzhiyun 		.formats = &atmel_hlcdc_plane_rgb_formats,
67*4882a593Smuzhiyun 		.regs_offset = 0x40,
68*4882a593Smuzhiyun 		.id = 0,
69*4882a593Smuzhiyun 		.type = ATMEL_HLCDC_BASE_LAYER,
70*4882a593Smuzhiyun 		.cfgs_offset = 0x2c,
71*4882a593Smuzhiyun 		.layout = {
72*4882a593Smuzhiyun 			.xstride = { 2 },
73*4882a593Smuzhiyun 			.default_color = 3,
74*4882a593Smuzhiyun 			.general_config = 4,
75*4882a593Smuzhiyun 			.disc_pos = 5,
76*4882a593Smuzhiyun 			.disc_size = 6,
77*4882a593Smuzhiyun 		},
78*4882a593Smuzhiyun 		.clut_offset = 0x400,
79*4882a593Smuzhiyun 	},
80*4882a593Smuzhiyun 	{
81*4882a593Smuzhiyun 		.name = "overlay1",
82*4882a593Smuzhiyun 		.formats = &atmel_hlcdc_plane_rgb_formats,
83*4882a593Smuzhiyun 		.regs_offset = 0x100,
84*4882a593Smuzhiyun 		.id = 1,
85*4882a593Smuzhiyun 		.type = ATMEL_HLCDC_OVERLAY_LAYER,
86*4882a593Smuzhiyun 		.cfgs_offset = 0x2c,
87*4882a593Smuzhiyun 		.layout = {
88*4882a593Smuzhiyun 			.pos = 2,
89*4882a593Smuzhiyun 			.size = 3,
90*4882a593Smuzhiyun 			.xstride = { 4 },
91*4882a593Smuzhiyun 			.pstride = { 5 },
92*4882a593Smuzhiyun 			.default_color = 6,
93*4882a593Smuzhiyun 			.chroma_key = 7,
94*4882a593Smuzhiyun 			.chroma_key_mask = 8,
95*4882a593Smuzhiyun 			.general_config = 9,
96*4882a593Smuzhiyun 		},
97*4882a593Smuzhiyun 		.clut_offset = 0x800,
98*4882a593Smuzhiyun 	},
99*4882a593Smuzhiyun 	{
100*4882a593Smuzhiyun 		.name = "high-end-overlay",
101*4882a593Smuzhiyun 		.formats = &atmel_hlcdc_plane_rgb_and_yuv_formats,
102*4882a593Smuzhiyun 		.regs_offset = 0x280,
103*4882a593Smuzhiyun 		.id = 2,
104*4882a593Smuzhiyun 		.type = ATMEL_HLCDC_OVERLAY_LAYER,
105*4882a593Smuzhiyun 		.cfgs_offset = 0x4c,
106*4882a593Smuzhiyun 		.layout = {
107*4882a593Smuzhiyun 			.pos = 2,
108*4882a593Smuzhiyun 			.size = 3,
109*4882a593Smuzhiyun 			.memsize = 4,
110*4882a593Smuzhiyun 			.xstride = { 5, 7 },
111*4882a593Smuzhiyun 			.pstride = { 6, 8 },
112*4882a593Smuzhiyun 			.default_color = 9,
113*4882a593Smuzhiyun 			.chroma_key = 10,
114*4882a593Smuzhiyun 			.chroma_key_mask = 11,
115*4882a593Smuzhiyun 			.general_config = 12,
116*4882a593Smuzhiyun 			.scaler_config = 13,
117*4882a593Smuzhiyun 			.csc = 14,
118*4882a593Smuzhiyun 		},
119*4882a593Smuzhiyun 		.clut_offset = 0x1000,
120*4882a593Smuzhiyun 	},
121*4882a593Smuzhiyun 	{
122*4882a593Smuzhiyun 		.name = "cursor",
123*4882a593Smuzhiyun 		.formats = &atmel_hlcdc_plane_rgb_formats,
124*4882a593Smuzhiyun 		.regs_offset = 0x340,
125*4882a593Smuzhiyun 		.id = 3,
126*4882a593Smuzhiyun 		.type = ATMEL_HLCDC_CURSOR_LAYER,
127*4882a593Smuzhiyun 		.max_width = 128,
128*4882a593Smuzhiyun 		.max_height = 128,
129*4882a593Smuzhiyun 		.cfgs_offset = 0x2c,
130*4882a593Smuzhiyun 		.layout = {
131*4882a593Smuzhiyun 			.pos = 2,
132*4882a593Smuzhiyun 			.size = 3,
133*4882a593Smuzhiyun 			.xstride = { 4 },
134*4882a593Smuzhiyun 			.default_color = 6,
135*4882a593Smuzhiyun 			.chroma_key = 7,
136*4882a593Smuzhiyun 			.chroma_key_mask = 8,
137*4882a593Smuzhiyun 			.general_config = 9,
138*4882a593Smuzhiyun 		},
139*4882a593Smuzhiyun 		.clut_offset = 0x1400,
140*4882a593Smuzhiyun 	},
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static const struct atmel_hlcdc_dc_desc atmel_hlcdc_dc_at91sam9x5 = {
144*4882a593Smuzhiyun 	.min_width = 0,
145*4882a593Smuzhiyun 	.min_height = 0,
146*4882a593Smuzhiyun 	.max_width = 800,
147*4882a593Smuzhiyun 	.max_height = 600,
148*4882a593Smuzhiyun 	.max_spw = 0x3f,
149*4882a593Smuzhiyun 	.max_vpw = 0x3f,
150*4882a593Smuzhiyun 	.max_hpw = 0xff,
151*4882a593Smuzhiyun 	.conflicting_output_formats = true,
152*4882a593Smuzhiyun 	.nlayers = ARRAY_SIZE(atmel_hlcdc_at91sam9x5_layers),
153*4882a593Smuzhiyun 	.layers = atmel_hlcdc_at91sam9x5_layers,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun static const struct atmel_hlcdc_layer_desc atmel_hlcdc_sama5d3_layers[] = {
157*4882a593Smuzhiyun 	{
158*4882a593Smuzhiyun 		.name = "base",
159*4882a593Smuzhiyun 		.formats = &atmel_hlcdc_plane_rgb_formats,
160*4882a593Smuzhiyun 		.regs_offset = 0x40,
161*4882a593Smuzhiyun 		.id = 0,
162*4882a593Smuzhiyun 		.type = ATMEL_HLCDC_BASE_LAYER,
163*4882a593Smuzhiyun 		.cfgs_offset = 0x2c,
164*4882a593Smuzhiyun 		.layout = {
165*4882a593Smuzhiyun 			.xstride = { 2 },
166*4882a593Smuzhiyun 			.default_color = 3,
167*4882a593Smuzhiyun 			.general_config = 4,
168*4882a593Smuzhiyun 			.disc_pos = 5,
169*4882a593Smuzhiyun 			.disc_size = 6,
170*4882a593Smuzhiyun 		},
171*4882a593Smuzhiyun 		.clut_offset = 0x600,
172*4882a593Smuzhiyun 	},
173*4882a593Smuzhiyun 	{
174*4882a593Smuzhiyun 		.name = "overlay1",
175*4882a593Smuzhiyun 		.formats = &atmel_hlcdc_plane_rgb_formats,
176*4882a593Smuzhiyun 		.regs_offset = 0x140,
177*4882a593Smuzhiyun 		.id = 1,
178*4882a593Smuzhiyun 		.type = ATMEL_HLCDC_OVERLAY_LAYER,
179*4882a593Smuzhiyun 		.cfgs_offset = 0x2c,
180*4882a593Smuzhiyun 		.layout = {
181*4882a593Smuzhiyun 			.pos = 2,
182*4882a593Smuzhiyun 			.size = 3,
183*4882a593Smuzhiyun 			.xstride = { 4 },
184*4882a593Smuzhiyun 			.pstride = { 5 },
185*4882a593Smuzhiyun 			.default_color = 6,
186*4882a593Smuzhiyun 			.chroma_key = 7,
187*4882a593Smuzhiyun 			.chroma_key_mask = 8,
188*4882a593Smuzhiyun 			.general_config = 9,
189*4882a593Smuzhiyun 		},
190*4882a593Smuzhiyun 		.clut_offset = 0xa00,
191*4882a593Smuzhiyun 	},
192*4882a593Smuzhiyun 	{
193*4882a593Smuzhiyun 		.name = "overlay2",
194*4882a593Smuzhiyun 		.formats = &atmel_hlcdc_plane_rgb_formats,
195*4882a593Smuzhiyun 		.regs_offset = 0x240,
196*4882a593Smuzhiyun 		.id = 2,
197*4882a593Smuzhiyun 		.type = ATMEL_HLCDC_OVERLAY_LAYER,
198*4882a593Smuzhiyun 		.cfgs_offset = 0x2c,
199*4882a593Smuzhiyun 		.layout = {
200*4882a593Smuzhiyun 			.pos = 2,
201*4882a593Smuzhiyun 			.size = 3,
202*4882a593Smuzhiyun 			.xstride = { 4 },
203*4882a593Smuzhiyun 			.pstride = { 5 },
204*4882a593Smuzhiyun 			.default_color = 6,
205*4882a593Smuzhiyun 			.chroma_key = 7,
206*4882a593Smuzhiyun 			.chroma_key_mask = 8,
207*4882a593Smuzhiyun 			.general_config = 9,
208*4882a593Smuzhiyun 		},
209*4882a593Smuzhiyun 		.clut_offset = 0xe00,
210*4882a593Smuzhiyun 	},
211*4882a593Smuzhiyun 	{
212*4882a593Smuzhiyun 		.name = "high-end-overlay",
213*4882a593Smuzhiyun 		.formats = &atmel_hlcdc_plane_rgb_and_yuv_formats,
214*4882a593Smuzhiyun 		.regs_offset = 0x340,
215*4882a593Smuzhiyun 		.id = 3,
216*4882a593Smuzhiyun 		.type = ATMEL_HLCDC_OVERLAY_LAYER,
217*4882a593Smuzhiyun 		.cfgs_offset = 0x4c,
218*4882a593Smuzhiyun 		.layout = {
219*4882a593Smuzhiyun 			.pos = 2,
220*4882a593Smuzhiyun 			.size = 3,
221*4882a593Smuzhiyun 			.memsize = 4,
222*4882a593Smuzhiyun 			.xstride = { 5, 7 },
223*4882a593Smuzhiyun 			.pstride = { 6, 8 },
224*4882a593Smuzhiyun 			.default_color = 9,
225*4882a593Smuzhiyun 			.chroma_key = 10,
226*4882a593Smuzhiyun 			.chroma_key_mask = 11,
227*4882a593Smuzhiyun 			.general_config = 12,
228*4882a593Smuzhiyun 			.scaler_config = 13,
229*4882a593Smuzhiyun 			.phicoeffs = {
230*4882a593Smuzhiyun 				.x = 17,
231*4882a593Smuzhiyun 				.y = 33,
232*4882a593Smuzhiyun 			},
233*4882a593Smuzhiyun 			.csc = 14,
234*4882a593Smuzhiyun 		},
235*4882a593Smuzhiyun 		.clut_offset = 0x1200,
236*4882a593Smuzhiyun 	},
237*4882a593Smuzhiyun 	{
238*4882a593Smuzhiyun 		.name = "cursor",
239*4882a593Smuzhiyun 		.formats = &atmel_hlcdc_plane_rgb_formats,
240*4882a593Smuzhiyun 		.regs_offset = 0x440,
241*4882a593Smuzhiyun 		.id = 4,
242*4882a593Smuzhiyun 		.type = ATMEL_HLCDC_CURSOR_LAYER,
243*4882a593Smuzhiyun 		.max_width = 128,
244*4882a593Smuzhiyun 		.max_height = 128,
245*4882a593Smuzhiyun 		.cfgs_offset = 0x2c,
246*4882a593Smuzhiyun 		.layout = {
247*4882a593Smuzhiyun 			.pos = 2,
248*4882a593Smuzhiyun 			.size = 3,
249*4882a593Smuzhiyun 			.xstride = { 4 },
250*4882a593Smuzhiyun 			.pstride = { 5 },
251*4882a593Smuzhiyun 			.default_color = 6,
252*4882a593Smuzhiyun 			.chroma_key = 7,
253*4882a593Smuzhiyun 			.chroma_key_mask = 8,
254*4882a593Smuzhiyun 			.general_config = 9,
255*4882a593Smuzhiyun 			.scaler_config = 13,
256*4882a593Smuzhiyun 		},
257*4882a593Smuzhiyun 		.clut_offset = 0x1600,
258*4882a593Smuzhiyun 	},
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun static const struct atmel_hlcdc_dc_desc atmel_hlcdc_dc_sama5d3 = {
262*4882a593Smuzhiyun 	.min_width = 0,
263*4882a593Smuzhiyun 	.min_height = 0,
264*4882a593Smuzhiyun 	.max_width = 2048,
265*4882a593Smuzhiyun 	.max_height = 2048,
266*4882a593Smuzhiyun 	.max_spw = 0x3f,
267*4882a593Smuzhiyun 	.max_vpw = 0x3f,
268*4882a593Smuzhiyun 	.max_hpw = 0x1ff,
269*4882a593Smuzhiyun 	.conflicting_output_formats = true,
270*4882a593Smuzhiyun 	.nlayers = ARRAY_SIZE(atmel_hlcdc_sama5d3_layers),
271*4882a593Smuzhiyun 	.layers = atmel_hlcdc_sama5d3_layers,
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun static const struct atmel_hlcdc_layer_desc atmel_hlcdc_sama5d4_layers[] = {
275*4882a593Smuzhiyun 	{
276*4882a593Smuzhiyun 		.name = "base",
277*4882a593Smuzhiyun 		.formats = &atmel_hlcdc_plane_rgb_formats,
278*4882a593Smuzhiyun 		.regs_offset = 0x40,
279*4882a593Smuzhiyun 		.id = 0,
280*4882a593Smuzhiyun 		.type = ATMEL_HLCDC_BASE_LAYER,
281*4882a593Smuzhiyun 		.cfgs_offset = 0x2c,
282*4882a593Smuzhiyun 		.layout = {
283*4882a593Smuzhiyun 			.xstride = { 2 },
284*4882a593Smuzhiyun 			.default_color = 3,
285*4882a593Smuzhiyun 			.general_config = 4,
286*4882a593Smuzhiyun 			.disc_pos = 5,
287*4882a593Smuzhiyun 			.disc_size = 6,
288*4882a593Smuzhiyun 		},
289*4882a593Smuzhiyun 		.clut_offset = 0x600,
290*4882a593Smuzhiyun 	},
291*4882a593Smuzhiyun 	{
292*4882a593Smuzhiyun 		.name = "overlay1",
293*4882a593Smuzhiyun 		.formats = &atmel_hlcdc_plane_rgb_formats,
294*4882a593Smuzhiyun 		.regs_offset = 0x140,
295*4882a593Smuzhiyun 		.id = 1,
296*4882a593Smuzhiyun 		.type = ATMEL_HLCDC_OVERLAY_LAYER,
297*4882a593Smuzhiyun 		.cfgs_offset = 0x2c,
298*4882a593Smuzhiyun 		.layout = {
299*4882a593Smuzhiyun 			.pos = 2,
300*4882a593Smuzhiyun 			.size = 3,
301*4882a593Smuzhiyun 			.xstride = { 4 },
302*4882a593Smuzhiyun 			.pstride = { 5 },
303*4882a593Smuzhiyun 			.default_color = 6,
304*4882a593Smuzhiyun 			.chroma_key = 7,
305*4882a593Smuzhiyun 			.chroma_key_mask = 8,
306*4882a593Smuzhiyun 			.general_config = 9,
307*4882a593Smuzhiyun 		},
308*4882a593Smuzhiyun 		.clut_offset = 0xa00,
309*4882a593Smuzhiyun 	},
310*4882a593Smuzhiyun 	{
311*4882a593Smuzhiyun 		.name = "overlay2",
312*4882a593Smuzhiyun 		.formats = &atmel_hlcdc_plane_rgb_formats,
313*4882a593Smuzhiyun 		.regs_offset = 0x240,
314*4882a593Smuzhiyun 		.id = 2,
315*4882a593Smuzhiyun 		.type = ATMEL_HLCDC_OVERLAY_LAYER,
316*4882a593Smuzhiyun 		.cfgs_offset = 0x2c,
317*4882a593Smuzhiyun 		.layout = {
318*4882a593Smuzhiyun 			.pos = 2,
319*4882a593Smuzhiyun 			.size = 3,
320*4882a593Smuzhiyun 			.xstride = { 4 },
321*4882a593Smuzhiyun 			.pstride = { 5 },
322*4882a593Smuzhiyun 			.default_color = 6,
323*4882a593Smuzhiyun 			.chroma_key = 7,
324*4882a593Smuzhiyun 			.chroma_key_mask = 8,
325*4882a593Smuzhiyun 			.general_config = 9,
326*4882a593Smuzhiyun 		},
327*4882a593Smuzhiyun 		.clut_offset = 0xe00,
328*4882a593Smuzhiyun 	},
329*4882a593Smuzhiyun 	{
330*4882a593Smuzhiyun 		.name = "high-end-overlay",
331*4882a593Smuzhiyun 		.formats = &atmel_hlcdc_plane_rgb_and_yuv_formats,
332*4882a593Smuzhiyun 		.regs_offset = 0x340,
333*4882a593Smuzhiyun 		.id = 3,
334*4882a593Smuzhiyun 		.type = ATMEL_HLCDC_OVERLAY_LAYER,
335*4882a593Smuzhiyun 		.cfgs_offset = 0x4c,
336*4882a593Smuzhiyun 		.layout = {
337*4882a593Smuzhiyun 			.pos = 2,
338*4882a593Smuzhiyun 			.size = 3,
339*4882a593Smuzhiyun 			.memsize = 4,
340*4882a593Smuzhiyun 			.xstride = { 5, 7 },
341*4882a593Smuzhiyun 			.pstride = { 6, 8 },
342*4882a593Smuzhiyun 			.default_color = 9,
343*4882a593Smuzhiyun 			.chroma_key = 10,
344*4882a593Smuzhiyun 			.chroma_key_mask = 11,
345*4882a593Smuzhiyun 			.general_config = 12,
346*4882a593Smuzhiyun 			.scaler_config = 13,
347*4882a593Smuzhiyun 			.phicoeffs = {
348*4882a593Smuzhiyun 				.x = 17,
349*4882a593Smuzhiyun 				.y = 33,
350*4882a593Smuzhiyun 			},
351*4882a593Smuzhiyun 			.csc = 14,
352*4882a593Smuzhiyun 		},
353*4882a593Smuzhiyun 		.clut_offset = 0x1200,
354*4882a593Smuzhiyun 	},
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun static const struct atmel_hlcdc_dc_desc atmel_hlcdc_dc_sama5d4 = {
358*4882a593Smuzhiyun 	.min_width = 0,
359*4882a593Smuzhiyun 	.min_height = 0,
360*4882a593Smuzhiyun 	.max_width = 2048,
361*4882a593Smuzhiyun 	.max_height = 2048,
362*4882a593Smuzhiyun 	.max_spw = 0xff,
363*4882a593Smuzhiyun 	.max_vpw = 0xff,
364*4882a593Smuzhiyun 	.max_hpw = 0x3ff,
365*4882a593Smuzhiyun 	.nlayers = ARRAY_SIZE(atmel_hlcdc_sama5d4_layers),
366*4882a593Smuzhiyun 	.layers = atmel_hlcdc_sama5d4_layers,
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun static const struct atmel_hlcdc_layer_desc atmel_hlcdc_sam9x60_layers[] = {
370*4882a593Smuzhiyun 	{
371*4882a593Smuzhiyun 		.name = "base",
372*4882a593Smuzhiyun 		.formats = &atmel_hlcdc_plane_rgb_formats,
373*4882a593Smuzhiyun 		.regs_offset = 0x60,
374*4882a593Smuzhiyun 		.id = 0,
375*4882a593Smuzhiyun 		.type = ATMEL_HLCDC_BASE_LAYER,
376*4882a593Smuzhiyun 		.cfgs_offset = 0x2c,
377*4882a593Smuzhiyun 		.layout = {
378*4882a593Smuzhiyun 			.xstride = { 2 },
379*4882a593Smuzhiyun 			.default_color = 3,
380*4882a593Smuzhiyun 			.general_config = 4,
381*4882a593Smuzhiyun 			.disc_pos = 5,
382*4882a593Smuzhiyun 			.disc_size = 6,
383*4882a593Smuzhiyun 		},
384*4882a593Smuzhiyun 		.clut_offset = 0x600,
385*4882a593Smuzhiyun 	},
386*4882a593Smuzhiyun 	{
387*4882a593Smuzhiyun 		.name = "overlay1",
388*4882a593Smuzhiyun 		.formats = &atmel_hlcdc_plane_rgb_formats,
389*4882a593Smuzhiyun 		.regs_offset = 0x160,
390*4882a593Smuzhiyun 		.id = 1,
391*4882a593Smuzhiyun 		.type = ATMEL_HLCDC_OVERLAY_LAYER,
392*4882a593Smuzhiyun 		.cfgs_offset = 0x2c,
393*4882a593Smuzhiyun 		.layout = {
394*4882a593Smuzhiyun 			.pos = 2,
395*4882a593Smuzhiyun 			.size = 3,
396*4882a593Smuzhiyun 			.xstride = { 4 },
397*4882a593Smuzhiyun 			.pstride = { 5 },
398*4882a593Smuzhiyun 			.default_color = 6,
399*4882a593Smuzhiyun 			.chroma_key = 7,
400*4882a593Smuzhiyun 			.chroma_key_mask = 8,
401*4882a593Smuzhiyun 			.general_config = 9,
402*4882a593Smuzhiyun 		},
403*4882a593Smuzhiyun 		.clut_offset = 0xa00,
404*4882a593Smuzhiyun 	},
405*4882a593Smuzhiyun 	{
406*4882a593Smuzhiyun 		.name = "overlay2",
407*4882a593Smuzhiyun 		.formats = &atmel_hlcdc_plane_rgb_formats,
408*4882a593Smuzhiyun 		.regs_offset = 0x260,
409*4882a593Smuzhiyun 		.id = 2,
410*4882a593Smuzhiyun 		.type = ATMEL_HLCDC_OVERLAY_LAYER,
411*4882a593Smuzhiyun 		.cfgs_offset = 0x2c,
412*4882a593Smuzhiyun 		.layout = {
413*4882a593Smuzhiyun 			.pos = 2,
414*4882a593Smuzhiyun 			.size = 3,
415*4882a593Smuzhiyun 			.xstride = { 4 },
416*4882a593Smuzhiyun 			.pstride = { 5 },
417*4882a593Smuzhiyun 			.default_color = 6,
418*4882a593Smuzhiyun 			.chroma_key = 7,
419*4882a593Smuzhiyun 			.chroma_key_mask = 8,
420*4882a593Smuzhiyun 			.general_config = 9,
421*4882a593Smuzhiyun 		},
422*4882a593Smuzhiyun 		.clut_offset = 0xe00,
423*4882a593Smuzhiyun 	},
424*4882a593Smuzhiyun 	{
425*4882a593Smuzhiyun 		.name = "high-end-overlay",
426*4882a593Smuzhiyun 		.formats = &atmel_hlcdc_plane_rgb_and_yuv_formats,
427*4882a593Smuzhiyun 		.regs_offset = 0x360,
428*4882a593Smuzhiyun 		.id = 3,
429*4882a593Smuzhiyun 		.type = ATMEL_HLCDC_OVERLAY_LAYER,
430*4882a593Smuzhiyun 		.cfgs_offset = 0x4c,
431*4882a593Smuzhiyun 		.layout = {
432*4882a593Smuzhiyun 			.pos = 2,
433*4882a593Smuzhiyun 			.size = 3,
434*4882a593Smuzhiyun 			.memsize = 4,
435*4882a593Smuzhiyun 			.xstride = { 5, 7 },
436*4882a593Smuzhiyun 			.pstride = { 6, 8 },
437*4882a593Smuzhiyun 			.default_color = 9,
438*4882a593Smuzhiyun 			.chroma_key = 10,
439*4882a593Smuzhiyun 			.chroma_key_mask = 11,
440*4882a593Smuzhiyun 			.general_config = 12,
441*4882a593Smuzhiyun 			.scaler_config = 13,
442*4882a593Smuzhiyun 			.phicoeffs = {
443*4882a593Smuzhiyun 				.x = 17,
444*4882a593Smuzhiyun 				.y = 33,
445*4882a593Smuzhiyun 			},
446*4882a593Smuzhiyun 			.csc = 14,
447*4882a593Smuzhiyun 		},
448*4882a593Smuzhiyun 		.clut_offset = 0x1200,
449*4882a593Smuzhiyun 	},
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun static const struct atmel_hlcdc_dc_desc atmel_hlcdc_dc_sam9x60 = {
453*4882a593Smuzhiyun 	.min_width = 0,
454*4882a593Smuzhiyun 	.min_height = 0,
455*4882a593Smuzhiyun 	.max_width = 2048,
456*4882a593Smuzhiyun 	.max_height = 2048,
457*4882a593Smuzhiyun 	.max_spw = 0xff,
458*4882a593Smuzhiyun 	.max_vpw = 0xff,
459*4882a593Smuzhiyun 	.max_hpw = 0x3ff,
460*4882a593Smuzhiyun 	.fixed_clksrc = true,
461*4882a593Smuzhiyun 	.nlayers = ARRAY_SIZE(atmel_hlcdc_sam9x60_layers),
462*4882a593Smuzhiyun 	.layers = atmel_hlcdc_sam9x60_layers,
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun static const struct of_device_id atmel_hlcdc_of_match[] = {
466*4882a593Smuzhiyun 	{
467*4882a593Smuzhiyun 		.compatible = "atmel,at91sam9n12-hlcdc",
468*4882a593Smuzhiyun 		.data = &atmel_hlcdc_dc_at91sam9n12,
469*4882a593Smuzhiyun 	},
470*4882a593Smuzhiyun 	{
471*4882a593Smuzhiyun 		.compatible = "atmel,at91sam9x5-hlcdc",
472*4882a593Smuzhiyun 		.data = &atmel_hlcdc_dc_at91sam9x5,
473*4882a593Smuzhiyun 	},
474*4882a593Smuzhiyun 	{
475*4882a593Smuzhiyun 		.compatible = "atmel,sama5d2-hlcdc",
476*4882a593Smuzhiyun 		.data = &atmel_hlcdc_dc_sama5d4,
477*4882a593Smuzhiyun 	},
478*4882a593Smuzhiyun 	{
479*4882a593Smuzhiyun 		.compatible = "atmel,sama5d3-hlcdc",
480*4882a593Smuzhiyun 		.data = &atmel_hlcdc_dc_sama5d3,
481*4882a593Smuzhiyun 	},
482*4882a593Smuzhiyun 	{
483*4882a593Smuzhiyun 		.compatible = "atmel,sama5d4-hlcdc",
484*4882a593Smuzhiyun 		.data = &atmel_hlcdc_dc_sama5d4,
485*4882a593Smuzhiyun 	},
486*4882a593Smuzhiyun 	{
487*4882a593Smuzhiyun 		.compatible = "microchip,sam9x60-hlcdc",
488*4882a593Smuzhiyun 		.data = &atmel_hlcdc_dc_sam9x60,
489*4882a593Smuzhiyun 	},
490*4882a593Smuzhiyun 	{ /* sentinel */ },
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, atmel_hlcdc_of_match);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun enum drm_mode_status
atmel_hlcdc_dc_mode_valid(struct atmel_hlcdc_dc * dc,const struct drm_display_mode * mode)495*4882a593Smuzhiyun atmel_hlcdc_dc_mode_valid(struct atmel_hlcdc_dc *dc,
496*4882a593Smuzhiyun 			  const struct drm_display_mode *mode)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	int vfront_porch = mode->vsync_start - mode->vdisplay;
499*4882a593Smuzhiyun 	int vback_porch = mode->vtotal - mode->vsync_end;
500*4882a593Smuzhiyun 	int vsync_len = mode->vsync_end - mode->vsync_start;
501*4882a593Smuzhiyun 	int hfront_porch = mode->hsync_start - mode->hdisplay;
502*4882a593Smuzhiyun 	int hback_porch = mode->htotal - mode->hsync_end;
503*4882a593Smuzhiyun 	int hsync_len = mode->hsync_end - mode->hsync_start;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	if (hsync_len > dc->desc->max_spw + 1 || hsync_len < 1)
506*4882a593Smuzhiyun 		return MODE_HSYNC;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	if (vsync_len > dc->desc->max_spw + 1 || vsync_len < 1)
509*4882a593Smuzhiyun 		return MODE_VSYNC;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	if (hfront_porch > dc->desc->max_hpw + 1 || hfront_porch < 1 ||
512*4882a593Smuzhiyun 	    hback_porch > dc->desc->max_hpw + 1 || hback_porch < 1 ||
513*4882a593Smuzhiyun 	    mode->hdisplay < 1)
514*4882a593Smuzhiyun 		return MODE_H_ILLEGAL;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	if (vfront_porch > dc->desc->max_vpw + 1 || vfront_porch < 1 ||
517*4882a593Smuzhiyun 	    vback_porch > dc->desc->max_vpw || vback_porch < 0 ||
518*4882a593Smuzhiyun 	    mode->vdisplay < 1)
519*4882a593Smuzhiyun 		return MODE_V_ILLEGAL;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	return MODE_OK;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
atmel_hlcdc_layer_irq(struct atmel_hlcdc_layer * layer)524*4882a593Smuzhiyun static void atmel_hlcdc_layer_irq(struct atmel_hlcdc_layer *layer)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	if (!layer)
527*4882a593Smuzhiyun 		return;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	if (layer->desc->type == ATMEL_HLCDC_BASE_LAYER ||
530*4882a593Smuzhiyun 	    layer->desc->type == ATMEL_HLCDC_OVERLAY_LAYER ||
531*4882a593Smuzhiyun 	    layer->desc->type == ATMEL_HLCDC_CURSOR_LAYER)
532*4882a593Smuzhiyun 		atmel_hlcdc_plane_irq(atmel_hlcdc_layer_to_plane(layer));
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
atmel_hlcdc_dc_irq_handler(int irq,void * data)535*4882a593Smuzhiyun static irqreturn_t atmel_hlcdc_dc_irq_handler(int irq, void *data)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	struct drm_device *dev = data;
538*4882a593Smuzhiyun 	struct atmel_hlcdc_dc *dc = dev->dev_private;
539*4882a593Smuzhiyun 	unsigned long status;
540*4882a593Smuzhiyun 	unsigned int imr, isr;
541*4882a593Smuzhiyun 	int i;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	regmap_read(dc->hlcdc->regmap, ATMEL_HLCDC_IMR, &imr);
544*4882a593Smuzhiyun 	regmap_read(dc->hlcdc->regmap, ATMEL_HLCDC_ISR, &isr);
545*4882a593Smuzhiyun 	status = imr & isr;
546*4882a593Smuzhiyun 	if (!status)
547*4882a593Smuzhiyun 		return IRQ_NONE;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	if (status & ATMEL_HLCDC_SOF)
550*4882a593Smuzhiyun 		atmel_hlcdc_crtc_irq(dc->crtc);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	for (i = 0; i < ATMEL_HLCDC_MAX_LAYERS; i++) {
553*4882a593Smuzhiyun 		if (ATMEL_HLCDC_LAYER_STATUS(i) & status)
554*4882a593Smuzhiyun 			atmel_hlcdc_layer_irq(dc->layers[i]);
555*4882a593Smuzhiyun 	}
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	return IRQ_HANDLED;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun struct atmel_hlcdc_dc_commit {
561*4882a593Smuzhiyun 	struct work_struct work;
562*4882a593Smuzhiyun 	struct drm_device *dev;
563*4882a593Smuzhiyun 	struct drm_atomic_state *state;
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun static void
atmel_hlcdc_dc_atomic_complete(struct atmel_hlcdc_dc_commit * commit)567*4882a593Smuzhiyun atmel_hlcdc_dc_atomic_complete(struct atmel_hlcdc_dc_commit *commit)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun 	struct drm_device *dev = commit->dev;
570*4882a593Smuzhiyun 	struct atmel_hlcdc_dc *dc = dev->dev_private;
571*4882a593Smuzhiyun 	struct drm_atomic_state *old_state = commit->state;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	/* Apply the atomic update. */
574*4882a593Smuzhiyun 	drm_atomic_helper_commit_modeset_disables(dev, old_state);
575*4882a593Smuzhiyun 	drm_atomic_helper_commit_planes(dev, old_state, 0);
576*4882a593Smuzhiyun 	drm_atomic_helper_commit_modeset_enables(dev, old_state);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	drm_atomic_helper_wait_for_vblanks(dev, old_state);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	drm_atomic_helper_cleanup_planes(dev, old_state);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	drm_atomic_state_put(old_state);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	/* Complete the commit, wake up any waiter. */
585*4882a593Smuzhiyun 	spin_lock(&dc->commit.wait.lock);
586*4882a593Smuzhiyun 	dc->commit.pending = false;
587*4882a593Smuzhiyun 	wake_up_all_locked(&dc->commit.wait);
588*4882a593Smuzhiyun 	spin_unlock(&dc->commit.wait.lock);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	kfree(commit);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun 
atmel_hlcdc_dc_atomic_work(struct work_struct * work)593*4882a593Smuzhiyun static void atmel_hlcdc_dc_atomic_work(struct work_struct *work)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	struct atmel_hlcdc_dc_commit *commit =
596*4882a593Smuzhiyun 		container_of(work, struct atmel_hlcdc_dc_commit, work);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	atmel_hlcdc_dc_atomic_complete(commit);
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
atmel_hlcdc_dc_atomic_commit(struct drm_device * dev,struct drm_atomic_state * state,bool async)601*4882a593Smuzhiyun static int atmel_hlcdc_dc_atomic_commit(struct drm_device *dev,
602*4882a593Smuzhiyun 					struct drm_atomic_state *state,
603*4882a593Smuzhiyun 					bool async)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	struct atmel_hlcdc_dc *dc = dev->dev_private;
606*4882a593Smuzhiyun 	struct atmel_hlcdc_dc_commit *commit;
607*4882a593Smuzhiyun 	int ret;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	ret = drm_atomic_helper_prepare_planes(dev, state);
610*4882a593Smuzhiyun 	if (ret)
611*4882a593Smuzhiyun 		return ret;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	/* Allocate the commit object. */
614*4882a593Smuzhiyun 	commit = kzalloc(sizeof(*commit), GFP_KERNEL);
615*4882a593Smuzhiyun 	if (!commit) {
616*4882a593Smuzhiyun 		ret = -ENOMEM;
617*4882a593Smuzhiyun 		goto error;
618*4882a593Smuzhiyun 	}
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	INIT_WORK(&commit->work, atmel_hlcdc_dc_atomic_work);
621*4882a593Smuzhiyun 	commit->dev = dev;
622*4882a593Smuzhiyun 	commit->state = state;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	spin_lock(&dc->commit.wait.lock);
625*4882a593Smuzhiyun 	ret = wait_event_interruptible_locked(dc->commit.wait,
626*4882a593Smuzhiyun 					      !dc->commit.pending);
627*4882a593Smuzhiyun 	if (ret == 0)
628*4882a593Smuzhiyun 		dc->commit.pending = true;
629*4882a593Smuzhiyun 	spin_unlock(&dc->commit.wait.lock);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	if (ret)
632*4882a593Smuzhiyun 		goto err_free;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	/* We have our own synchronization through the commit lock. */
635*4882a593Smuzhiyun 	BUG_ON(drm_atomic_helper_swap_state(state, false) < 0);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	/* Swap state succeeded, this is the point of no return. */
638*4882a593Smuzhiyun 	drm_atomic_state_get(state);
639*4882a593Smuzhiyun 	if (async)
640*4882a593Smuzhiyun 		queue_work(dc->wq, &commit->work);
641*4882a593Smuzhiyun 	else
642*4882a593Smuzhiyun 		atmel_hlcdc_dc_atomic_complete(commit);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	return 0;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun err_free:
647*4882a593Smuzhiyun 	kfree(commit);
648*4882a593Smuzhiyun error:
649*4882a593Smuzhiyun 	drm_atomic_helper_cleanup_planes(dev, state);
650*4882a593Smuzhiyun 	return ret;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun static const struct drm_mode_config_funcs mode_config_funcs = {
654*4882a593Smuzhiyun 	.fb_create = drm_gem_fb_create,
655*4882a593Smuzhiyun 	.atomic_check = drm_atomic_helper_check,
656*4882a593Smuzhiyun 	.atomic_commit = atmel_hlcdc_dc_atomic_commit,
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun 
atmel_hlcdc_dc_modeset_init(struct drm_device * dev)659*4882a593Smuzhiyun static int atmel_hlcdc_dc_modeset_init(struct drm_device *dev)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	struct atmel_hlcdc_dc *dc = dev->dev_private;
662*4882a593Smuzhiyun 	int ret;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	drm_mode_config_init(dev);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	ret = atmel_hlcdc_create_outputs(dev);
667*4882a593Smuzhiyun 	if (ret) {
668*4882a593Smuzhiyun 		dev_err(dev->dev, "failed to create HLCDC outputs: %d\n", ret);
669*4882a593Smuzhiyun 		return ret;
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	ret = atmel_hlcdc_create_planes(dev);
673*4882a593Smuzhiyun 	if (ret) {
674*4882a593Smuzhiyun 		dev_err(dev->dev, "failed to create planes: %d\n", ret);
675*4882a593Smuzhiyun 		return ret;
676*4882a593Smuzhiyun 	}
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	ret = atmel_hlcdc_crtc_create(dev);
679*4882a593Smuzhiyun 	if (ret) {
680*4882a593Smuzhiyun 		dev_err(dev->dev, "failed to create crtc\n");
681*4882a593Smuzhiyun 		return ret;
682*4882a593Smuzhiyun 	}
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	dev->mode_config.min_width = dc->desc->min_width;
685*4882a593Smuzhiyun 	dev->mode_config.min_height = dc->desc->min_height;
686*4882a593Smuzhiyun 	dev->mode_config.max_width = dc->desc->max_width;
687*4882a593Smuzhiyun 	dev->mode_config.max_height = dc->desc->max_height;
688*4882a593Smuzhiyun 	dev->mode_config.funcs = &mode_config_funcs;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	return 0;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun 
atmel_hlcdc_dc_load(struct drm_device * dev)693*4882a593Smuzhiyun static int atmel_hlcdc_dc_load(struct drm_device *dev)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev->dev);
696*4882a593Smuzhiyun 	const struct of_device_id *match;
697*4882a593Smuzhiyun 	struct atmel_hlcdc_dc *dc;
698*4882a593Smuzhiyun 	int ret;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	match = of_match_node(atmel_hlcdc_of_match, dev->dev->parent->of_node);
701*4882a593Smuzhiyun 	if (!match) {
702*4882a593Smuzhiyun 		dev_err(&pdev->dev, "invalid compatible string\n");
703*4882a593Smuzhiyun 		return -ENODEV;
704*4882a593Smuzhiyun 	}
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	if (!match->data) {
707*4882a593Smuzhiyun 		dev_err(&pdev->dev, "invalid hlcdc description\n");
708*4882a593Smuzhiyun 		return -EINVAL;
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	dc = devm_kzalloc(dev->dev, sizeof(*dc), GFP_KERNEL);
712*4882a593Smuzhiyun 	if (!dc)
713*4882a593Smuzhiyun 		return -ENOMEM;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	dc->wq = alloc_ordered_workqueue("atmel-hlcdc-dc", 0);
716*4882a593Smuzhiyun 	if (!dc->wq)
717*4882a593Smuzhiyun 		return -ENOMEM;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	init_waitqueue_head(&dc->commit.wait);
720*4882a593Smuzhiyun 	dc->desc = match->data;
721*4882a593Smuzhiyun 	dc->hlcdc = dev_get_drvdata(dev->dev->parent);
722*4882a593Smuzhiyun 	dev->dev_private = dc;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	ret = clk_prepare_enable(dc->hlcdc->periph_clk);
725*4882a593Smuzhiyun 	if (ret) {
726*4882a593Smuzhiyun 		dev_err(dev->dev, "failed to enable periph_clk\n");
727*4882a593Smuzhiyun 		goto err_destroy_wq;
728*4882a593Smuzhiyun 	}
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	pm_runtime_enable(dev->dev);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	ret = drm_vblank_init(dev, 1);
733*4882a593Smuzhiyun 	if (ret < 0) {
734*4882a593Smuzhiyun 		dev_err(dev->dev, "failed to initialize vblank\n");
735*4882a593Smuzhiyun 		goto err_periph_clk_disable;
736*4882a593Smuzhiyun 	}
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	ret = atmel_hlcdc_dc_modeset_init(dev);
739*4882a593Smuzhiyun 	if (ret < 0) {
740*4882a593Smuzhiyun 		dev_err(dev->dev, "failed to initialize mode setting\n");
741*4882a593Smuzhiyun 		goto err_periph_clk_disable;
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	drm_mode_config_reset(dev);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	pm_runtime_get_sync(dev->dev);
747*4882a593Smuzhiyun 	ret = drm_irq_install(dev, dc->hlcdc->irq);
748*4882a593Smuzhiyun 	pm_runtime_put_sync(dev->dev);
749*4882a593Smuzhiyun 	if (ret < 0) {
750*4882a593Smuzhiyun 		dev_err(dev->dev, "failed to install IRQ handler\n");
751*4882a593Smuzhiyun 		goto err_periph_clk_disable;
752*4882a593Smuzhiyun 	}
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dev);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	drm_kms_helper_poll_init(dev);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	return 0;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun err_periph_clk_disable:
761*4882a593Smuzhiyun 	pm_runtime_disable(dev->dev);
762*4882a593Smuzhiyun 	clk_disable_unprepare(dc->hlcdc->periph_clk);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun err_destroy_wq:
765*4882a593Smuzhiyun 	destroy_workqueue(dc->wq);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	return ret;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
atmel_hlcdc_dc_unload(struct drm_device * dev)770*4882a593Smuzhiyun static void atmel_hlcdc_dc_unload(struct drm_device *dev)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	struct atmel_hlcdc_dc *dc = dev->dev_private;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	flush_workqueue(dc->wq);
775*4882a593Smuzhiyun 	drm_kms_helper_poll_fini(dev);
776*4882a593Smuzhiyun 	drm_atomic_helper_shutdown(dev);
777*4882a593Smuzhiyun 	drm_mode_config_cleanup(dev);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	pm_runtime_get_sync(dev->dev);
780*4882a593Smuzhiyun 	drm_irq_uninstall(dev);
781*4882a593Smuzhiyun 	pm_runtime_put_sync(dev->dev);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	dev->dev_private = NULL;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	pm_runtime_disable(dev->dev);
786*4882a593Smuzhiyun 	clk_disable_unprepare(dc->hlcdc->periph_clk);
787*4882a593Smuzhiyun 	destroy_workqueue(dc->wq);
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun 
atmel_hlcdc_dc_irq_postinstall(struct drm_device * dev)790*4882a593Smuzhiyun static int atmel_hlcdc_dc_irq_postinstall(struct drm_device *dev)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	struct atmel_hlcdc_dc *dc = dev->dev_private;
793*4882a593Smuzhiyun 	unsigned int cfg = 0;
794*4882a593Smuzhiyun 	int i;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	/* Enable interrupts on activated layers */
797*4882a593Smuzhiyun 	for (i = 0; i < ATMEL_HLCDC_MAX_LAYERS; i++) {
798*4882a593Smuzhiyun 		if (dc->layers[i])
799*4882a593Smuzhiyun 			cfg |= ATMEL_HLCDC_LAYER_STATUS(i);
800*4882a593Smuzhiyun 	}
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	regmap_write(dc->hlcdc->regmap, ATMEL_HLCDC_IER, cfg);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	return 0;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
atmel_hlcdc_dc_irq_uninstall(struct drm_device * dev)807*4882a593Smuzhiyun static void atmel_hlcdc_dc_irq_uninstall(struct drm_device *dev)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	struct atmel_hlcdc_dc *dc = dev->dev_private;
810*4882a593Smuzhiyun 	unsigned int isr;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	regmap_write(dc->hlcdc->regmap, ATMEL_HLCDC_IDR, 0xffffffff);
813*4882a593Smuzhiyun 	regmap_read(dc->hlcdc->regmap, ATMEL_HLCDC_ISR, &isr);
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun DEFINE_DRM_GEM_CMA_FOPS(fops);
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun static struct drm_driver atmel_hlcdc_dc_driver = {
819*4882a593Smuzhiyun 	.driver_features = DRIVER_GEM | DRIVER_MODESET | DRIVER_ATOMIC,
820*4882a593Smuzhiyun 	.irq_handler = atmel_hlcdc_dc_irq_handler,
821*4882a593Smuzhiyun 	.irq_preinstall = atmel_hlcdc_dc_irq_uninstall,
822*4882a593Smuzhiyun 	.irq_postinstall = atmel_hlcdc_dc_irq_postinstall,
823*4882a593Smuzhiyun 	.irq_uninstall = atmel_hlcdc_dc_irq_uninstall,
824*4882a593Smuzhiyun 	DRM_GEM_CMA_DRIVER_OPS,
825*4882a593Smuzhiyun 	.fops = &fops,
826*4882a593Smuzhiyun 	.name = "atmel-hlcdc",
827*4882a593Smuzhiyun 	.desc = "Atmel HLCD Controller DRM",
828*4882a593Smuzhiyun 	.date = "20141504",
829*4882a593Smuzhiyun 	.major = 1,
830*4882a593Smuzhiyun 	.minor = 0,
831*4882a593Smuzhiyun };
832*4882a593Smuzhiyun 
atmel_hlcdc_dc_drm_probe(struct platform_device * pdev)833*4882a593Smuzhiyun static int atmel_hlcdc_dc_drm_probe(struct platform_device *pdev)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun 	struct drm_device *ddev;
836*4882a593Smuzhiyun 	int ret;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	ddev = drm_dev_alloc(&atmel_hlcdc_dc_driver, &pdev->dev);
839*4882a593Smuzhiyun 	if (IS_ERR(ddev))
840*4882a593Smuzhiyun 		return PTR_ERR(ddev);
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	ret = atmel_hlcdc_dc_load(ddev);
843*4882a593Smuzhiyun 	if (ret)
844*4882a593Smuzhiyun 		goto err_put;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	ret = drm_dev_register(ddev, 0);
847*4882a593Smuzhiyun 	if (ret)
848*4882a593Smuzhiyun 		goto err_unload;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	drm_fbdev_generic_setup(ddev, 24);
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	return 0;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun err_unload:
855*4882a593Smuzhiyun 	atmel_hlcdc_dc_unload(ddev);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun err_put:
858*4882a593Smuzhiyun 	drm_dev_put(ddev);
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	return ret;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun 
atmel_hlcdc_dc_drm_remove(struct platform_device * pdev)863*4882a593Smuzhiyun static int atmel_hlcdc_dc_drm_remove(struct platform_device *pdev)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun 	struct drm_device *ddev = platform_get_drvdata(pdev);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	drm_dev_unregister(ddev);
868*4882a593Smuzhiyun 	atmel_hlcdc_dc_unload(ddev);
869*4882a593Smuzhiyun 	drm_dev_put(ddev);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	return 0;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
atmel_hlcdc_dc_drm_suspend(struct device * dev)875*4882a593Smuzhiyun static int atmel_hlcdc_dc_drm_suspend(struct device *dev)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun 	struct drm_device *drm_dev = dev_get_drvdata(dev);
878*4882a593Smuzhiyun 	struct atmel_hlcdc_dc *dc = drm_dev->dev_private;
879*4882a593Smuzhiyun 	struct regmap *regmap = dc->hlcdc->regmap;
880*4882a593Smuzhiyun 	struct drm_atomic_state *state;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	state = drm_atomic_helper_suspend(drm_dev);
883*4882a593Smuzhiyun 	if (IS_ERR(state))
884*4882a593Smuzhiyun 		return PTR_ERR(state);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	dc->suspend.state = state;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	regmap_read(regmap, ATMEL_HLCDC_IMR, &dc->suspend.imr);
889*4882a593Smuzhiyun 	regmap_write(regmap, ATMEL_HLCDC_IDR, dc->suspend.imr);
890*4882a593Smuzhiyun 	clk_disable_unprepare(dc->hlcdc->periph_clk);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	return 0;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun 
atmel_hlcdc_dc_drm_resume(struct device * dev)895*4882a593Smuzhiyun static int atmel_hlcdc_dc_drm_resume(struct device *dev)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun 	struct drm_device *drm_dev = dev_get_drvdata(dev);
898*4882a593Smuzhiyun 	struct atmel_hlcdc_dc *dc = drm_dev->dev_private;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	clk_prepare_enable(dc->hlcdc->periph_clk);
901*4882a593Smuzhiyun 	regmap_write(dc->hlcdc->regmap, ATMEL_HLCDC_IER, dc->suspend.imr);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	return drm_atomic_helper_resume(drm_dev, dc->suspend.state);
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun #endif
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(atmel_hlcdc_dc_drm_pm_ops,
908*4882a593Smuzhiyun 		atmel_hlcdc_dc_drm_suspend, atmel_hlcdc_dc_drm_resume);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun static const struct of_device_id atmel_hlcdc_dc_of_match[] = {
911*4882a593Smuzhiyun 	{ .compatible = "atmel,hlcdc-display-controller" },
912*4882a593Smuzhiyun 	{ },
913*4882a593Smuzhiyun };
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun static struct platform_driver atmel_hlcdc_dc_platform_driver = {
916*4882a593Smuzhiyun 	.probe	= atmel_hlcdc_dc_drm_probe,
917*4882a593Smuzhiyun 	.remove	= atmel_hlcdc_dc_drm_remove,
918*4882a593Smuzhiyun 	.driver	= {
919*4882a593Smuzhiyun 		.name	= "atmel-hlcdc-display-controller",
920*4882a593Smuzhiyun 		.pm	= &atmel_hlcdc_dc_drm_pm_ops,
921*4882a593Smuzhiyun 		.of_match_table = atmel_hlcdc_dc_of_match,
922*4882a593Smuzhiyun 	},
923*4882a593Smuzhiyun };
924*4882a593Smuzhiyun module_platform_driver(atmel_hlcdc_dc_platform_driver);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun MODULE_AUTHOR("Jean-Jacques Hiblot <jjhiblot@traphandler.com>");
927*4882a593Smuzhiyun MODULE_AUTHOR("Boris Brezillon <boris.brezillon@free-electrons.com>");
928*4882a593Smuzhiyun MODULE_DESCRIPTION("Atmel HLCDC Display Controller DRM Driver");
929*4882a593Smuzhiyun MODULE_LICENSE("GPL");
930*4882a593Smuzhiyun MODULE_ALIAS("platform:atmel-hlcdc-dc");
931