xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/ast/ast_mode.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2012 Red Hat Inc.
3*4882a593Smuzhiyun  * Parts based on xf86-video-ast
4*4882a593Smuzhiyun  * Copyright (c) 2005 ASPEED Technology Inc.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun  * copy of this software and associated documentation files (the
8*4882a593Smuzhiyun  * "Software"), to deal in the Software without restriction, including
9*4882a593Smuzhiyun  * without limitation the rights to use, copy, modify, merge, publish,
10*4882a593Smuzhiyun  * distribute, sub license, and/or sell copies of the Software, and to
11*4882a593Smuzhiyun  * permit persons to whom the Software is furnished to do so, subject to
12*4882a593Smuzhiyun  * the following conditions:
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
18*4882a593Smuzhiyun  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
19*4882a593Smuzhiyun  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
20*4882a593Smuzhiyun  * USE OR OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the
23*4882a593Smuzhiyun  * next paragraph) shall be included in all copies or substantial portions
24*4882a593Smuzhiyun  * of the Software.
25*4882a593Smuzhiyun  *
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  * Authors: Dave Airlie <airlied@redhat.com>
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include <linux/export.h>
32*4882a593Smuzhiyun #include <linux/pci.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include <drm/drm_atomic.h>
35*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
36*4882a593Smuzhiyun #include <drm/drm_atomic_state_helper.h>
37*4882a593Smuzhiyun #include <drm/drm_crtc.h>
38*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
39*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
40*4882a593Smuzhiyun #include <drm/drm_gem_framebuffer_helper.h>
41*4882a593Smuzhiyun #include <drm/drm_gem_vram_helper.h>
42*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
43*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
44*4882a593Smuzhiyun #include <drm/drm_simple_kms_helper.h>
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #include "ast_drv.h"
47*4882a593Smuzhiyun #include "ast_tables.h"
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static struct ast_i2c_chan *ast_i2c_create(struct drm_device *dev);
50*4882a593Smuzhiyun static void ast_i2c_destroy(struct ast_i2c_chan *i2c);
51*4882a593Smuzhiyun 
ast_load_palette_index(struct ast_private * ast,u8 index,u8 red,u8 green,u8 blue)52*4882a593Smuzhiyun static inline void ast_load_palette_index(struct ast_private *ast,
53*4882a593Smuzhiyun 				     u8 index, u8 red, u8 green,
54*4882a593Smuzhiyun 				     u8 blue)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	ast_io_write8(ast, AST_IO_DAC_INDEX_WRITE, index);
57*4882a593Smuzhiyun 	ast_io_read8(ast, AST_IO_SEQ_PORT);
58*4882a593Smuzhiyun 	ast_io_write8(ast, AST_IO_DAC_DATA, red);
59*4882a593Smuzhiyun 	ast_io_read8(ast, AST_IO_SEQ_PORT);
60*4882a593Smuzhiyun 	ast_io_write8(ast, AST_IO_DAC_DATA, green);
61*4882a593Smuzhiyun 	ast_io_read8(ast, AST_IO_SEQ_PORT);
62*4882a593Smuzhiyun 	ast_io_write8(ast, AST_IO_DAC_DATA, blue);
63*4882a593Smuzhiyun 	ast_io_read8(ast, AST_IO_SEQ_PORT);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
ast_crtc_load_lut(struct ast_private * ast,struct drm_crtc * crtc)66*4882a593Smuzhiyun static void ast_crtc_load_lut(struct ast_private *ast, struct drm_crtc *crtc)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	u16 *r, *g, *b;
69*4882a593Smuzhiyun 	int i;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	if (!crtc->enabled)
72*4882a593Smuzhiyun 		return;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	r = crtc->gamma_store;
75*4882a593Smuzhiyun 	g = r + crtc->gamma_size;
76*4882a593Smuzhiyun 	b = g + crtc->gamma_size;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	for (i = 0; i < 256; i++)
79*4882a593Smuzhiyun 		ast_load_palette_index(ast, i, *r++ >> 8, *g++ >> 8, *b++ >> 8);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
ast_get_vbios_mode_info(const struct drm_format_info * format,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode,struct ast_vbios_mode_info * vbios_mode)82*4882a593Smuzhiyun static bool ast_get_vbios_mode_info(const struct drm_format_info *format,
83*4882a593Smuzhiyun 				    const struct drm_display_mode *mode,
84*4882a593Smuzhiyun 				    struct drm_display_mode *adjusted_mode,
85*4882a593Smuzhiyun 				    struct ast_vbios_mode_info *vbios_mode)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	u32 refresh_rate_index = 0, refresh_rate;
88*4882a593Smuzhiyun 	const struct ast_vbios_enhtable *best = NULL;
89*4882a593Smuzhiyun 	u32 hborder, vborder;
90*4882a593Smuzhiyun 	bool check_sync;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	switch (format->cpp[0] * 8) {
93*4882a593Smuzhiyun 	case 8:
94*4882a593Smuzhiyun 		vbios_mode->std_table = &vbios_stdtable[VGAModeIndex];
95*4882a593Smuzhiyun 		break;
96*4882a593Smuzhiyun 	case 16:
97*4882a593Smuzhiyun 		vbios_mode->std_table = &vbios_stdtable[HiCModeIndex];
98*4882a593Smuzhiyun 		break;
99*4882a593Smuzhiyun 	case 24:
100*4882a593Smuzhiyun 	case 32:
101*4882a593Smuzhiyun 		vbios_mode->std_table = &vbios_stdtable[TrueCModeIndex];
102*4882a593Smuzhiyun 		break;
103*4882a593Smuzhiyun 	default:
104*4882a593Smuzhiyun 		return false;
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	switch (mode->crtc_hdisplay) {
108*4882a593Smuzhiyun 	case 640:
109*4882a593Smuzhiyun 		vbios_mode->enh_table = &res_640x480[refresh_rate_index];
110*4882a593Smuzhiyun 		break;
111*4882a593Smuzhiyun 	case 800:
112*4882a593Smuzhiyun 		vbios_mode->enh_table = &res_800x600[refresh_rate_index];
113*4882a593Smuzhiyun 		break;
114*4882a593Smuzhiyun 	case 1024:
115*4882a593Smuzhiyun 		vbios_mode->enh_table = &res_1024x768[refresh_rate_index];
116*4882a593Smuzhiyun 		break;
117*4882a593Smuzhiyun 	case 1280:
118*4882a593Smuzhiyun 		if (mode->crtc_vdisplay == 800)
119*4882a593Smuzhiyun 			vbios_mode->enh_table = &res_1280x800[refresh_rate_index];
120*4882a593Smuzhiyun 		else
121*4882a593Smuzhiyun 			vbios_mode->enh_table = &res_1280x1024[refresh_rate_index];
122*4882a593Smuzhiyun 		break;
123*4882a593Smuzhiyun 	case 1360:
124*4882a593Smuzhiyun 		vbios_mode->enh_table = &res_1360x768[refresh_rate_index];
125*4882a593Smuzhiyun 		break;
126*4882a593Smuzhiyun 	case 1440:
127*4882a593Smuzhiyun 		vbios_mode->enh_table = &res_1440x900[refresh_rate_index];
128*4882a593Smuzhiyun 		break;
129*4882a593Smuzhiyun 	case 1600:
130*4882a593Smuzhiyun 		if (mode->crtc_vdisplay == 900)
131*4882a593Smuzhiyun 			vbios_mode->enh_table = &res_1600x900[refresh_rate_index];
132*4882a593Smuzhiyun 		else
133*4882a593Smuzhiyun 			vbios_mode->enh_table = &res_1600x1200[refresh_rate_index];
134*4882a593Smuzhiyun 		break;
135*4882a593Smuzhiyun 	case 1680:
136*4882a593Smuzhiyun 		vbios_mode->enh_table = &res_1680x1050[refresh_rate_index];
137*4882a593Smuzhiyun 		break;
138*4882a593Smuzhiyun 	case 1920:
139*4882a593Smuzhiyun 		if (mode->crtc_vdisplay == 1080)
140*4882a593Smuzhiyun 			vbios_mode->enh_table = &res_1920x1080[refresh_rate_index];
141*4882a593Smuzhiyun 		else
142*4882a593Smuzhiyun 			vbios_mode->enh_table = &res_1920x1200[refresh_rate_index];
143*4882a593Smuzhiyun 		break;
144*4882a593Smuzhiyun 	default:
145*4882a593Smuzhiyun 		return false;
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	refresh_rate = drm_mode_vrefresh(mode);
149*4882a593Smuzhiyun 	check_sync = vbios_mode->enh_table->flags & WideScreenMode;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	while (1) {
152*4882a593Smuzhiyun 		const struct ast_vbios_enhtable *loop = vbios_mode->enh_table;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 		while (loop->refresh_rate != 0xff) {
155*4882a593Smuzhiyun 			if ((check_sync) &&
156*4882a593Smuzhiyun 			    (((mode->flags & DRM_MODE_FLAG_NVSYNC)  &&
157*4882a593Smuzhiyun 			      (loop->flags & PVSync))  ||
158*4882a593Smuzhiyun 			     ((mode->flags & DRM_MODE_FLAG_PVSYNC)  &&
159*4882a593Smuzhiyun 			      (loop->flags & NVSync))  ||
160*4882a593Smuzhiyun 			     ((mode->flags & DRM_MODE_FLAG_NHSYNC)  &&
161*4882a593Smuzhiyun 			      (loop->flags & PHSync))  ||
162*4882a593Smuzhiyun 			     ((mode->flags & DRM_MODE_FLAG_PHSYNC)  &&
163*4882a593Smuzhiyun 			      (loop->flags & NHSync)))) {
164*4882a593Smuzhiyun 				loop++;
165*4882a593Smuzhiyun 				continue;
166*4882a593Smuzhiyun 			}
167*4882a593Smuzhiyun 			if (loop->refresh_rate <= refresh_rate
168*4882a593Smuzhiyun 			    && (!best || loop->refresh_rate > best->refresh_rate))
169*4882a593Smuzhiyun 				best = loop;
170*4882a593Smuzhiyun 			loop++;
171*4882a593Smuzhiyun 		}
172*4882a593Smuzhiyun 		if (best || !check_sync)
173*4882a593Smuzhiyun 			break;
174*4882a593Smuzhiyun 		check_sync = 0;
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	if (best)
178*4882a593Smuzhiyun 		vbios_mode->enh_table = best;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	hborder = (vbios_mode->enh_table->flags & HBorder) ? 8 : 0;
181*4882a593Smuzhiyun 	vborder = (vbios_mode->enh_table->flags & VBorder) ? 8 : 0;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	adjusted_mode->crtc_htotal = vbios_mode->enh_table->ht;
184*4882a593Smuzhiyun 	adjusted_mode->crtc_hblank_start = vbios_mode->enh_table->hde + hborder;
185*4882a593Smuzhiyun 	adjusted_mode->crtc_hblank_end = vbios_mode->enh_table->ht - hborder;
186*4882a593Smuzhiyun 	adjusted_mode->crtc_hsync_start = vbios_mode->enh_table->hde + hborder +
187*4882a593Smuzhiyun 		vbios_mode->enh_table->hfp;
188*4882a593Smuzhiyun 	adjusted_mode->crtc_hsync_end = (vbios_mode->enh_table->hde + hborder +
189*4882a593Smuzhiyun 					 vbios_mode->enh_table->hfp +
190*4882a593Smuzhiyun 					 vbios_mode->enh_table->hsync);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	adjusted_mode->crtc_vtotal = vbios_mode->enh_table->vt;
193*4882a593Smuzhiyun 	adjusted_mode->crtc_vblank_start = vbios_mode->enh_table->vde + vborder;
194*4882a593Smuzhiyun 	adjusted_mode->crtc_vblank_end = vbios_mode->enh_table->vt - vborder;
195*4882a593Smuzhiyun 	adjusted_mode->crtc_vsync_start = vbios_mode->enh_table->vde + vborder +
196*4882a593Smuzhiyun 		vbios_mode->enh_table->vfp;
197*4882a593Smuzhiyun 	adjusted_mode->crtc_vsync_end = (vbios_mode->enh_table->vde + vborder +
198*4882a593Smuzhiyun 					 vbios_mode->enh_table->vfp +
199*4882a593Smuzhiyun 					 vbios_mode->enh_table->vsync);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	return true;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
ast_set_vbios_color_reg(struct ast_private * ast,const struct drm_format_info * format,const struct ast_vbios_mode_info * vbios_mode)204*4882a593Smuzhiyun static void ast_set_vbios_color_reg(struct ast_private *ast,
205*4882a593Smuzhiyun 				    const struct drm_format_info *format,
206*4882a593Smuzhiyun 				    const struct ast_vbios_mode_info *vbios_mode)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	u32 color_index;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	switch (format->cpp[0]) {
211*4882a593Smuzhiyun 	case 1:
212*4882a593Smuzhiyun 		color_index = VGAModeIndex - 1;
213*4882a593Smuzhiyun 		break;
214*4882a593Smuzhiyun 	case 2:
215*4882a593Smuzhiyun 		color_index = HiCModeIndex;
216*4882a593Smuzhiyun 		break;
217*4882a593Smuzhiyun 	case 3:
218*4882a593Smuzhiyun 	case 4:
219*4882a593Smuzhiyun 		color_index = TrueCModeIndex;
220*4882a593Smuzhiyun 		break;
221*4882a593Smuzhiyun 	default:
222*4882a593Smuzhiyun 		return;
223*4882a593Smuzhiyun 	}
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8c, (u8)((color_index & 0x0f) << 4));
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0x00);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (vbios_mode->enh_table->flags & NewModeInfo) {
230*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0xa8);
231*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x92, format->cpp[0] * 8);
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
ast_set_vbios_mode_reg(struct ast_private * ast,const struct drm_display_mode * adjusted_mode,const struct ast_vbios_mode_info * vbios_mode)235*4882a593Smuzhiyun static void ast_set_vbios_mode_reg(struct ast_private *ast,
236*4882a593Smuzhiyun 				   const struct drm_display_mode *adjusted_mode,
237*4882a593Smuzhiyun 				   const struct ast_vbios_mode_info *vbios_mode)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	u32 refresh_rate_index, mode_id;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	refresh_rate_index = vbios_mode->enh_table->refresh_rate_index;
242*4882a593Smuzhiyun 	mode_id = vbios_mode->enh_table->mode_id;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8d, refresh_rate_index & 0xff);
245*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8e, mode_id & 0xff);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0x00);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	if (vbios_mode->enh_table->flags & NewModeInfo) {
250*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0xa8);
251*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x93, adjusted_mode->clock / 1000);
252*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x94, adjusted_mode->crtc_hdisplay);
253*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x95, adjusted_mode->crtc_hdisplay >> 8);
254*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x96, adjusted_mode->crtc_vdisplay);
255*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x97, adjusted_mode->crtc_vdisplay >> 8);
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
ast_set_std_reg(struct ast_private * ast,struct drm_display_mode * mode,struct ast_vbios_mode_info * vbios_mode)259*4882a593Smuzhiyun static void ast_set_std_reg(struct ast_private *ast,
260*4882a593Smuzhiyun 			    struct drm_display_mode *mode,
261*4882a593Smuzhiyun 			    struct ast_vbios_mode_info *vbios_mode)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	const struct ast_vbios_stdtable *stdtable;
264*4882a593Smuzhiyun 	u32 i;
265*4882a593Smuzhiyun 	u8 jreg;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	stdtable = vbios_mode->std_table;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	jreg = stdtable->misc;
270*4882a593Smuzhiyun 	ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, jreg);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* Set SEQ; except Screen Disable field */
273*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_SEQ_PORT, 0x00, 0x03);
274*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x01, 0xdf, stdtable->seq[0]);
275*4882a593Smuzhiyun 	for (i = 1; i < 4; i++) {
276*4882a593Smuzhiyun 		jreg = stdtable->seq[i];
277*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_SEQ_PORT, (i + 1) , jreg);
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/* Set CRTC; except base address and offset */
281*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x00);
282*4882a593Smuzhiyun 	for (i = 0; i < 12; i++)
283*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_CRTC_PORT, i, stdtable->crtc[i]);
284*4882a593Smuzhiyun 	for (i = 14; i < 19; i++)
285*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_CRTC_PORT, i, stdtable->crtc[i]);
286*4882a593Smuzhiyun 	for (i = 20; i < 25; i++)
287*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_CRTC_PORT, i, stdtable->crtc[i]);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* set AR */
290*4882a593Smuzhiyun 	jreg = ast_io_read8(ast, AST_IO_INPUT_STATUS1_READ);
291*4882a593Smuzhiyun 	for (i = 0; i < 20; i++) {
292*4882a593Smuzhiyun 		jreg = stdtable->ar[i];
293*4882a593Smuzhiyun 		ast_io_write8(ast, AST_IO_AR_PORT_WRITE, (u8)i);
294*4882a593Smuzhiyun 		ast_io_write8(ast, AST_IO_AR_PORT_WRITE, jreg);
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun 	ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x14);
297*4882a593Smuzhiyun 	ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x00);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	jreg = ast_io_read8(ast, AST_IO_INPUT_STATUS1_READ);
300*4882a593Smuzhiyun 	ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x20);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	/* Set GR */
303*4882a593Smuzhiyun 	for (i = 0; i < 9; i++)
304*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_GR_PORT, i, stdtable->gr[i]);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
ast_set_crtc_reg(struct ast_private * ast,struct drm_display_mode * mode,struct ast_vbios_mode_info * vbios_mode)307*4882a593Smuzhiyun static void ast_set_crtc_reg(struct ast_private *ast,
308*4882a593Smuzhiyun 			     struct drm_display_mode *mode,
309*4882a593Smuzhiyun 			     struct ast_vbios_mode_info *vbios_mode)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	u8 jreg05 = 0, jreg07 = 0, jreg09 = 0, jregAC = 0, jregAD = 0, jregAE = 0;
312*4882a593Smuzhiyun 	u16 temp, precache = 0;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	if ((ast->chip == AST2500) &&
315*4882a593Smuzhiyun 	    (vbios_mode->enh_table->flags & AST2500PreCatchCRT))
316*4882a593Smuzhiyun 		precache = 40;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x00);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	temp = (mode->crtc_htotal >> 3) - 5;
321*4882a593Smuzhiyun 	if (temp & 0x100)
322*4882a593Smuzhiyun 		jregAC |= 0x01; /* HT D[8] */
323*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x00, 0x00, temp);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	temp = (mode->crtc_hdisplay >> 3) - 1;
326*4882a593Smuzhiyun 	if (temp & 0x100)
327*4882a593Smuzhiyun 		jregAC |= 0x04; /* HDE D[8] */
328*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x01, 0x00, temp);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	temp = (mode->crtc_hblank_start >> 3) - 1;
331*4882a593Smuzhiyun 	if (temp & 0x100)
332*4882a593Smuzhiyun 		jregAC |= 0x10; /* HBS D[8] */
333*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x02, 0x00, temp);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	temp = ((mode->crtc_hblank_end >> 3) - 1) & 0x7f;
336*4882a593Smuzhiyun 	if (temp & 0x20)
337*4882a593Smuzhiyun 		jreg05 |= 0x80;  /* HBE D[5] */
338*4882a593Smuzhiyun 	if (temp & 0x40)
339*4882a593Smuzhiyun 		jregAD |= 0x01;  /* HBE D[5] */
340*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x03, 0xE0, (temp & 0x1f));
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	temp = ((mode->crtc_hsync_start-precache) >> 3) - 1;
343*4882a593Smuzhiyun 	if (temp & 0x100)
344*4882a593Smuzhiyun 		jregAC |= 0x40; /* HRS D[5] */
345*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x04, 0x00, temp);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	temp = (((mode->crtc_hsync_end-precache) >> 3) - 1) & 0x3f;
348*4882a593Smuzhiyun 	if (temp & 0x20)
349*4882a593Smuzhiyun 		jregAD |= 0x04; /* HRE D[5] */
350*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x05, 0x60, (u8)((temp & 0x1f) | jreg05));
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAC, 0x00, jregAC);
353*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAD, 0x00, jregAD);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	/* vert timings */
356*4882a593Smuzhiyun 	temp = (mode->crtc_vtotal) - 2;
357*4882a593Smuzhiyun 	if (temp & 0x100)
358*4882a593Smuzhiyun 		jreg07 |= 0x01;
359*4882a593Smuzhiyun 	if (temp & 0x200)
360*4882a593Smuzhiyun 		jreg07 |= 0x20;
361*4882a593Smuzhiyun 	if (temp & 0x400)
362*4882a593Smuzhiyun 		jregAE |= 0x01;
363*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x06, 0x00, temp);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	temp = (mode->crtc_vsync_start) - 1;
366*4882a593Smuzhiyun 	if (temp & 0x100)
367*4882a593Smuzhiyun 		jreg07 |= 0x04;
368*4882a593Smuzhiyun 	if (temp & 0x200)
369*4882a593Smuzhiyun 		jreg07 |= 0x80;
370*4882a593Smuzhiyun 	if (temp & 0x400)
371*4882a593Smuzhiyun 		jregAE |= 0x08;
372*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x10, 0x00, temp);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	temp = (mode->crtc_vsync_end - 1) & 0x3f;
375*4882a593Smuzhiyun 	if (temp & 0x10)
376*4882a593Smuzhiyun 		jregAE |= 0x20;
377*4882a593Smuzhiyun 	if (temp & 0x20)
378*4882a593Smuzhiyun 		jregAE |= 0x40;
379*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x70, temp & 0xf);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	temp = mode->crtc_vdisplay - 1;
382*4882a593Smuzhiyun 	if (temp & 0x100)
383*4882a593Smuzhiyun 		jreg07 |= 0x02;
384*4882a593Smuzhiyun 	if (temp & 0x200)
385*4882a593Smuzhiyun 		jreg07 |= 0x40;
386*4882a593Smuzhiyun 	if (temp & 0x400)
387*4882a593Smuzhiyun 		jregAE |= 0x02;
388*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x12, 0x00, temp);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	temp = mode->crtc_vblank_start - 1;
391*4882a593Smuzhiyun 	if (temp & 0x100)
392*4882a593Smuzhiyun 		jreg07 |= 0x08;
393*4882a593Smuzhiyun 	if (temp & 0x200)
394*4882a593Smuzhiyun 		jreg09 |= 0x20;
395*4882a593Smuzhiyun 	if (temp & 0x400)
396*4882a593Smuzhiyun 		jregAE |= 0x04;
397*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x15, 0x00, temp);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	temp = mode->crtc_vblank_end - 1;
400*4882a593Smuzhiyun 	if (temp & 0x100)
401*4882a593Smuzhiyun 		jregAE |= 0x10;
402*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x16, 0x00, temp);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x07, 0x00, jreg07);
405*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x09, 0xdf, jreg09);
406*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAE, 0x00, (jregAE | 0x80));
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if (precache)
409*4882a593Smuzhiyun 		ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb6, 0x3f, 0x80);
410*4882a593Smuzhiyun 	else
411*4882a593Smuzhiyun 		ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb6, 0x3f, 0x00);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x80);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
ast_set_offset_reg(struct ast_private * ast,struct drm_framebuffer * fb)416*4882a593Smuzhiyun static void ast_set_offset_reg(struct ast_private *ast,
417*4882a593Smuzhiyun 			       struct drm_framebuffer *fb)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	u16 offset;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	offset = fb->pitches[0] >> 3;
422*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x13, (offset & 0xff));
423*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xb0, (offset >> 8) & 0x3f);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
ast_set_dclk_reg(struct ast_private * ast,struct drm_display_mode * mode,struct ast_vbios_mode_info * vbios_mode)426*4882a593Smuzhiyun static void ast_set_dclk_reg(struct ast_private *ast,
427*4882a593Smuzhiyun 			     struct drm_display_mode *mode,
428*4882a593Smuzhiyun 			     struct ast_vbios_mode_info *vbios_mode)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	const struct ast_vbios_dclk_info *clk_info;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	if (ast->chip == AST2500)
433*4882a593Smuzhiyun 		clk_info = &dclk_table_ast2500[vbios_mode->enh_table->dclk_index];
434*4882a593Smuzhiyun 	else
435*4882a593Smuzhiyun 		clk_info = &dclk_table[vbios_mode->enh_table->dclk_index];
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xc0, 0x00, clk_info->param1);
438*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xc1, 0x00, clk_info->param2);
439*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xbb, 0x0f,
440*4882a593Smuzhiyun 			       (clk_info->param3 & 0xc0) |
441*4882a593Smuzhiyun 			       ((clk_info->param3 & 0x3) << 4));
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
ast_set_color_reg(struct ast_private * ast,const struct drm_format_info * format)444*4882a593Smuzhiyun static void ast_set_color_reg(struct ast_private *ast,
445*4882a593Smuzhiyun 			      const struct drm_format_info *format)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	u8 jregA0 = 0, jregA3 = 0, jregA8 = 0;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	switch (format->cpp[0] * 8) {
450*4882a593Smuzhiyun 	case 8:
451*4882a593Smuzhiyun 		jregA0 = 0x70;
452*4882a593Smuzhiyun 		jregA3 = 0x01;
453*4882a593Smuzhiyun 		jregA8 = 0x00;
454*4882a593Smuzhiyun 		break;
455*4882a593Smuzhiyun 	case 15:
456*4882a593Smuzhiyun 	case 16:
457*4882a593Smuzhiyun 		jregA0 = 0x70;
458*4882a593Smuzhiyun 		jregA3 = 0x04;
459*4882a593Smuzhiyun 		jregA8 = 0x02;
460*4882a593Smuzhiyun 		break;
461*4882a593Smuzhiyun 	case 32:
462*4882a593Smuzhiyun 		jregA0 = 0x70;
463*4882a593Smuzhiyun 		jregA3 = 0x08;
464*4882a593Smuzhiyun 		jregA8 = 0x02;
465*4882a593Smuzhiyun 		break;
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa0, 0x8f, jregA0);
469*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa3, 0xf0, jregA3);
470*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa8, 0xfd, jregA8);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
ast_set_crtthd_reg(struct ast_private * ast)473*4882a593Smuzhiyun static void ast_set_crtthd_reg(struct ast_private *ast)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	/* Set Threshold */
476*4882a593Smuzhiyun 	if (ast->chip == AST2300 || ast->chip == AST2400 ||
477*4882a593Smuzhiyun 	    ast->chip == AST2500) {
478*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x78);
479*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x60);
480*4882a593Smuzhiyun 	} else if (ast->chip == AST2100 ||
481*4882a593Smuzhiyun 		   ast->chip == AST1100 ||
482*4882a593Smuzhiyun 		   ast->chip == AST2200 ||
483*4882a593Smuzhiyun 		   ast->chip == AST2150) {
484*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x3f);
485*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x2f);
486*4882a593Smuzhiyun 	} else {
487*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x2f);
488*4882a593Smuzhiyun 		ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x1f);
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
ast_set_sync_reg(struct ast_private * ast,struct drm_display_mode * mode,struct ast_vbios_mode_info * vbios_mode)492*4882a593Smuzhiyun static void ast_set_sync_reg(struct ast_private *ast,
493*4882a593Smuzhiyun 			     struct drm_display_mode *mode,
494*4882a593Smuzhiyun 			     struct ast_vbios_mode_info *vbios_mode)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	u8 jreg;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	jreg  = ast_io_read8(ast, AST_IO_MISC_PORT_READ);
499*4882a593Smuzhiyun 	jreg &= ~0xC0;
500*4882a593Smuzhiyun 	if (vbios_mode->enh_table->flags & NVSync) jreg |= 0x80;
501*4882a593Smuzhiyun 	if (vbios_mode->enh_table->flags & NHSync) jreg |= 0x40;
502*4882a593Smuzhiyun 	ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, jreg);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
ast_set_start_address_crt1(struct ast_private * ast,unsigned offset)505*4882a593Smuzhiyun static void ast_set_start_address_crt1(struct ast_private *ast,
506*4882a593Smuzhiyun 				       unsigned offset)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	u32 addr;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	addr = offset >> 2;
511*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x0d, (u8)(addr & 0xff));
512*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x0c, (u8)((addr >> 8) & 0xff));
513*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xaf, (u8)((addr >> 16) & 0xff));
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
ast_wait_for_vretrace(struct ast_private * ast)517*4882a593Smuzhiyun static void ast_wait_for_vretrace(struct ast_private *ast)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun 	unsigned long timeout = jiffies + HZ;
520*4882a593Smuzhiyun 	u8 vgair1;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	do {
523*4882a593Smuzhiyun 		vgair1 = ast_io_read8(ast, AST_IO_INPUT_STATUS1_READ);
524*4882a593Smuzhiyun 	} while (!(vgair1 & AST_IO_VGAIR1_VREFRESH) && time_before(jiffies, timeout));
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun /*
528*4882a593Smuzhiyun  * Primary plane
529*4882a593Smuzhiyun  */
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun static const uint32_t ast_primary_plane_formats[] = {
532*4882a593Smuzhiyun 	DRM_FORMAT_XRGB8888,
533*4882a593Smuzhiyun 	DRM_FORMAT_RGB565,
534*4882a593Smuzhiyun 	DRM_FORMAT_C8,
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun 
ast_primary_plane_helper_atomic_check(struct drm_plane * plane,struct drm_plane_state * state)537*4882a593Smuzhiyun static int ast_primary_plane_helper_atomic_check(struct drm_plane *plane,
538*4882a593Smuzhiyun 						 struct drm_plane_state *state)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun 	struct drm_crtc_state *crtc_state;
541*4882a593Smuzhiyun 	struct ast_crtc_state *ast_crtc_state;
542*4882a593Smuzhiyun 	int ret;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	if (!state->crtc)
545*4882a593Smuzhiyun 		return 0;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	crtc_state = drm_atomic_get_new_crtc_state(state->state, state->crtc);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	ret = drm_atomic_helper_check_plane_state(state, crtc_state,
550*4882a593Smuzhiyun 						  DRM_PLANE_HELPER_NO_SCALING,
551*4882a593Smuzhiyun 						  DRM_PLANE_HELPER_NO_SCALING,
552*4882a593Smuzhiyun 						  false, true);
553*4882a593Smuzhiyun 	if (ret)
554*4882a593Smuzhiyun 		return ret;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	if (!state->visible)
557*4882a593Smuzhiyun 		return 0;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	ast_crtc_state = to_ast_crtc_state(crtc_state);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	ast_crtc_state->format = state->fb->format;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	return 0;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun static void
ast_primary_plane_helper_atomic_update(struct drm_plane * plane,struct drm_plane_state * old_state)567*4882a593Smuzhiyun ast_primary_plane_helper_atomic_update(struct drm_plane *plane,
568*4882a593Smuzhiyun 				       struct drm_plane_state *old_state)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun 	struct drm_device *dev = plane->dev;
571*4882a593Smuzhiyun 	struct ast_private *ast = to_ast_private(dev);
572*4882a593Smuzhiyun 	struct drm_plane_state *state = plane->state;
573*4882a593Smuzhiyun 	struct drm_gem_vram_object *gbo;
574*4882a593Smuzhiyun 	s64 gpu_addr;
575*4882a593Smuzhiyun 	struct drm_framebuffer *fb = state->fb;
576*4882a593Smuzhiyun 	struct drm_framebuffer *old_fb = old_state->fb;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	if (!old_fb || (fb->format != old_fb->format)) {
579*4882a593Smuzhiyun 		struct drm_crtc_state *crtc_state = state->crtc->state;
580*4882a593Smuzhiyun 		struct ast_crtc_state *ast_crtc_state = to_ast_crtc_state(crtc_state);
581*4882a593Smuzhiyun 		struct ast_vbios_mode_info *vbios_mode_info = &ast_crtc_state->vbios_mode_info;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 		ast_set_color_reg(ast, fb->format);
584*4882a593Smuzhiyun 		ast_set_vbios_color_reg(ast, fb->format, vbios_mode_info);
585*4882a593Smuzhiyun 	}
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	gbo = drm_gem_vram_of_gem(fb->obj[0]);
588*4882a593Smuzhiyun 	gpu_addr = drm_gem_vram_offset(gbo);
589*4882a593Smuzhiyun 	if (drm_WARN_ON_ONCE(dev, gpu_addr < 0))
590*4882a593Smuzhiyun 		return; /* Bug: we didn't pin the BO to VRAM in prepare_fb. */
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	ast_set_offset_reg(ast, fb);
593*4882a593Smuzhiyun 	ast_set_start_address_crt1(ast, (u32)gpu_addr);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0x00);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun static void
ast_primary_plane_helper_atomic_disable(struct drm_plane * plane,struct drm_plane_state * old_state)599*4882a593Smuzhiyun ast_primary_plane_helper_atomic_disable(struct drm_plane *plane,
600*4882a593Smuzhiyun 					struct drm_plane_state *old_state)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun 	struct ast_private *ast = to_ast_private(plane->dev);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0x20);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun static const struct drm_plane_helper_funcs ast_primary_plane_helper_funcs = {
608*4882a593Smuzhiyun 	.prepare_fb = drm_gem_vram_plane_helper_prepare_fb,
609*4882a593Smuzhiyun 	.cleanup_fb = drm_gem_vram_plane_helper_cleanup_fb,
610*4882a593Smuzhiyun 	.atomic_check = ast_primary_plane_helper_atomic_check,
611*4882a593Smuzhiyun 	.atomic_update = ast_primary_plane_helper_atomic_update,
612*4882a593Smuzhiyun 	.atomic_disable = ast_primary_plane_helper_atomic_disable,
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun static const struct drm_plane_funcs ast_primary_plane_funcs = {
616*4882a593Smuzhiyun 	.update_plane = drm_atomic_helper_update_plane,
617*4882a593Smuzhiyun 	.disable_plane = drm_atomic_helper_disable_plane,
618*4882a593Smuzhiyun 	.destroy = drm_plane_cleanup,
619*4882a593Smuzhiyun 	.reset = drm_atomic_helper_plane_reset,
620*4882a593Smuzhiyun 	.atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
621*4882a593Smuzhiyun 	.atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun /*
625*4882a593Smuzhiyun  * Cursor plane
626*4882a593Smuzhiyun  */
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun static const uint32_t ast_cursor_plane_formats[] = {
629*4882a593Smuzhiyun 	DRM_FORMAT_ARGB8888,
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun static int
ast_cursor_plane_helper_prepare_fb(struct drm_plane * plane,struct drm_plane_state * new_state)633*4882a593Smuzhiyun ast_cursor_plane_helper_prepare_fb(struct drm_plane *plane,
634*4882a593Smuzhiyun 				   struct drm_plane_state *new_state)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun 	struct drm_framebuffer *fb = new_state->fb;
637*4882a593Smuzhiyun 	struct drm_crtc *crtc = new_state->crtc;
638*4882a593Smuzhiyun 	struct ast_private *ast;
639*4882a593Smuzhiyun 	int ret;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	if (!crtc || !fb)
642*4882a593Smuzhiyun 		return 0;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	ast = to_ast_private(plane->dev);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	ret = ast_cursor_blit(ast, fb);
647*4882a593Smuzhiyun 	if (ret)
648*4882a593Smuzhiyun 		return ret;
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	return 0;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun 
ast_cursor_plane_helper_atomic_check(struct drm_plane * plane,struct drm_plane_state * state)653*4882a593Smuzhiyun static int ast_cursor_plane_helper_atomic_check(struct drm_plane *plane,
654*4882a593Smuzhiyun 						struct drm_plane_state *state)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun 	struct drm_framebuffer *fb = state->fb;
657*4882a593Smuzhiyun 	struct drm_crtc_state *crtc_state;
658*4882a593Smuzhiyun 	int ret;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	if (!state->crtc)
661*4882a593Smuzhiyun 		return 0;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	crtc_state = drm_atomic_get_new_crtc_state(state->state, state->crtc);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	ret = drm_atomic_helper_check_plane_state(state, crtc_state,
666*4882a593Smuzhiyun 						  DRM_PLANE_HELPER_NO_SCALING,
667*4882a593Smuzhiyun 						  DRM_PLANE_HELPER_NO_SCALING,
668*4882a593Smuzhiyun 						  true, true);
669*4882a593Smuzhiyun 	if (ret)
670*4882a593Smuzhiyun 		return ret;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	if (!state->visible)
673*4882a593Smuzhiyun 		return 0;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	if (fb->width > AST_MAX_HWC_WIDTH || fb->height > AST_MAX_HWC_HEIGHT)
676*4882a593Smuzhiyun 		return -EINVAL;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	return 0;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun static void
ast_cursor_plane_helper_atomic_update(struct drm_plane * plane,struct drm_plane_state * old_state)682*4882a593Smuzhiyun ast_cursor_plane_helper_atomic_update(struct drm_plane *plane,
683*4882a593Smuzhiyun 				      struct drm_plane_state *old_state)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun 	struct drm_plane_state *state = plane->state;
686*4882a593Smuzhiyun 	struct drm_framebuffer *fb = state->fb;
687*4882a593Smuzhiyun 	struct ast_private *ast = to_ast_private(plane->dev);
688*4882a593Smuzhiyun 	unsigned int offset_x, offset_y;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	offset_x = AST_MAX_HWC_WIDTH - fb->width;
691*4882a593Smuzhiyun 	offset_y = AST_MAX_HWC_HEIGHT - fb->height;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	if (state->fb != old_state->fb) {
694*4882a593Smuzhiyun 		/* A new cursor image was installed. */
695*4882a593Smuzhiyun 		ast_cursor_page_flip(ast);
696*4882a593Smuzhiyun 	}
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	ast_cursor_show(ast, state->crtc_x, state->crtc_y,
699*4882a593Smuzhiyun 			offset_x, offset_y);
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun static void
ast_cursor_plane_helper_atomic_disable(struct drm_plane * plane,struct drm_plane_state * old_state)703*4882a593Smuzhiyun ast_cursor_plane_helper_atomic_disable(struct drm_plane *plane,
704*4882a593Smuzhiyun 				       struct drm_plane_state *old_state)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun 	struct ast_private *ast = to_ast_private(plane->dev);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	ast_cursor_hide(ast);
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun static const struct drm_plane_helper_funcs ast_cursor_plane_helper_funcs = {
712*4882a593Smuzhiyun 	.prepare_fb = ast_cursor_plane_helper_prepare_fb,
713*4882a593Smuzhiyun 	.cleanup_fb = NULL, /* not required for cursor plane */
714*4882a593Smuzhiyun 	.atomic_check = ast_cursor_plane_helper_atomic_check,
715*4882a593Smuzhiyun 	.atomic_update = ast_cursor_plane_helper_atomic_update,
716*4882a593Smuzhiyun 	.atomic_disable = ast_cursor_plane_helper_atomic_disable,
717*4882a593Smuzhiyun };
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun static const struct drm_plane_funcs ast_cursor_plane_funcs = {
720*4882a593Smuzhiyun 	.update_plane = drm_atomic_helper_update_plane,
721*4882a593Smuzhiyun 	.disable_plane = drm_atomic_helper_disable_plane,
722*4882a593Smuzhiyun 	.destroy = drm_plane_cleanup,
723*4882a593Smuzhiyun 	.reset = drm_atomic_helper_plane_reset,
724*4882a593Smuzhiyun 	.atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
725*4882a593Smuzhiyun 	.atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
726*4882a593Smuzhiyun };
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun /*
729*4882a593Smuzhiyun  * CRTC
730*4882a593Smuzhiyun  */
731*4882a593Smuzhiyun 
ast_crtc_dpms(struct drm_crtc * crtc,int mode)732*4882a593Smuzhiyun static void ast_crtc_dpms(struct drm_crtc *crtc, int mode)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	struct ast_private *ast = to_ast_private(crtc->dev);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	/* TODO: Maybe control display signal generation with
737*4882a593Smuzhiyun 	 *       Sync Enable (bit CR17.7).
738*4882a593Smuzhiyun 	 */
739*4882a593Smuzhiyun 	switch (mode) {
740*4882a593Smuzhiyun 	case DRM_MODE_DPMS_ON:
741*4882a593Smuzhiyun 	case DRM_MODE_DPMS_STANDBY:
742*4882a593Smuzhiyun 	case DRM_MODE_DPMS_SUSPEND:
743*4882a593Smuzhiyun 		if (ast->tx_chip_type == AST_TX_DP501)
744*4882a593Smuzhiyun 			ast_set_dp501_video_output(crtc->dev, 1);
745*4882a593Smuzhiyun 		break;
746*4882a593Smuzhiyun 	case DRM_MODE_DPMS_OFF:
747*4882a593Smuzhiyun 		if (ast->tx_chip_type == AST_TX_DP501)
748*4882a593Smuzhiyun 			ast_set_dp501_video_output(crtc->dev, 0);
749*4882a593Smuzhiyun 		break;
750*4882a593Smuzhiyun 	}
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun 
ast_crtc_helper_atomic_check(struct drm_crtc * crtc,struct drm_crtc_state * state)753*4882a593Smuzhiyun static int ast_crtc_helper_atomic_check(struct drm_crtc *crtc,
754*4882a593Smuzhiyun 					struct drm_crtc_state *state)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
757*4882a593Smuzhiyun 	struct ast_crtc_state *ast_state;
758*4882a593Smuzhiyun 	const struct drm_format_info *format;
759*4882a593Smuzhiyun 	bool succ;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	if (!state->enable)
762*4882a593Smuzhiyun 		return 0; /* no mode checks if CRTC is being disabled */
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	ast_state = to_ast_crtc_state(state);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	format = ast_state->format;
767*4882a593Smuzhiyun 	if (drm_WARN_ON_ONCE(dev, !format))
768*4882a593Smuzhiyun 		return -EINVAL; /* BUG: We didn't set format in primary check(). */
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	succ = ast_get_vbios_mode_info(format, &state->mode,
771*4882a593Smuzhiyun 				       &state->adjusted_mode,
772*4882a593Smuzhiyun 				       &ast_state->vbios_mode_info);
773*4882a593Smuzhiyun 	if (!succ)
774*4882a593Smuzhiyun 		return -EINVAL;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	return 0;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun static void
ast_crtc_helper_atomic_flush(struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state)780*4882a593Smuzhiyun ast_crtc_helper_atomic_flush(struct drm_crtc *crtc, struct drm_crtc_state *old_crtc_state)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun 	struct ast_private *ast = to_ast_private(crtc->dev);
783*4882a593Smuzhiyun 	struct ast_crtc_state *ast_crtc_state = to_ast_crtc_state(crtc->state);
784*4882a593Smuzhiyun 	struct ast_crtc_state *old_ast_crtc_state = to_ast_crtc_state(old_crtc_state);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	/*
787*4882a593Smuzhiyun 	 * The gamma LUT has to be reloaded after changing the primary
788*4882a593Smuzhiyun 	 * plane's color format.
789*4882a593Smuzhiyun 	 */
790*4882a593Smuzhiyun 	if (old_ast_crtc_state->format != ast_crtc_state->format)
791*4882a593Smuzhiyun 		ast_crtc_load_lut(ast, crtc);
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun static void
ast_crtc_helper_atomic_enable(struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state)795*4882a593Smuzhiyun ast_crtc_helper_atomic_enable(struct drm_crtc *crtc,
796*4882a593Smuzhiyun 			      struct drm_crtc_state *old_crtc_state)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
799*4882a593Smuzhiyun 	struct ast_private *ast = to_ast_private(dev);
800*4882a593Smuzhiyun 	struct drm_crtc_state *crtc_state = crtc->state;
801*4882a593Smuzhiyun 	struct ast_crtc_state *ast_crtc_state = to_ast_crtc_state(crtc_state);
802*4882a593Smuzhiyun 	struct ast_vbios_mode_info *vbios_mode_info =
803*4882a593Smuzhiyun 		&ast_crtc_state->vbios_mode_info;
804*4882a593Smuzhiyun 	struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	ast_set_vbios_mode_reg(ast, adjusted_mode, vbios_mode_info);
807*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa1, 0x06);
808*4882a593Smuzhiyun 	ast_set_std_reg(ast, adjusted_mode, vbios_mode_info);
809*4882a593Smuzhiyun 	ast_set_crtc_reg(ast, adjusted_mode, vbios_mode_info);
810*4882a593Smuzhiyun 	ast_set_dclk_reg(ast, adjusted_mode, vbios_mode_info);
811*4882a593Smuzhiyun 	ast_set_crtthd_reg(ast);
812*4882a593Smuzhiyun 	ast_set_sync_reg(ast, adjusted_mode, vbios_mode_info);
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	ast_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun static void
ast_crtc_helper_atomic_disable(struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state)818*4882a593Smuzhiyun ast_crtc_helper_atomic_disable(struct drm_crtc *crtc,
819*4882a593Smuzhiyun 			       struct drm_crtc_state *old_crtc_state)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
822*4882a593Smuzhiyun 	struct ast_private *ast = to_ast_private(dev);
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	ast_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	/*
827*4882a593Smuzhiyun 	 * HW cursors require the underlying primary plane and CRTC to
828*4882a593Smuzhiyun 	 * display a valid mode and image. This is not the case during
829*4882a593Smuzhiyun 	 * full modeset operations. So we temporarily disable any active
830*4882a593Smuzhiyun 	 * plane, including the HW cursor. Each plane's atomic_update()
831*4882a593Smuzhiyun 	 * helper will re-enable it if necessary.
832*4882a593Smuzhiyun 	 *
833*4882a593Smuzhiyun 	 * We only do this during *full* modesets. It does not affect
834*4882a593Smuzhiyun 	 * simple pageflips on the planes.
835*4882a593Smuzhiyun 	 */
836*4882a593Smuzhiyun 	drm_atomic_helper_disable_planes_on_crtc(old_crtc_state, false);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	/*
839*4882a593Smuzhiyun 	 * Ensure that no scanout takes place before reprogramming mode
840*4882a593Smuzhiyun 	 * and format registers.
841*4882a593Smuzhiyun 	 */
842*4882a593Smuzhiyun 	ast_wait_for_vretrace(ast);
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun static const struct drm_crtc_helper_funcs ast_crtc_helper_funcs = {
846*4882a593Smuzhiyun 	.atomic_check = ast_crtc_helper_atomic_check,
847*4882a593Smuzhiyun 	.atomic_flush = ast_crtc_helper_atomic_flush,
848*4882a593Smuzhiyun 	.atomic_enable = ast_crtc_helper_atomic_enable,
849*4882a593Smuzhiyun 	.atomic_disable = ast_crtc_helper_atomic_disable,
850*4882a593Smuzhiyun };
851*4882a593Smuzhiyun 
ast_crtc_reset(struct drm_crtc * crtc)852*4882a593Smuzhiyun static void ast_crtc_reset(struct drm_crtc *crtc)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun 	struct ast_crtc_state *ast_state =
855*4882a593Smuzhiyun 		kzalloc(sizeof(*ast_state), GFP_KERNEL);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	if (crtc->state)
858*4882a593Smuzhiyun 		crtc->funcs->atomic_destroy_state(crtc, crtc->state);
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	if (ast_state)
861*4882a593Smuzhiyun 		__drm_atomic_helper_crtc_reset(crtc, &ast_state->base);
862*4882a593Smuzhiyun 	else
863*4882a593Smuzhiyun 		__drm_atomic_helper_crtc_reset(crtc, NULL);
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun static struct drm_crtc_state *
ast_crtc_atomic_duplicate_state(struct drm_crtc * crtc)867*4882a593Smuzhiyun ast_crtc_atomic_duplicate_state(struct drm_crtc *crtc)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun 	struct ast_crtc_state *new_ast_state, *ast_state;
870*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	if (drm_WARN_ON(dev, !crtc->state))
873*4882a593Smuzhiyun 		return NULL;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	new_ast_state = kmalloc(sizeof(*new_ast_state), GFP_KERNEL);
876*4882a593Smuzhiyun 	if (!new_ast_state)
877*4882a593Smuzhiyun 		return NULL;
878*4882a593Smuzhiyun 	__drm_atomic_helper_crtc_duplicate_state(crtc, &new_ast_state->base);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	ast_state = to_ast_crtc_state(crtc->state);
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	new_ast_state->format = ast_state->format;
883*4882a593Smuzhiyun 	memcpy(&new_ast_state->vbios_mode_info, &ast_state->vbios_mode_info,
884*4882a593Smuzhiyun 	       sizeof(new_ast_state->vbios_mode_info));
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	return &new_ast_state->base;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun 
ast_crtc_atomic_destroy_state(struct drm_crtc * crtc,struct drm_crtc_state * state)889*4882a593Smuzhiyun static void ast_crtc_atomic_destroy_state(struct drm_crtc *crtc,
890*4882a593Smuzhiyun 					  struct drm_crtc_state *state)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	struct ast_crtc_state *ast_state = to_ast_crtc_state(state);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	__drm_atomic_helper_crtc_destroy_state(&ast_state->base);
895*4882a593Smuzhiyun 	kfree(ast_state);
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun static const struct drm_crtc_funcs ast_crtc_funcs = {
899*4882a593Smuzhiyun 	.reset = ast_crtc_reset,
900*4882a593Smuzhiyun 	.gamma_set = drm_atomic_helper_legacy_gamma_set,
901*4882a593Smuzhiyun 	.destroy = drm_crtc_cleanup,
902*4882a593Smuzhiyun 	.set_config = drm_atomic_helper_set_config,
903*4882a593Smuzhiyun 	.page_flip = drm_atomic_helper_page_flip,
904*4882a593Smuzhiyun 	.atomic_duplicate_state = ast_crtc_atomic_duplicate_state,
905*4882a593Smuzhiyun 	.atomic_destroy_state = ast_crtc_atomic_destroy_state,
906*4882a593Smuzhiyun };
907*4882a593Smuzhiyun 
ast_crtc_init(struct drm_device * dev)908*4882a593Smuzhiyun static int ast_crtc_init(struct drm_device *dev)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun 	struct ast_private *ast = to_ast_private(dev);
911*4882a593Smuzhiyun 	struct drm_crtc *crtc = &ast->crtc;
912*4882a593Smuzhiyun 	int ret;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	ret = drm_crtc_init_with_planes(dev, crtc, &ast->primary_plane,
915*4882a593Smuzhiyun 					&ast->cursor_plane, &ast_crtc_funcs,
916*4882a593Smuzhiyun 					NULL);
917*4882a593Smuzhiyun 	if (ret)
918*4882a593Smuzhiyun 		return ret;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	drm_mode_crtc_set_gamma_size(crtc, 256);
921*4882a593Smuzhiyun 	drm_crtc_helper_add(crtc, &ast_crtc_helper_funcs);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	return 0;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun /*
927*4882a593Smuzhiyun  * Encoder
928*4882a593Smuzhiyun  */
929*4882a593Smuzhiyun 
ast_encoder_init(struct drm_device * dev)930*4882a593Smuzhiyun static int ast_encoder_init(struct drm_device *dev)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun 	struct ast_private *ast = to_ast_private(dev);
933*4882a593Smuzhiyun 	struct drm_encoder *encoder = &ast->encoder;
934*4882a593Smuzhiyun 	int ret;
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	ret = drm_simple_encoder_init(dev, encoder, DRM_MODE_ENCODER_DAC);
937*4882a593Smuzhiyun 	if (ret)
938*4882a593Smuzhiyun 		return ret;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	encoder->possible_crtcs = 1;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	return 0;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun /*
946*4882a593Smuzhiyun  * Connector
947*4882a593Smuzhiyun  */
948*4882a593Smuzhiyun 
ast_get_modes(struct drm_connector * connector)949*4882a593Smuzhiyun static int ast_get_modes(struct drm_connector *connector)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun 	struct ast_connector *ast_connector = to_ast_connector(connector);
952*4882a593Smuzhiyun 	struct ast_private *ast = to_ast_private(connector->dev);
953*4882a593Smuzhiyun 	struct edid *edid;
954*4882a593Smuzhiyun 	int ret;
955*4882a593Smuzhiyun 	bool flags = false;
956*4882a593Smuzhiyun 	if (ast->tx_chip_type == AST_TX_DP501) {
957*4882a593Smuzhiyun 		ast->dp501_maxclk = 0xff;
958*4882a593Smuzhiyun 		edid = kmalloc(128, GFP_KERNEL);
959*4882a593Smuzhiyun 		if (!edid)
960*4882a593Smuzhiyun 			return -ENOMEM;
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 		flags = ast_dp501_read_edid(connector->dev, (u8 *)edid);
963*4882a593Smuzhiyun 		if (flags)
964*4882a593Smuzhiyun 			ast->dp501_maxclk = ast_get_dp501_max_clk(connector->dev);
965*4882a593Smuzhiyun 		else
966*4882a593Smuzhiyun 			kfree(edid);
967*4882a593Smuzhiyun 	}
968*4882a593Smuzhiyun 	if (!flags)
969*4882a593Smuzhiyun 		edid = drm_get_edid(connector, &ast_connector->i2c->adapter);
970*4882a593Smuzhiyun 	if (edid) {
971*4882a593Smuzhiyun 		drm_connector_update_edid_property(&ast_connector->base, edid);
972*4882a593Smuzhiyun 		ret = drm_add_edid_modes(connector, edid);
973*4882a593Smuzhiyun 		kfree(edid);
974*4882a593Smuzhiyun 		return ret;
975*4882a593Smuzhiyun 	} else
976*4882a593Smuzhiyun 		drm_connector_update_edid_property(&ast_connector->base, NULL);
977*4882a593Smuzhiyun 	return 0;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun 
ast_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)980*4882a593Smuzhiyun static enum drm_mode_status ast_mode_valid(struct drm_connector *connector,
981*4882a593Smuzhiyun 			  struct drm_display_mode *mode)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun 	struct ast_private *ast = to_ast_private(connector->dev);
984*4882a593Smuzhiyun 	int flags = MODE_NOMODE;
985*4882a593Smuzhiyun 	uint32_t jtemp;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	if (ast->support_wide_screen) {
988*4882a593Smuzhiyun 		if ((mode->hdisplay == 1680) && (mode->vdisplay == 1050))
989*4882a593Smuzhiyun 			return MODE_OK;
990*4882a593Smuzhiyun 		if ((mode->hdisplay == 1280) && (mode->vdisplay == 800))
991*4882a593Smuzhiyun 			return MODE_OK;
992*4882a593Smuzhiyun 		if ((mode->hdisplay == 1440) && (mode->vdisplay == 900))
993*4882a593Smuzhiyun 			return MODE_OK;
994*4882a593Smuzhiyun 		if ((mode->hdisplay == 1360) && (mode->vdisplay == 768))
995*4882a593Smuzhiyun 			return MODE_OK;
996*4882a593Smuzhiyun 		if ((mode->hdisplay == 1600) && (mode->vdisplay == 900))
997*4882a593Smuzhiyun 			return MODE_OK;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 		if ((ast->chip == AST2100) || (ast->chip == AST2200) ||
1000*4882a593Smuzhiyun 		    (ast->chip == AST2300) || (ast->chip == AST2400) ||
1001*4882a593Smuzhiyun 		    (ast->chip == AST2500)) {
1002*4882a593Smuzhiyun 			if ((mode->hdisplay == 1920) && (mode->vdisplay == 1080))
1003*4882a593Smuzhiyun 				return MODE_OK;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 			if ((mode->hdisplay == 1920) && (mode->vdisplay == 1200)) {
1006*4882a593Smuzhiyun 				jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd1, 0xff);
1007*4882a593Smuzhiyun 				if (jtemp & 0x01)
1008*4882a593Smuzhiyun 					return MODE_NOMODE;
1009*4882a593Smuzhiyun 				else
1010*4882a593Smuzhiyun 					return MODE_OK;
1011*4882a593Smuzhiyun 			}
1012*4882a593Smuzhiyun 		}
1013*4882a593Smuzhiyun 	}
1014*4882a593Smuzhiyun 	switch (mode->hdisplay) {
1015*4882a593Smuzhiyun 	case 640:
1016*4882a593Smuzhiyun 		if (mode->vdisplay == 480) flags = MODE_OK;
1017*4882a593Smuzhiyun 		break;
1018*4882a593Smuzhiyun 	case 800:
1019*4882a593Smuzhiyun 		if (mode->vdisplay == 600) flags = MODE_OK;
1020*4882a593Smuzhiyun 		break;
1021*4882a593Smuzhiyun 	case 1024:
1022*4882a593Smuzhiyun 		if (mode->vdisplay == 768) flags = MODE_OK;
1023*4882a593Smuzhiyun 		break;
1024*4882a593Smuzhiyun 	case 1280:
1025*4882a593Smuzhiyun 		if (mode->vdisplay == 1024) flags = MODE_OK;
1026*4882a593Smuzhiyun 		break;
1027*4882a593Smuzhiyun 	case 1600:
1028*4882a593Smuzhiyun 		if (mode->vdisplay == 1200) flags = MODE_OK;
1029*4882a593Smuzhiyun 		break;
1030*4882a593Smuzhiyun 	default:
1031*4882a593Smuzhiyun 		return flags;
1032*4882a593Smuzhiyun 	}
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	return flags;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun 
ast_connector_destroy(struct drm_connector * connector)1037*4882a593Smuzhiyun static void ast_connector_destroy(struct drm_connector *connector)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun 	struct ast_connector *ast_connector = to_ast_connector(connector);
1040*4882a593Smuzhiyun 	ast_i2c_destroy(ast_connector->i2c);
1041*4882a593Smuzhiyun 	drm_connector_cleanup(connector);
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun static const struct drm_connector_helper_funcs ast_connector_helper_funcs = {
1045*4882a593Smuzhiyun 	.get_modes = ast_get_modes,
1046*4882a593Smuzhiyun 	.mode_valid = ast_mode_valid,
1047*4882a593Smuzhiyun };
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun static const struct drm_connector_funcs ast_connector_funcs = {
1050*4882a593Smuzhiyun 	.reset = drm_atomic_helper_connector_reset,
1051*4882a593Smuzhiyun 	.fill_modes = drm_helper_probe_single_connector_modes,
1052*4882a593Smuzhiyun 	.destroy = ast_connector_destroy,
1053*4882a593Smuzhiyun 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1054*4882a593Smuzhiyun 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1055*4882a593Smuzhiyun };
1056*4882a593Smuzhiyun 
ast_connector_init(struct drm_device * dev)1057*4882a593Smuzhiyun static int ast_connector_init(struct drm_device *dev)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun 	struct ast_private *ast = to_ast_private(dev);
1060*4882a593Smuzhiyun 	struct ast_connector *ast_connector = &ast->connector;
1061*4882a593Smuzhiyun 	struct drm_connector *connector = &ast_connector->base;
1062*4882a593Smuzhiyun 	struct drm_encoder *encoder = &ast->encoder;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	ast_connector->i2c = ast_i2c_create(dev);
1065*4882a593Smuzhiyun 	if (!ast_connector->i2c)
1066*4882a593Smuzhiyun 		drm_err(dev, "failed to add ddc bus for connector\n");
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	drm_connector_init_with_ddc(dev, connector,
1069*4882a593Smuzhiyun 				    &ast_connector_funcs,
1070*4882a593Smuzhiyun 				    DRM_MODE_CONNECTOR_VGA,
1071*4882a593Smuzhiyun 				    &ast_connector->i2c->adapter);
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	drm_connector_helper_add(connector, &ast_connector_helper_funcs);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	connector->interlace_allowed = 0;
1076*4882a593Smuzhiyun 	connector->doublescan_allowed = 0;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	connector->polled = DRM_CONNECTOR_POLL_CONNECT;
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	drm_connector_attach_encoder(connector, encoder);
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	return 0;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun /*
1086*4882a593Smuzhiyun  * Mode config
1087*4882a593Smuzhiyun  */
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun static const struct drm_mode_config_helper_funcs
1090*4882a593Smuzhiyun ast_mode_config_helper_funcs = {
1091*4882a593Smuzhiyun 	.atomic_commit_tail = drm_atomic_helper_commit_tail_rpm,
1092*4882a593Smuzhiyun };
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun static const struct drm_mode_config_funcs ast_mode_config_funcs = {
1095*4882a593Smuzhiyun 	.fb_create = drm_gem_fb_create,
1096*4882a593Smuzhiyun 	.mode_valid = drm_vram_helper_mode_valid,
1097*4882a593Smuzhiyun 	.atomic_check = drm_atomic_helper_check,
1098*4882a593Smuzhiyun 	.atomic_commit = drm_atomic_helper_commit,
1099*4882a593Smuzhiyun };
1100*4882a593Smuzhiyun 
ast_mode_config_init(struct ast_private * ast)1101*4882a593Smuzhiyun int ast_mode_config_init(struct ast_private *ast)
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun 	struct drm_device *dev = &ast->base;
1104*4882a593Smuzhiyun 	int ret;
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	ret = ast_cursor_init(ast);
1107*4882a593Smuzhiyun 	if (ret)
1108*4882a593Smuzhiyun 		return ret;
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	ret = drmm_mode_config_init(dev);
1111*4882a593Smuzhiyun 	if (ret)
1112*4882a593Smuzhiyun 		return ret;
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	dev->mode_config.funcs = &ast_mode_config_funcs;
1115*4882a593Smuzhiyun 	dev->mode_config.min_width = 0;
1116*4882a593Smuzhiyun 	dev->mode_config.min_height = 0;
1117*4882a593Smuzhiyun 	dev->mode_config.preferred_depth = 24;
1118*4882a593Smuzhiyun 	dev->mode_config.prefer_shadow = 1;
1119*4882a593Smuzhiyun 	dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	if (ast->chip == AST2100 ||
1122*4882a593Smuzhiyun 	    ast->chip == AST2200 ||
1123*4882a593Smuzhiyun 	    ast->chip == AST2300 ||
1124*4882a593Smuzhiyun 	    ast->chip == AST2400 ||
1125*4882a593Smuzhiyun 	    ast->chip == AST2500) {
1126*4882a593Smuzhiyun 		dev->mode_config.max_width = 1920;
1127*4882a593Smuzhiyun 		dev->mode_config.max_height = 2048;
1128*4882a593Smuzhiyun 	} else {
1129*4882a593Smuzhiyun 		dev->mode_config.max_width = 1600;
1130*4882a593Smuzhiyun 		dev->mode_config.max_height = 1200;
1131*4882a593Smuzhiyun 	}
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	dev->mode_config.helper_private = &ast_mode_config_helper_funcs;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	memset(&ast->primary_plane, 0, sizeof(ast->primary_plane));
1136*4882a593Smuzhiyun 	ret = drm_universal_plane_init(dev, &ast->primary_plane, 0x01,
1137*4882a593Smuzhiyun 				       &ast_primary_plane_funcs,
1138*4882a593Smuzhiyun 				       ast_primary_plane_formats,
1139*4882a593Smuzhiyun 				       ARRAY_SIZE(ast_primary_plane_formats),
1140*4882a593Smuzhiyun 				       NULL, DRM_PLANE_TYPE_PRIMARY, NULL);
1141*4882a593Smuzhiyun 	if (ret) {
1142*4882a593Smuzhiyun 		drm_err(dev, "ast: drm_universal_plane_init() failed: %d\n", ret);
1143*4882a593Smuzhiyun 		return ret;
1144*4882a593Smuzhiyun 	}
1145*4882a593Smuzhiyun 	drm_plane_helper_add(&ast->primary_plane,
1146*4882a593Smuzhiyun 			     &ast_primary_plane_helper_funcs);
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	ret = drm_universal_plane_init(dev, &ast->cursor_plane, 0x01,
1149*4882a593Smuzhiyun 				       &ast_cursor_plane_funcs,
1150*4882a593Smuzhiyun 				       ast_cursor_plane_formats,
1151*4882a593Smuzhiyun 				       ARRAY_SIZE(ast_cursor_plane_formats),
1152*4882a593Smuzhiyun 				       NULL, DRM_PLANE_TYPE_CURSOR, NULL);
1153*4882a593Smuzhiyun 	if (ret) {
1154*4882a593Smuzhiyun 		drm_err(dev, "drm_universal_plane_failed(): %d\n", ret);
1155*4882a593Smuzhiyun 		return ret;
1156*4882a593Smuzhiyun 	}
1157*4882a593Smuzhiyun 	drm_plane_helper_add(&ast->cursor_plane,
1158*4882a593Smuzhiyun 			     &ast_cursor_plane_helper_funcs);
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	ast_crtc_init(dev);
1161*4882a593Smuzhiyun 	ast_encoder_init(dev);
1162*4882a593Smuzhiyun 	ast_connector_init(dev);
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	drm_mode_config_reset(dev);
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	return 0;
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun 
get_clock(void * i2c_priv)1169*4882a593Smuzhiyun static int get_clock(void *i2c_priv)
1170*4882a593Smuzhiyun {
1171*4882a593Smuzhiyun 	struct ast_i2c_chan *i2c = i2c_priv;
1172*4882a593Smuzhiyun 	struct ast_private *ast = to_ast_private(i2c->dev);
1173*4882a593Smuzhiyun 	uint32_t val, val2, count, pass;
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	count = 0;
1176*4882a593Smuzhiyun 	pass = 0;
1177*4882a593Smuzhiyun 	val = (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x10) >> 4) & 0x01;
1178*4882a593Smuzhiyun 	do {
1179*4882a593Smuzhiyun 		val2 = (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x10) >> 4) & 0x01;
1180*4882a593Smuzhiyun 		if (val == val2) {
1181*4882a593Smuzhiyun 			pass++;
1182*4882a593Smuzhiyun 		} else {
1183*4882a593Smuzhiyun 			pass = 0;
1184*4882a593Smuzhiyun 			val = (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x10) >> 4) & 0x01;
1185*4882a593Smuzhiyun 		}
1186*4882a593Smuzhiyun 	} while ((pass < 5) && (count++ < 0x10000));
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	return val & 1 ? 1 : 0;
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun 
get_data(void * i2c_priv)1191*4882a593Smuzhiyun static int get_data(void *i2c_priv)
1192*4882a593Smuzhiyun {
1193*4882a593Smuzhiyun 	struct ast_i2c_chan *i2c = i2c_priv;
1194*4882a593Smuzhiyun 	struct ast_private *ast = to_ast_private(i2c->dev);
1195*4882a593Smuzhiyun 	uint32_t val, val2, count, pass;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	count = 0;
1198*4882a593Smuzhiyun 	pass = 0;
1199*4882a593Smuzhiyun 	val = (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x20) >> 5) & 0x01;
1200*4882a593Smuzhiyun 	do {
1201*4882a593Smuzhiyun 		val2 = (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x20) >> 5) & 0x01;
1202*4882a593Smuzhiyun 		if (val == val2) {
1203*4882a593Smuzhiyun 			pass++;
1204*4882a593Smuzhiyun 		} else {
1205*4882a593Smuzhiyun 			pass = 0;
1206*4882a593Smuzhiyun 			val = (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x20) >> 5) & 0x01;
1207*4882a593Smuzhiyun 		}
1208*4882a593Smuzhiyun 	} while ((pass < 5) && (count++ < 0x10000));
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	return val & 1 ? 1 : 0;
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun 
set_clock(void * i2c_priv,int clock)1213*4882a593Smuzhiyun static void set_clock(void *i2c_priv, int clock)
1214*4882a593Smuzhiyun {
1215*4882a593Smuzhiyun 	struct ast_i2c_chan *i2c = i2c_priv;
1216*4882a593Smuzhiyun 	struct ast_private *ast = to_ast_private(i2c->dev);
1217*4882a593Smuzhiyun 	int i;
1218*4882a593Smuzhiyun 	u8 ujcrb7, jtemp;
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	for (i = 0; i < 0x10000; i++) {
1221*4882a593Smuzhiyun 		ujcrb7 = ((clock & 0x01) ? 0 : 1);
1222*4882a593Smuzhiyun 		ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0xf4, ujcrb7);
1223*4882a593Smuzhiyun 		jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x01);
1224*4882a593Smuzhiyun 		if (ujcrb7 == jtemp)
1225*4882a593Smuzhiyun 			break;
1226*4882a593Smuzhiyun 	}
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun 
set_data(void * i2c_priv,int data)1229*4882a593Smuzhiyun static void set_data(void *i2c_priv, int data)
1230*4882a593Smuzhiyun {
1231*4882a593Smuzhiyun 	struct ast_i2c_chan *i2c = i2c_priv;
1232*4882a593Smuzhiyun 	struct ast_private *ast = to_ast_private(i2c->dev);
1233*4882a593Smuzhiyun 	int i;
1234*4882a593Smuzhiyun 	u8 ujcrb7, jtemp;
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	for (i = 0; i < 0x10000; i++) {
1237*4882a593Smuzhiyun 		ujcrb7 = ((data & 0x01) ? 0 : 1) << 2;
1238*4882a593Smuzhiyun 		ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0xf1, ujcrb7);
1239*4882a593Smuzhiyun 		jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x04);
1240*4882a593Smuzhiyun 		if (ujcrb7 == jtemp)
1241*4882a593Smuzhiyun 			break;
1242*4882a593Smuzhiyun 	}
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun 
ast_i2c_create(struct drm_device * dev)1245*4882a593Smuzhiyun static struct ast_i2c_chan *ast_i2c_create(struct drm_device *dev)
1246*4882a593Smuzhiyun {
1247*4882a593Smuzhiyun 	struct ast_i2c_chan *i2c;
1248*4882a593Smuzhiyun 	int ret;
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	i2c = kzalloc(sizeof(struct ast_i2c_chan), GFP_KERNEL);
1251*4882a593Smuzhiyun 	if (!i2c)
1252*4882a593Smuzhiyun 		return NULL;
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	i2c->adapter.owner = THIS_MODULE;
1255*4882a593Smuzhiyun 	i2c->adapter.class = I2C_CLASS_DDC;
1256*4882a593Smuzhiyun 	i2c->adapter.dev.parent = &dev->pdev->dev;
1257*4882a593Smuzhiyun 	i2c->dev = dev;
1258*4882a593Smuzhiyun 	i2c_set_adapdata(&i2c->adapter, i2c);
1259*4882a593Smuzhiyun 	snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
1260*4882a593Smuzhiyun 		 "AST i2c bit bus");
1261*4882a593Smuzhiyun 	i2c->adapter.algo_data = &i2c->bit;
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	i2c->bit.udelay = 20;
1264*4882a593Smuzhiyun 	i2c->bit.timeout = 2;
1265*4882a593Smuzhiyun 	i2c->bit.data = i2c;
1266*4882a593Smuzhiyun 	i2c->bit.setsda = set_data;
1267*4882a593Smuzhiyun 	i2c->bit.setscl = set_clock;
1268*4882a593Smuzhiyun 	i2c->bit.getsda = get_data;
1269*4882a593Smuzhiyun 	i2c->bit.getscl = get_clock;
1270*4882a593Smuzhiyun 	ret = i2c_bit_add_bus(&i2c->adapter);
1271*4882a593Smuzhiyun 	if (ret) {
1272*4882a593Smuzhiyun 		drm_err(dev, "Failed to register bit i2c\n");
1273*4882a593Smuzhiyun 		goto out_free;
1274*4882a593Smuzhiyun 	}
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	return i2c;
1277*4882a593Smuzhiyun out_free:
1278*4882a593Smuzhiyun 	kfree(i2c);
1279*4882a593Smuzhiyun 	return NULL;
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun 
ast_i2c_destroy(struct ast_i2c_chan * i2c)1282*4882a593Smuzhiyun static void ast_i2c_destroy(struct ast_i2c_chan *i2c)
1283*4882a593Smuzhiyun {
1284*4882a593Smuzhiyun 	if (!i2c)
1285*4882a593Smuzhiyun 		return;
1286*4882a593Smuzhiyun 	i2c_del_adapter(&i2c->adapter);
1287*4882a593Smuzhiyun 	kfree(i2c);
1288*4882a593Smuzhiyun }
1289