xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/ast/ast_drv.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2012 Red Hat Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the
6*4882a593Smuzhiyun  * "Software"), to deal in the Software without restriction, including
7*4882a593Smuzhiyun  * without limitation the rights to use, copy, modify, merge, publish,
8*4882a593Smuzhiyun  * distribute, sub license, and/or sell copies of the Software, and to
9*4882a593Smuzhiyun  * permit persons to whom the Software is furnished to do so, subject to
10*4882a593Smuzhiyun  * the following conditions:
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
15*4882a593Smuzhiyun  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
16*4882a593Smuzhiyun  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
17*4882a593Smuzhiyun  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
18*4882a593Smuzhiyun  * USE OR OTHER DEALINGS IN THE SOFTWARE.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the
21*4882a593Smuzhiyun  * next paragraph) shall be included in all copies or substantial portions
22*4882a593Smuzhiyun  * of the Software.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun  * Authors: Dave Airlie <airlied@redhat.com>
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun #ifndef __AST_DRV_H__
29*4882a593Smuzhiyun #define __AST_DRV_H__
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include <linux/types.h>
32*4882a593Smuzhiyun #include <linux/io.h>
33*4882a593Smuzhiyun #include <linux/i2c.h>
34*4882a593Smuzhiyun #include <linux/i2c-algo-bit.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include <drm/drm_connector.h>
37*4882a593Smuzhiyun #include <drm/drm_crtc.h>
38*4882a593Smuzhiyun #include <drm/drm_encoder.h>
39*4882a593Smuzhiyun #include <drm/drm_mode.h>
40*4882a593Smuzhiyun #include <drm/drm_framebuffer.h>
41*4882a593Smuzhiyun #include <drm/drm_fb_helper.h>
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define DRIVER_AUTHOR		"Dave Airlie"
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define DRIVER_NAME		"ast"
46*4882a593Smuzhiyun #define DRIVER_DESC		"AST"
47*4882a593Smuzhiyun #define DRIVER_DATE		"20120228"
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define DRIVER_MAJOR		0
50*4882a593Smuzhiyun #define DRIVER_MINOR		1
51*4882a593Smuzhiyun #define DRIVER_PATCHLEVEL	0
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define PCI_CHIP_AST2000 0x2000
54*4882a593Smuzhiyun #define PCI_CHIP_AST2100 0x2010
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun enum ast_chip {
58*4882a593Smuzhiyun 	AST2000,
59*4882a593Smuzhiyun 	AST2100,
60*4882a593Smuzhiyun 	AST1100,
61*4882a593Smuzhiyun 	AST2200,
62*4882a593Smuzhiyun 	AST2150,
63*4882a593Smuzhiyun 	AST2300,
64*4882a593Smuzhiyun 	AST2400,
65*4882a593Smuzhiyun 	AST2500,
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun enum ast_tx_chip {
69*4882a593Smuzhiyun 	AST_TX_NONE,
70*4882a593Smuzhiyun 	AST_TX_SIL164,
71*4882a593Smuzhiyun 	AST_TX_ITE66121,
72*4882a593Smuzhiyun 	AST_TX_DP501,
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define AST_DRAM_512Mx16 0
76*4882a593Smuzhiyun #define AST_DRAM_1Gx16   1
77*4882a593Smuzhiyun #define AST_DRAM_512Mx32 2
78*4882a593Smuzhiyun #define AST_DRAM_1Gx32   3
79*4882a593Smuzhiyun #define AST_DRAM_2Gx16   6
80*4882a593Smuzhiyun #define AST_DRAM_4Gx16   7
81*4882a593Smuzhiyun #define AST_DRAM_8Gx16   8
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define AST_MAX_HWC_WIDTH	64
85*4882a593Smuzhiyun #define AST_MAX_HWC_HEIGHT	64
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define AST_HWC_SIZE		(AST_MAX_HWC_WIDTH * AST_MAX_HWC_HEIGHT * 2)
88*4882a593Smuzhiyun #define AST_HWC_SIGNATURE_SIZE	32
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define AST_DEFAULT_HWC_NUM	2
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* define for signature structure */
93*4882a593Smuzhiyun #define AST_HWC_SIGNATURE_CHECKSUM	0x00
94*4882a593Smuzhiyun #define AST_HWC_SIGNATURE_SizeX		0x04
95*4882a593Smuzhiyun #define AST_HWC_SIGNATURE_SizeY		0x08
96*4882a593Smuzhiyun #define AST_HWC_SIGNATURE_X		0x0C
97*4882a593Smuzhiyun #define AST_HWC_SIGNATURE_Y		0x10
98*4882a593Smuzhiyun #define AST_HWC_SIGNATURE_HOTSPOTX	0x14
99*4882a593Smuzhiyun #define AST_HWC_SIGNATURE_HOTSPOTY	0x18
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun struct ast_i2c_chan {
102*4882a593Smuzhiyun 	struct i2c_adapter adapter;
103*4882a593Smuzhiyun 	struct drm_device *dev;
104*4882a593Smuzhiyun 	struct i2c_algo_bit_data bit;
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun struct ast_connector {
108*4882a593Smuzhiyun 	struct drm_connector base;
109*4882a593Smuzhiyun 	struct ast_i2c_chan *i2c;
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun static inline struct ast_connector *
to_ast_connector(struct drm_connector * connector)113*4882a593Smuzhiyun to_ast_connector(struct drm_connector *connector)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	return container_of(connector, struct ast_connector, base);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun struct ast_private {
119*4882a593Smuzhiyun 	struct drm_device base;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	void __iomem *regs;
122*4882a593Smuzhiyun 	void __iomem *ioregs;
123*4882a593Smuzhiyun 	void __iomem *dp501_fw_buf;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	enum ast_chip chip;
126*4882a593Smuzhiyun 	bool vga2_clone;
127*4882a593Smuzhiyun 	uint32_t dram_bus_width;
128*4882a593Smuzhiyun 	uint32_t dram_type;
129*4882a593Smuzhiyun 	uint32_t mclk;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	int fb_mtrr;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	struct {
134*4882a593Smuzhiyun 		struct drm_gem_vram_object *gbo[AST_DEFAULT_HWC_NUM];
135*4882a593Smuzhiyun 		void __iomem *vaddr[AST_DEFAULT_HWC_NUM];
136*4882a593Smuzhiyun 		unsigned int next_index;
137*4882a593Smuzhiyun 	} cursor;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	struct drm_plane primary_plane;
140*4882a593Smuzhiyun 	struct drm_plane cursor_plane;
141*4882a593Smuzhiyun 	struct drm_crtc crtc;
142*4882a593Smuzhiyun 	struct drm_encoder encoder;
143*4882a593Smuzhiyun 	struct ast_connector connector;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	bool support_wide_screen;
146*4882a593Smuzhiyun 	enum {
147*4882a593Smuzhiyun 		ast_use_p2a,
148*4882a593Smuzhiyun 		ast_use_dt,
149*4882a593Smuzhiyun 		ast_use_defaults
150*4882a593Smuzhiyun 	} config_mode;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	enum ast_tx_chip tx_chip_type;
153*4882a593Smuzhiyun 	u8 dp501_maxclk;
154*4882a593Smuzhiyun 	u8 *dp501_fw_addr;
155*4882a593Smuzhiyun 	const struct firmware *dp501_fw;	/* dp501 fw */
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
to_ast_private(struct drm_device * dev)158*4882a593Smuzhiyun static inline struct ast_private *to_ast_private(struct drm_device *dev)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	return container_of(dev, struct ast_private, base);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun struct ast_private *ast_device_create(struct drm_driver *drv,
164*4882a593Smuzhiyun 				      struct pci_dev *pdev,
165*4882a593Smuzhiyun 				      unsigned long flags);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define AST_IO_AR_PORT_WRITE		(0x40)
168*4882a593Smuzhiyun #define AST_IO_MISC_PORT_WRITE		(0x42)
169*4882a593Smuzhiyun #define AST_IO_VGA_ENABLE_PORT		(0x43)
170*4882a593Smuzhiyun #define AST_IO_SEQ_PORT			(0x44)
171*4882a593Smuzhiyun #define AST_IO_DAC_INDEX_READ		(0x47)
172*4882a593Smuzhiyun #define AST_IO_DAC_INDEX_WRITE		(0x48)
173*4882a593Smuzhiyun #define AST_IO_DAC_DATA		        (0x49)
174*4882a593Smuzhiyun #define AST_IO_GR_PORT			(0x4E)
175*4882a593Smuzhiyun #define AST_IO_CRTC_PORT		(0x54)
176*4882a593Smuzhiyun #define AST_IO_INPUT_STATUS1_READ	(0x5A)
177*4882a593Smuzhiyun #define AST_IO_MISC_PORT_READ		(0x4C)
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define AST_IO_MM_OFFSET		(0x380)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define AST_IO_VGAIR1_VREFRESH		BIT(3)
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define __ast_read(x) \
184*4882a593Smuzhiyun static inline u##x ast_read##x(struct ast_private *ast, u32 reg) { \
185*4882a593Smuzhiyun u##x val = 0;\
186*4882a593Smuzhiyun val = ioread##x(ast->regs + reg); \
187*4882a593Smuzhiyun return val;\
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun __ast_read(8);
191*4882a593Smuzhiyun __ast_read(16);
192*4882a593Smuzhiyun __ast_read(32)
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #define __ast_io_read(x) \
195*4882a593Smuzhiyun static inline u##x ast_io_read##x(struct ast_private *ast, u32 reg) { \
196*4882a593Smuzhiyun u##x val = 0;\
197*4882a593Smuzhiyun val = ioread##x(ast->ioregs + reg); \
198*4882a593Smuzhiyun return val;\
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun __ast_io_read(8);
202*4882a593Smuzhiyun __ast_io_read(16);
203*4882a593Smuzhiyun __ast_io_read(32);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #define __ast_write(x) \
206*4882a593Smuzhiyun static inline void ast_write##x(struct ast_private *ast, u32 reg, u##x val) {\
207*4882a593Smuzhiyun 	iowrite##x(val, ast->regs + reg);\
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun __ast_write(8);
211*4882a593Smuzhiyun __ast_write(16);
212*4882a593Smuzhiyun __ast_write(32);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define __ast_io_write(x) \
215*4882a593Smuzhiyun static inline void ast_io_write##x(struct ast_private *ast, u32 reg, u##x val) {\
216*4882a593Smuzhiyun 	iowrite##x(val, ast->ioregs + reg);\
217*4882a593Smuzhiyun 	}
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun __ast_io_write(8);
220*4882a593Smuzhiyun __ast_io_write(16);
221*4882a593Smuzhiyun #undef __ast_io_write
222*4882a593Smuzhiyun 
ast_set_index_reg(struct ast_private * ast,uint32_t base,uint8_t index,uint8_t val)223*4882a593Smuzhiyun static inline void ast_set_index_reg(struct ast_private *ast,
224*4882a593Smuzhiyun 				     uint32_t base, uint8_t index,
225*4882a593Smuzhiyun 				     uint8_t val)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	ast_io_write16(ast, base, ((u16)val << 8) | index);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun void ast_set_index_reg_mask(struct ast_private *ast,
231*4882a593Smuzhiyun 			    uint32_t base, uint8_t index,
232*4882a593Smuzhiyun 			    uint8_t mask, uint8_t val);
233*4882a593Smuzhiyun uint8_t ast_get_index_reg(struct ast_private *ast,
234*4882a593Smuzhiyun 			  uint32_t base, uint8_t index);
235*4882a593Smuzhiyun uint8_t ast_get_index_reg_mask(struct ast_private *ast,
236*4882a593Smuzhiyun 			       uint32_t base, uint8_t index, uint8_t mask);
237*4882a593Smuzhiyun 
ast_open_key(struct ast_private * ast)238*4882a593Smuzhiyun static inline void ast_open_key(struct ast_private *ast)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x80, 0xA8);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define AST_VIDMEM_SIZE_8M    0x00800000
244*4882a593Smuzhiyun #define AST_VIDMEM_SIZE_16M   0x01000000
245*4882a593Smuzhiyun #define AST_VIDMEM_SIZE_32M   0x02000000
246*4882a593Smuzhiyun #define AST_VIDMEM_SIZE_64M   0x04000000
247*4882a593Smuzhiyun #define AST_VIDMEM_SIZE_128M  0x08000000
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun #define AST_VIDMEM_DEFAULT_SIZE AST_VIDMEM_SIZE_8M
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun struct ast_vbios_stdtable {
252*4882a593Smuzhiyun 	u8 misc;
253*4882a593Smuzhiyun 	u8 seq[4];
254*4882a593Smuzhiyun 	u8 crtc[25];
255*4882a593Smuzhiyun 	u8 ar[20];
256*4882a593Smuzhiyun 	u8 gr[9];
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun struct ast_vbios_enhtable {
260*4882a593Smuzhiyun 	u32 ht;
261*4882a593Smuzhiyun 	u32 hde;
262*4882a593Smuzhiyun 	u32 hfp;
263*4882a593Smuzhiyun 	u32 hsync;
264*4882a593Smuzhiyun 	u32 vt;
265*4882a593Smuzhiyun 	u32 vde;
266*4882a593Smuzhiyun 	u32 vfp;
267*4882a593Smuzhiyun 	u32 vsync;
268*4882a593Smuzhiyun 	u32 dclk_index;
269*4882a593Smuzhiyun 	u32 flags;
270*4882a593Smuzhiyun 	u32 refresh_rate;
271*4882a593Smuzhiyun 	u32 refresh_rate_index;
272*4882a593Smuzhiyun 	u32 mode_id;
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun struct ast_vbios_dclk_info {
276*4882a593Smuzhiyun 	u8 param1;
277*4882a593Smuzhiyun 	u8 param2;
278*4882a593Smuzhiyun 	u8 param3;
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun struct ast_vbios_mode_info {
282*4882a593Smuzhiyun 	const struct ast_vbios_stdtable *std_table;
283*4882a593Smuzhiyun 	const struct ast_vbios_enhtable *enh_table;
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun struct ast_crtc_state {
287*4882a593Smuzhiyun 	struct drm_crtc_state base;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* Last known format of primary plane */
290*4882a593Smuzhiyun 	const struct drm_format_info *format;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	struct ast_vbios_mode_info vbios_mode_info;
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun #define to_ast_crtc_state(state) container_of(state, struct ast_crtc_state, base)
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun int ast_mode_config_init(struct ast_private *ast);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun #define AST_MM_ALIGN_SHIFT 4
300*4882a593Smuzhiyun #define AST_MM_ALIGN_MASK ((1 << AST_MM_ALIGN_SHIFT) - 1)
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun #define AST_DP501_FW_VERSION_MASK	GENMASK(7, 4)
303*4882a593Smuzhiyun #define AST_DP501_FW_VERSION_1		BIT(4)
304*4882a593Smuzhiyun #define AST_DP501_PNP_CONNECTED		BIT(1)
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun #define AST_DP501_DEFAULT_DCLK	65
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #define AST_DP501_GBL_VERSION	0xf000
309*4882a593Smuzhiyun #define AST_DP501_PNPMONITOR	0xf010
310*4882a593Smuzhiyun #define AST_DP501_LINKRATE	0xf014
311*4882a593Smuzhiyun #define AST_DP501_EDID_DATA	0xf020
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun int ast_mm_init(struct ast_private *ast);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun /* ast post */
316*4882a593Smuzhiyun void ast_enable_vga(struct drm_device *dev);
317*4882a593Smuzhiyun void ast_enable_mmio(struct drm_device *dev);
318*4882a593Smuzhiyun bool ast_is_vga_enabled(struct drm_device *dev);
319*4882a593Smuzhiyun void ast_post_gpu(struct drm_device *dev);
320*4882a593Smuzhiyun u32 ast_mindwm(struct ast_private *ast, u32 r);
321*4882a593Smuzhiyun void ast_moutdwm(struct ast_private *ast, u32 r, u32 v);
322*4882a593Smuzhiyun /* ast dp501 */
323*4882a593Smuzhiyun void ast_set_dp501_video_output(struct drm_device *dev, u8 mode);
324*4882a593Smuzhiyun bool ast_backup_fw(struct drm_device *dev, u8 *addr, u32 size);
325*4882a593Smuzhiyun bool ast_dp501_read_edid(struct drm_device *dev, u8 *ediddata);
326*4882a593Smuzhiyun u8 ast_get_dp501_max_clk(struct drm_device *dev);
327*4882a593Smuzhiyun void ast_init_3rdtx(struct drm_device *dev);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun /* ast_cursor.c */
330*4882a593Smuzhiyun int ast_cursor_init(struct ast_private *ast);
331*4882a593Smuzhiyun int ast_cursor_blit(struct ast_private *ast, struct drm_framebuffer *fb);
332*4882a593Smuzhiyun void ast_cursor_page_flip(struct ast_private *ast);
333*4882a593Smuzhiyun void ast_cursor_show(struct ast_private *ast, int x, int y,
334*4882a593Smuzhiyun 		     unsigned int offset_x, unsigned int offset_y);
335*4882a593Smuzhiyun void ast_cursor_hide(struct ast_private *ast);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun #endif
338