xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/ast/ast_cursor.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2012 Red Hat Inc.
3*4882a593Smuzhiyun  * Parts based on xf86-video-ast
4*4882a593Smuzhiyun  * Copyright (c) 2005 ASPEED Technology Inc.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun  * copy of this software and associated documentation files (the
8*4882a593Smuzhiyun  * "Software"), to deal in the Software without restriction, including
9*4882a593Smuzhiyun  * without limitation the rights to use, copy, modify, merge, publish,
10*4882a593Smuzhiyun  * distribute, sub license, and/or sell copies of the Software, and to
11*4882a593Smuzhiyun  * permit persons to whom the Software is furnished to do so, subject to
12*4882a593Smuzhiyun  * the following conditions:
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
18*4882a593Smuzhiyun  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
19*4882a593Smuzhiyun  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
20*4882a593Smuzhiyun  * USE OR OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the
23*4882a593Smuzhiyun  * next paragraph) shall be included in all copies or substantial portions
24*4882a593Smuzhiyun  * of the Software.
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun  * Authors: Dave Airlie <airlied@redhat.com>
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include <drm/drm_gem_vram_helper.h>
31*4882a593Smuzhiyun #include <drm/drm_managed.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include "ast_drv.h"
34*4882a593Smuzhiyun 
ast_cursor_fini(struct ast_private * ast)35*4882a593Smuzhiyun static void ast_cursor_fini(struct ast_private *ast)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	size_t i;
38*4882a593Smuzhiyun 	struct drm_gem_vram_object *gbo;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ast->cursor.gbo); ++i) {
41*4882a593Smuzhiyun 		gbo = ast->cursor.gbo[i];
42*4882a593Smuzhiyun 		drm_gem_vram_vunmap(gbo, ast->cursor.vaddr[i]);
43*4882a593Smuzhiyun 		drm_gem_vram_unpin(gbo);
44*4882a593Smuzhiyun 		drm_gem_vram_put(gbo);
45*4882a593Smuzhiyun 	}
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
ast_cursor_release(struct drm_device * dev,void * ptr)48*4882a593Smuzhiyun static void ast_cursor_release(struct drm_device *dev, void *ptr)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	struct ast_private *ast = to_ast_private(dev);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	ast_cursor_fini(ast);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun  * Allocate cursor BOs and pins them at the end of VRAM.
57*4882a593Smuzhiyun  */
ast_cursor_init(struct ast_private * ast)58*4882a593Smuzhiyun int ast_cursor_init(struct ast_private *ast)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	struct drm_device *dev = &ast->base;
61*4882a593Smuzhiyun 	size_t size, i;
62*4882a593Smuzhiyun 	struct drm_gem_vram_object *gbo;
63*4882a593Smuzhiyun 	void __iomem *vaddr;
64*4882a593Smuzhiyun 	int ret;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	size = roundup(AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE, PAGE_SIZE);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ast->cursor.gbo); ++i) {
69*4882a593Smuzhiyun 		gbo = drm_gem_vram_create(dev, size, 0);
70*4882a593Smuzhiyun 		if (IS_ERR(gbo)) {
71*4882a593Smuzhiyun 			ret = PTR_ERR(gbo);
72*4882a593Smuzhiyun 			goto err_drm_gem_vram_put;
73*4882a593Smuzhiyun 		}
74*4882a593Smuzhiyun 		ret = drm_gem_vram_pin(gbo, DRM_GEM_VRAM_PL_FLAG_VRAM |
75*4882a593Smuzhiyun 					    DRM_GEM_VRAM_PL_FLAG_TOPDOWN);
76*4882a593Smuzhiyun 		if (ret) {
77*4882a593Smuzhiyun 			drm_gem_vram_put(gbo);
78*4882a593Smuzhiyun 			goto err_drm_gem_vram_put;
79*4882a593Smuzhiyun 		}
80*4882a593Smuzhiyun 		vaddr = drm_gem_vram_vmap(gbo);
81*4882a593Smuzhiyun 		if (IS_ERR(vaddr)) {
82*4882a593Smuzhiyun 			ret = PTR_ERR(vaddr);
83*4882a593Smuzhiyun 			drm_gem_vram_unpin(gbo);
84*4882a593Smuzhiyun 			drm_gem_vram_put(gbo);
85*4882a593Smuzhiyun 			goto err_drm_gem_vram_put;
86*4882a593Smuzhiyun 		}
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 		ast->cursor.gbo[i] = gbo;
89*4882a593Smuzhiyun 		ast->cursor.vaddr[i] = vaddr;
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	return drmm_add_action_or_reset(dev, ast_cursor_release, NULL);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun err_drm_gem_vram_put:
95*4882a593Smuzhiyun 	while (i) {
96*4882a593Smuzhiyun 		--i;
97*4882a593Smuzhiyun 		gbo = ast->cursor.gbo[i];
98*4882a593Smuzhiyun 		drm_gem_vram_vunmap(gbo, ast->cursor.vaddr[i]);
99*4882a593Smuzhiyun 		drm_gem_vram_unpin(gbo);
100*4882a593Smuzhiyun 		drm_gem_vram_put(gbo);
101*4882a593Smuzhiyun 	}
102*4882a593Smuzhiyun 	return ret;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
update_cursor_image(u8 __iomem * dst,const u8 * src,int width,int height)105*4882a593Smuzhiyun static void update_cursor_image(u8 __iomem *dst, const u8 *src, int width, int height)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	union {
108*4882a593Smuzhiyun 		u32 ul;
109*4882a593Smuzhiyun 		u8 b[4];
110*4882a593Smuzhiyun 	} srcdata32[2], data32;
111*4882a593Smuzhiyun 	union {
112*4882a593Smuzhiyun 		u16 us;
113*4882a593Smuzhiyun 		u8 b[2];
114*4882a593Smuzhiyun 	} data16;
115*4882a593Smuzhiyun 	u32 csum = 0;
116*4882a593Smuzhiyun 	s32 alpha_dst_delta, last_alpha_dst_delta;
117*4882a593Smuzhiyun 	u8 __iomem *dstxor;
118*4882a593Smuzhiyun 	const u8 *srcxor;
119*4882a593Smuzhiyun 	int i, j;
120*4882a593Smuzhiyun 	u32 per_pixel_copy, two_pixel_copy;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	alpha_dst_delta = AST_MAX_HWC_WIDTH << 1;
123*4882a593Smuzhiyun 	last_alpha_dst_delta = alpha_dst_delta - (width << 1);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	srcxor = src;
126*4882a593Smuzhiyun 	dstxor = (u8 *)dst + last_alpha_dst_delta + (AST_MAX_HWC_HEIGHT - height) * alpha_dst_delta;
127*4882a593Smuzhiyun 	per_pixel_copy = width & 1;
128*4882a593Smuzhiyun 	two_pixel_copy = width >> 1;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	for (j = 0; j < height; j++) {
131*4882a593Smuzhiyun 		for (i = 0; i < two_pixel_copy; i++) {
132*4882a593Smuzhiyun 			srcdata32[0].ul = *((u32 *)srcxor) & 0xf0f0f0f0;
133*4882a593Smuzhiyun 			srcdata32[1].ul = *((u32 *)(srcxor + 4)) & 0xf0f0f0f0;
134*4882a593Smuzhiyun 			data32.b[0] = srcdata32[0].b[1] | (srcdata32[0].b[0] >> 4);
135*4882a593Smuzhiyun 			data32.b[1] = srcdata32[0].b[3] | (srcdata32[0].b[2] >> 4);
136*4882a593Smuzhiyun 			data32.b[2] = srcdata32[1].b[1] | (srcdata32[1].b[0] >> 4);
137*4882a593Smuzhiyun 			data32.b[3] = srcdata32[1].b[3] | (srcdata32[1].b[2] >> 4);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 			writel(data32.ul, dstxor);
140*4882a593Smuzhiyun 			csum += data32.ul;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 			dstxor += 4;
143*4882a593Smuzhiyun 			srcxor += 8;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 		}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 		for (i = 0; i < per_pixel_copy; i++) {
148*4882a593Smuzhiyun 			srcdata32[0].ul = *((u32 *)srcxor) & 0xf0f0f0f0;
149*4882a593Smuzhiyun 			data16.b[0] = srcdata32[0].b[1] | (srcdata32[0].b[0] >> 4);
150*4882a593Smuzhiyun 			data16.b[1] = srcdata32[0].b[3] | (srcdata32[0].b[2] >> 4);
151*4882a593Smuzhiyun 			writew(data16.us, dstxor);
152*4882a593Smuzhiyun 			csum += (u32)data16.us;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 			dstxor += 2;
155*4882a593Smuzhiyun 			srcxor += 4;
156*4882a593Smuzhiyun 		}
157*4882a593Smuzhiyun 		dstxor += last_alpha_dst_delta;
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	/* write checksum + signature */
161*4882a593Smuzhiyun 	dst += AST_HWC_SIZE;
162*4882a593Smuzhiyun 	writel(csum, dst);
163*4882a593Smuzhiyun 	writel(width, dst + AST_HWC_SIGNATURE_SizeX);
164*4882a593Smuzhiyun 	writel(height, dst + AST_HWC_SIGNATURE_SizeY);
165*4882a593Smuzhiyun 	writel(0, dst + AST_HWC_SIGNATURE_HOTSPOTX);
166*4882a593Smuzhiyun 	writel(0, dst + AST_HWC_SIGNATURE_HOTSPOTY);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
ast_cursor_blit(struct ast_private * ast,struct drm_framebuffer * fb)169*4882a593Smuzhiyun int ast_cursor_blit(struct ast_private *ast, struct drm_framebuffer *fb)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	struct drm_device *dev = &ast->base;
172*4882a593Smuzhiyun 	struct drm_gem_vram_object *gbo;
173*4882a593Smuzhiyun 	int ret;
174*4882a593Smuzhiyun 	void *src;
175*4882a593Smuzhiyun 	void __iomem *dst;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	if (drm_WARN_ON_ONCE(dev, fb->width > AST_MAX_HWC_WIDTH) ||
178*4882a593Smuzhiyun 	    drm_WARN_ON_ONCE(dev, fb->height > AST_MAX_HWC_HEIGHT))
179*4882a593Smuzhiyun 		return -EINVAL;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	gbo = drm_gem_vram_of_gem(fb->obj[0]);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	ret = drm_gem_vram_pin(gbo, 0);
184*4882a593Smuzhiyun 	if (ret)
185*4882a593Smuzhiyun 		return ret;
186*4882a593Smuzhiyun 	src = drm_gem_vram_vmap(gbo);
187*4882a593Smuzhiyun 	if (IS_ERR(src)) {
188*4882a593Smuzhiyun 		ret = PTR_ERR(src);
189*4882a593Smuzhiyun 		goto err_drm_gem_vram_unpin;
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	dst = ast->cursor.vaddr[ast->cursor.next_index];
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* do data transfer to cursor BO */
195*4882a593Smuzhiyun 	update_cursor_image(dst, src, fb->width, fb->height);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	drm_gem_vram_vunmap(gbo, src);
198*4882a593Smuzhiyun 	drm_gem_vram_unpin(gbo);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	return 0;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun err_drm_gem_vram_unpin:
203*4882a593Smuzhiyun 	drm_gem_vram_unpin(gbo);
204*4882a593Smuzhiyun 	return ret;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
ast_cursor_set_base(struct ast_private * ast,u64 address)207*4882a593Smuzhiyun static void ast_cursor_set_base(struct ast_private *ast, u64 address)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	u8 addr0 = (address >> 3) & 0xff;
210*4882a593Smuzhiyun 	u8 addr1 = (address >> 11) & 0xff;
211*4882a593Smuzhiyun 	u8 addr2 = (address >> 19) & 0xff;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc8, addr0);
214*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc9, addr1);
215*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xca, addr2);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
ast_cursor_page_flip(struct ast_private * ast)218*4882a593Smuzhiyun void ast_cursor_page_flip(struct ast_private *ast)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	struct drm_device *dev = &ast->base;
221*4882a593Smuzhiyun 	struct drm_gem_vram_object *gbo;
222*4882a593Smuzhiyun 	s64 off;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	gbo = ast->cursor.gbo[ast->cursor.next_index];
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	off = drm_gem_vram_offset(gbo);
227*4882a593Smuzhiyun 	if (drm_WARN_ON_ONCE(dev, off < 0))
228*4882a593Smuzhiyun 		return; /* Bug: we didn't pin the cursor HW BO to VRAM. */
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	ast_cursor_set_base(ast, off);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	++ast->cursor.next_index;
233*4882a593Smuzhiyun 	ast->cursor.next_index %= ARRAY_SIZE(ast->cursor.gbo);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
ast_cursor_set_location(struct ast_private * ast,u16 x,u16 y,u8 x_offset,u8 y_offset)236*4882a593Smuzhiyun static void ast_cursor_set_location(struct ast_private *ast, u16 x, u16 y,
237*4882a593Smuzhiyun 				    u8 x_offset, u8 y_offset)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	u8 x0 = (x & 0x00ff);
240*4882a593Smuzhiyun 	u8 x1 = (x & 0x0f00) >> 8;
241*4882a593Smuzhiyun 	u8 y0 = (y & 0x00ff);
242*4882a593Smuzhiyun 	u8 y1 = (y & 0x0700) >> 8;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc2, x_offset);
245*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc3, y_offset);
246*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc4, x0);
247*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc5, x1);
248*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc6, y0);
249*4882a593Smuzhiyun 	ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc7, y1);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
ast_cursor_show(struct ast_private * ast,int x,int y,unsigned int offset_x,unsigned int offset_y)252*4882a593Smuzhiyun void ast_cursor_show(struct ast_private *ast, int x, int y,
253*4882a593Smuzhiyun 		     unsigned int offset_x, unsigned int offset_y)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	u8 x_offset, y_offset;
256*4882a593Smuzhiyun 	u8 __iomem *dst;
257*4882a593Smuzhiyun 	u8 __iomem *sig;
258*4882a593Smuzhiyun 	u8 jreg;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	dst = ast->cursor.vaddr[ast->cursor.next_index];
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	sig = dst + AST_HWC_SIZE;
263*4882a593Smuzhiyun 	writel(x, sig + AST_HWC_SIGNATURE_X);
264*4882a593Smuzhiyun 	writel(y, sig + AST_HWC_SIGNATURE_Y);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	if (x < 0) {
267*4882a593Smuzhiyun 		x_offset = (-x) + offset_x;
268*4882a593Smuzhiyun 		x = 0;
269*4882a593Smuzhiyun 	} else {
270*4882a593Smuzhiyun 		x_offset = offset_x;
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 	if (y < 0) {
273*4882a593Smuzhiyun 		y_offset = (-y) + offset_y;
274*4882a593Smuzhiyun 		y = 0;
275*4882a593Smuzhiyun 	} else {
276*4882a593Smuzhiyun 		y_offset = offset_y;
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	ast_cursor_set_location(ast, x, y, x_offset, y_offset);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/* dummy write to fire HWC */
282*4882a593Smuzhiyun 	jreg = 0x02 |
283*4882a593Smuzhiyun 	       0x01; /* enable ARGB4444 cursor */
284*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xcb, 0xfc, jreg);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
ast_cursor_hide(struct ast_private * ast)287*4882a593Smuzhiyun void ast_cursor_hide(struct ast_private *ast)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun 	ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xcb, 0xfc, 0x00);
290*4882a593Smuzhiyun }
291