1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2012 Russell King
4*4882a593Smuzhiyun * Rewritten from the dovefb driver, and Armada510 manuals.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <drm/drm_atomic.h>
8*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
9*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
10*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "armada_crtc.h"
13*4882a593Smuzhiyun #include "armada_drm.h"
14*4882a593Smuzhiyun #include "armada_fb.h"
15*4882a593Smuzhiyun #include "armada_gem.h"
16*4882a593Smuzhiyun #include "armada_hw.h"
17*4882a593Smuzhiyun #include "armada_plane.h"
18*4882a593Smuzhiyun #include "armada_trace.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun static const uint32_t armada_primary_formats[] = {
21*4882a593Smuzhiyun DRM_FORMAT_UYVY,
22*4882a593Smuzhiyun DRM_FORMAT_YUYV,
23*4882a593Smuzhiyun DRM_FORMAT_VYUY,
24*4882a593Smuzhiyun DRM_FORMAT_YVYU,
25*4882a593Smuzhiyun DRM_FORMAT_ARGB8888,
26*4882a593Smuzhiyun DRM_FORMAT_ABGR8888,
27*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
28*4882a593Smuzhiyun DRM_FORMAT_XBGR8888,
29*4882a593Smuzhiyun DRM_FORMAT_RGB888,
30*4882a593Smuzhiyun DRM_FORMAT_BGR888,
31*4882a593Smuzhiyun DRM_FORMAT_ARGB1555,
32*4882a593Smuzhiyun DRM_FORMAT_ABGR1555,
33*4882a593Smuzhiyun DRM_FORMAT_RGB565,
34*4882a593Smuzhiyun DRM_FORMAT_BGR565,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
armada_drm_plane_calc(struct drm_plane_state * state,u32 addrs[2][3],u16 pitches[3],bool interlaced)37*4882a593Smuzhiyun void armada_drm_plane_calc(struct drm_plane_state *state, u32 addrs[2][3],
38*4882a593Smuzhiyun u16 pitches[3], bool interlaced)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun struct drm_framebuffer *fb = state->fb;
41*4882a593Smuzhiyun const struct drm_format_info *format = fb->format;
42*4882a593Smuzhiyun unsigned int num_planes = format->num_planes;
43*4882a593Smuzhiyun unsigned int x = state->src.x1 >> 16;
44*4882a593Smuzhiyun unsigned int y = state->src.y1 >> 16;
45*4882a593Smuzhiyun u32 addr = drm_fb_obj(fb)->dev_addr;
46*4882a593Smuzhiyun int i;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun DRM_DEBUG_KMS("pitch %u x %d y %d bpp %d\n",
49*4882a593Smuzhiyun fb->pitches[0], x, y, format->cpp[0] * 8);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun if (num_planes > 3)
52*4882a593Smuzhiyun num_planes = 3;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun addrs[0][0] = addr + fb->offsets[0] + y * fb->pitches[0] +
55*4882a593Smuzhiyun x * format->cpp[0];
56*4882a593Smuzhiyun pitches[0] = fb->pitches[0];
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun y /= format->vsub;
59*4882a593Smuzhiyun x /= format->hsub;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun for (i = 1; i < num_planes; i++) {
62*4882a593Smuzhiyun addrs[0][i] = addr + fb->offsets[i] + y * fb->pitches[i] +
63*4882a593Smuzhiyun x * format->cpp[i];
64*4882a593Smuzhiyun pitches[i] = fb->pitches[i];
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun for (; i < 3; i++) {
67*4882a593Smuzhiyun addrs[0][i] = 0;
68*4882a593Smuzhiyun pitches[i] = 0;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun if (interlaced) {
71*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
72*4882a593Smuzhiyun addrs[1][i] = addrs[0][i] + pitches[i];
73*4882a593Smuzhiyun pitches[i] *= 2;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun } else {
76*4882a593Smuzhiyun for (i = 0; i < 3; i++)
77*4882a593Smuzhiyun addrs[1][i] = addrs[0][i];
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
armada_drm_plane_prepare_fb(struct drm_plane * plane,struct drm_plane_state * state)81*4882a593Smuzhiyun int armada_drm_plane_prepare_fb(struct drm_plane *plane,
82*4882a593Smuzhiyun struct drm_plane_state *state)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun DRM_DEBUG_KMS("[PLANE:%d:%s] [FB:%d]\n",
85*4882a593Smuzhiyun plane->base.id, plane->name,
86*4882a593Smuzhiyun state->fb ? state->fb->base.id : 0);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /*
89*4882a593Smuzhiyun * Take a reference on the new framebuffer - we want to
90*4882a593Smuzhiyun * hold on to it while the hardware is displaying it.
91*4882a593Smuzhiyun */
92*4882a593Smuzhiyun if (state->fb)
93*4882a593Smuzhiyun drm_framebuffer_get(state->fb);
94*4882a593Smuzhiyun return 0;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
armada_drm_plane_cleanup_fb(struct drm_plane * plane,struct drm_plane_state * old_state)97*4882a593Smuzhiyun void armada_drm_plane_cleanup_fb(struct drm_plane *plane,
98*4882a593Smuzhiyun struct drm_plane_state *old_state)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun DRM_DEBUG_KMS("[PLANE:%d:%s] [FB:%d]\n",
101*4882a593Smuzhiyun plane->base.id, plane->name,
102*4882a593Smuzhiyun old_state->fb ? old_state->fb->base.id : 0);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if (old_state->fb)
105*4882a593Smuzhiyun drm_framebuffer_put(old_state->fb);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
armada_drm_plane_atomic_check(struct drm_plane * plane,struct drm_plane_state * state)108*4882a593Smuzhiyun int armada_drm_plane_atomic_check(struct drm_plane *plane,
109*4882a593Smuzhiyun struct drm_plane_state *state)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun struct armada_plane_state *st = to_armada_plane_state(state);
112*4882a593Smuzhiyun struct drm_crtc *crtc = state->crtc;
113*4882a593Smuzhiyun struct drm_crtc_state *crtc_state;
114*4882a593Smuzhiyun bool interlace;
115*4882a593Smuzhiyun int ret;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun if (!state->fb || WARN_ON(!state->crtc)) {
118*4882a593Smuzhiyun state->visible = false;
119*4882a593Smuzhiyun return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun if (state->state)
123*4882a593Smuzhiyun crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
124*4882a593Smuzhiyun else
125*4882a593Smuzhiyun crtc_state = crtc->state;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun ret = drm_atomic_helper_check_plane_state(state, crtc_state, 0,
128*4882a593Smuzhiyun INT_MAX, true, false);
129*4882a593Smuzhiyun if (ret)
130*4882a593Smuzhiyun return ret;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun interlace = crtc_state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE;
133*4882a593Smuzhiyun if (interlace) {
134*4882a593Smuzhiyun if ((state->dst.y1 | state->dst.y2) & 1)
135*4882a593Smuzhiyun return -EINVAL;
136*4882a593Smuzhiyun st->src_hw = drm_rect_height(&state->src) >> 17;
137*4882a593Smuzhiyun st->dst_yx = state->dst.y1 >> 1;
138*4882a593Smuzhiyun st->dst_hw = drm_rect_height(&state->dst) >> 1;
139*4882a593Smuzhiyun } else {
140*4882a593Smuzhiyun st->src_hw = drm_rect_height(&state->src) >> 16;
141*4882a593Smuzhiyun st->dst_yx = state->dst.y1;
142*4882a593Smuzhiyun st->dst_hw = drm_rect_height(&state->dst);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun st->src_hw <<= 16;
146*4882a593Smuzhiyun st->src_hw |= drm_rect_width(&state->src) >> 16;
147*4882a593Smuzhiyun st->dst_yx <<= 16;
148*4882a593Smuzhiyun st->dst_yx |= state->dst.x1 & 0x0000ffff;
149*4882a593Smuzhiyun st->dst_hw <<= 16;
150*4882a593Smuzhiyun st->dst_hw |= drm_rect_width(&state->dst) & 0x0000ffff;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun armada_drm_plane_calc(state, st->addrs, st->pitches, interlace);
153*4882a593Smuzhiyun st->interlace = interlace;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
armada_drm_primary_plane_atomic_update(struct drm_plane * plane,struct drm_plane_state * old_state)158*4882a593Smuzhiyun static void armada_drm_primary_plane_atomic_update(struct drm_plane *plane,
159*4882a593Smuzhiyun struct drm_plane_state *old_state)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct drm_plane_state *state = plane->state;
162*4882a593Smuzhiyun struct armada_crtc *dcrtc;
163*4882a593Smuzhiyun struct armada_regs *regs;
164*4882a593Smuzhiyun u32 cfg, cfg_mask, val;
165*4882a593Smuzhiyun unsigned int idx;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun DRM_DEBUG_KMS("[PLANE:%d:%s]\n", plane->base.id, plane->name);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (!state->fb || WARN_ON(!state->crtc))
170*4882a593Smuzhiyun return;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun DRM_DEBUG_KMS("[PLANE:%d:%s] is on [CRTC:%d:%s] with [FB:%d] visible %u->%u\n",
173*4882a593Smuzhiyun plane->base.id, plane->name,
174*4882a593Smuzhiyun state->crtc->base.id, state->crtc->name,
175*4882a593Smuzhiyun state->fb->base.id,
176*4882a593Smuzhiyun old_state->visible, state->visible);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun dcrtc = drm_to_armada_crtc(state->crtc);
179*4882a593Smuzhiyun regs = dcrtc->regs + dcrtc->regs_idx;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun idx = 0;
182*4882a593Smuzhiyun if (!old_state->visible && state->visible) {
183*4882a593Smuzhiyun val = CFG_PDWN64x66;
184*4882a593Smuzhiyun if (drm_fb_to_armada_fb(state->fb)->fmt > CFG_420)
185*4882a593Smuzhiyun val |= CFG_PDWN256x24;
186*4882a593Smuzhiyun armada_reg_queue_mod(regs, idx, 0, val, LCD_SPU_SRAM_PARA1);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun val = armada_src_hw(state);
189*4882a593Smuzhiyun if (armada_src_hw(old_state) != val)
190*4882a593Smuzhiyun armada_reg_queue_set(regs, idx, val, LCD_SPU_GRA_HPXL_VLN);
191*4882a593Smuzhiyun val = armada_dst_yx(state);
192*4882a593Smuzhiyun if (armada_dst_yx(old_state) != val)
193*4882a593Smuzhiyun armada_reg_queue_set(regs, idx, val, LCD_SPU_GRA_OVSA_HPXL_VLN);
194*4882a593Smuzhiyun val = armada_dst_hw(state);
195*4882a593Smuzhiyun if (armada_dst_hw(old_state) != val)
196*4882a593Smuzhiyun armada_reg_queue_set(regs, idx, val, LCD_SPU_GZM_HPXL_VLN);
197*4882a593Smuzhiyun if (old_state->src.x1 != state->src.x1 ||
198*4882a593Smuzhiyun old_state->src.y1 != state->src.y1 ||
199*4882a593Smuzhiyun old_state->fb != state->fb ||
200*4882a593Smuzhiyun state->crtc->state->mode_changed) {
201*4882a593Smuzhiyun armada_reg_queue_set(regs, idx, armada_addr(state, 0, 0),
202*4882a593Smuzhiyun LCD_CFG_GRA_START_ADDR0);
203*4882a593Smuzhiyun armada_reg_queue_set(regs, idx, armada_addr(state, 1, 0),
204*4882a593Smuzhiyun LCD_CFG_GRA_START_ADDR1);
205*4882a593Smuzhiyun armada_reg_queue_mod(regs, idx, armada_pitch(state, 0), 0xffff,
206*4882a593Smuzhiyun LCD_CFG_GRA_PITCH);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun if (old_state->fb != state->fb ||
209*4882a593Smuzhiyun state->crtc->state->mode_changed) {
210*4882a593Smuzhiyun cfg = CFG_GRA_FMT(drm_fb_to_armada_fb(state->fb)->fmt) |
211*4882a593Smuzhiyun CFG_GRA_MOD(drm_fb_to_armada_fb(state->fb)->mod);
212*4882a593Smuzhiyun if (drm_fb_to_armada_fb(state->fb)->fmt > CFG_420)
213*4882a593Smuzhiyun cfg |= CFG_PALETTE_ENA;
214*4882a593Smuzhiyun if (state->visible)
215*4882a593Smuzhiyun cfg |= CFG_GRA_ENA;
216*4882a593Smuzhiyun if (to_armada_plane_state(state)->interlace)
217*4882a593Smuzhiyun cfg |= CFG_GRA_FTOGGLE;
218*4882a593Smuzhiyun cfg_mask = CFG_GRAFORMAT |
219*4882a593Smuzhiyun CFG_GRA_MOD(CFG_SWAPRB | CFG_SWAPUV |
220*4882a593Smuzhiyun CFG_SWAPYU | CFG_YUV2RGB) |
221*4882a593Smuzhiyun CFG_PALETTE_ENA | CFG_GRA_FTOGGLE |
222*4882a593Smuzhiyun CFG_GRA_ENA;
223*4882a593Smuzhiyun } else if (old_state->visible != state->visible) {
224*4882a593Smuzhiyun cfg = state->visible ? CFG_GRA_ENA : 0;
225*4882a593Smuzhiyun cfg_mask = CFG_GRA_ENA;
226*4882a593Smuzhiyun } else {
227*4882a593Smuzhiyun cfg = cfg_mask = 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun if (drm_rect_width(&old_state->src) != drm_rect_width(&state->src) ||
230*4882a593Smuzhiyun drm_rect_width(&old_state->dst) != drm_rect_width(&state->dst)) {
231*4882a593Smuzhiyun cfg_mask |= CFG_GRA_HSMOOTH;
232*4882a593Smuzhiyun if (drm_rect_width(&state->src) >> 16 !=
233*4882a593Smuzhiyun drm_rect_width(&state->dst))
234*4882a593Smuzhiyun cfg |= CFG_GRA_HSMOOTH;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if (cfg_mask)
238*4882a593Smuzhiyun armada_reg_queue_mod(regs, idx, cfg, cfg_mask,
239*4882a593Smuzhiyun LCD_SPU_DMA_CTRL0);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun dcrtc->regs_idx += idx;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
armada_drm_primary_plane_atomic_disable(struct drm_plane * plane,struct drm_plane_state * old_state)244*4882a593Smuzhiyun static void armada_drm_primary_plane_atomic_disable(struct drm_plane *plane,
245*4882a593Smuzhiyun struct drm_plane_state *old_state)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun struct armada_crtc *dcrtc;
248*4882a593Smuzhiyun struct armada_regs *regs;
249*4882a593Smuzhiyun unsigned int idx = 0;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun DRM_DEBUG_KMS("[PLANE:%d:%s]\n", plane->base.id, plane->name);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun if (!old_state->crtc)
254*4882a593Smuzhiyun return;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun DRM_DEBUG_KMS("[PLANE:%d:%s] was on [CRTC:%d:%s] with [FB:%d]\n",
257*4882a593Smuzhiyun plane->base.id, plane->name,
258*4882a593Smuzhiyun old_state->crtc->base.id, old_state->crtc->name,
259*4882a593Smuzhiyun old_state->fb->base.id);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun dcrtc = drm_to_armada_crtc(old_state->crtc);
262*4882a593Smuzhiyun regs = dcrtc->regs + dcrtc->regs_idx;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* Disable plane and power down most RAMs and FIFOs */
265*4882a593Smuzhiyun armada_reg_queue_mod(regs, idx, 0, CFG_GRA_ENA, LCD_SPU_DMA_CTRL0);
266*4882a593Smuzhiyun armada_reg_queue_mod(regs, idx, CFG_PDWN256x32 | CFG_PDWN256x24 |
267*4882a593Smuzhiyun CFG_PDWN32x32 | CFG_PDWN64x66,
268*4882a593Smuzhiyun 0, LCD_SPU_SRAM_PARA1);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun dcrtc->regs_idx += idx;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun static const struct drm_plane_helper_funcs armada_primary_plane_helper_funcs = {
274*4882a593Smuzhiyun .prepare_fb = armada_drm_plane_prepare_fb,
275*4882a593Smuzhiyun .cleanup_fb = armada_drm_plane_cleanup_fb,
276*4882a593Smuzhiyun .atomic_check = armada_drm_plane_atomic_check,
277*4882a593Smuzhiyun .atomic_update = armada_drm_primary_plane_atomic_update,
278*4882a593Smuzhiyun .atomic_disable = armada_drm_primary_plane_atomic_disable,
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
armada_plane_reset(struct drm_plane * plane)281*4882a593Smuzhiyun void armada_plane_reset(struct drm_plane *plane)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct armada_plane_state *st;
284*4882a593Smuzhiyun if (plane->state)
285*4882a593Smuzhiyun __drm_atomic_helper_plane_destroy_state(plane->state);
286*4882a593Smuzhiyun kfree(plane->state);
287*4882a593Smuzhiyun st = kzalloc(sizeof(*st), GFP_KERNEL);
288*4882a593Smuzhiyun if (st)
289*4882a593Smuzhiyun __drm_atomic_helper_plane_reset(plane, &st->base);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
armada_plane_duplicate_state(struct drm_plane * plane)292*4882a593Smuzhiyun struct drm_plane_state *armada_plane_duplicate_state(struct drm_plane *plane)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun struct armada_plane_state *st;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun if (WARN_ON(!plane->state))
297*4882a593Smuzhiyun return NULL;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun st = kmemdup(plane->state, sizeof(*st), GFP_KERNEL);
300*4882a593Smuzhiyun if (st)
301*4882a593Smuzhiyun __drm_atomic_helper_plane_duplicate_state(plane, &st->base);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun return &st->base;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun static const struct drm_plane_funcs armada_primary_plane_funcs = {
307*4882a593Smuzhiyun .update_plane = drm_atomic_helper_update_plane,
308*4882a593Smuzhiyun .disable_plane = drm_atomic_helper_disable_plane,
309*4882a593Smuzhiyun .destroy = drm_primary_helper_destroy,
310*4882a593Smuzhiyun .reset = armada_plane_reset,
311*4882a593Smuzhiyun .atomic_duplicate_state = armada_plane_duplicate_state,
312*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun
armada_drm_primary_plane_init(struct drm_device * drm,struct drm_plane * primary)315*4882a593Smuzhiyun int armada_drm_primary_plane_init(struct drm_device *drm,
316*4882a593Smuzhiyun struct drm_plane *primary)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun int ret;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun drm_plane_helper_add(primary, &armada_primary_plane_helper_funcs);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun ret = drm_universal_plane_init(drm, primary, 0,
323*4882a593Smuzhiyun &armada_primary_plane_funcs,
324*4882a593Smuzhiyun armada_primary_formats,
325*4882a593Smuzhiyun ARRAY_SIZE(armada_primary_formats),
326*4882a593Smuzhiyun NULL,
327*4882a593Smuzhiyun DRM_PLANE_TYPE_PRIMARY, NULL);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun return ret;
330*4882a593Smuzhiyun }
331