xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/armada/armada_510.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2012 Russell King
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Armada 510 (aka Dove) variant support
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
10*4882a593Smuzhiyun #include "armada_crtc.h"
11*4882a593Smuzhiyun #include "armada_drm.h"
12*4882a593Smuzhiyun #include "armada_hw.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun struct armada510_variant_data {
15*4882a593Smuzhiyun 	struct clk *clks[4];
16*4882a593Smuzhiyun 	struct clk *sel_clk;
17*4882a593Smuzhiyun };
18*4882a593Smuzhiyun 
armada510_crtc_init(struct armada_crtc * dcrtc,struct device * dev)19*4882a593Smuzhiyun static int armada510_crtc_init(struct armada_crtc *dcrtc, struct device *dev)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	struct armada510_variant_data *v;
22*4882a593Smuzhiyun 	struct clk *clk;
23*4882a593Smuzhiyun 	int idx;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun 	v = devm_kzalloc(dev, sizeof(*v), GFP_KERNEL);
26*4882a593Smuzhiyun 	if (!v)
27*4882a593Smuzhiyun 		return -ENOMEM;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	dcrtc->variant_data = v;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	if (dev->of_node) {
32*4882a593Smuzhiyun 		struct property *prop;
33*4882a593Smuzhiyun 		const char *s;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 		of_property_for_each_string(dev->of_node, "clock-names", prop,
36*4882a593Smuzhiyun 					    s) {
37*4882a593Smuzhiyun 			if (!strcmp(s, "ext_ref_clk0"))
38*4882a593Smuzhiyun 				idx = 0;
39*4882a593Smuzhiyun 			else if (!strcmp(s, "ext_ref_clk1"))
40*4882a593Smuzhiyun 				idx = 1;
41*4882a593Smuzhiyun 			else if (!strcmp(s, "plldivider"))
42*4882a593Smuzhiyun 				idx = 2;
43*4882a593Smuzhiyun 			else if (!strcmp(s, "axibus"))
44*4882a593Smuzhiyun 				idx = 3;
45*4882a593Smuzhiyun 			else
46*4882a593Smuzhiyun 				continue;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 			clk = devm_clk_get(dev, s);
49*4882a593Smuzhiyun 			if (IS_ERR(clk))
50*4882a593Smuzhiyun 				return PTR_ERR(clk) == -ENOENT ? -EPROBE_DEFER :
51*4882a593Smuzhiyun 					PTR_ERR(clk);
52*4882a593Smuzhiyun 			v->clks[idx] = clk;
53*4882a593Smuzhiyun 		}
54*4882a593Smuzhiyun 	} else {
55*4882a593Smuzhiyun 		clk = devm_clk_get(dev, "ext_ref_clk1");
56*4882a593Smuzhiyun 		if (IS_ERR(clk))
57*4882a593Smuzhiyun 			return PTR_ERR(clk) == -ENOENT ? -EPROBE_DEFER :
58*4882a593Smuzhiyun 				PTR_ERR(clk);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 		v->clks[1] = clk;
61*4882a593Smuzhiyun 	}
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	/*
64*4882a593Smuzhiyun 	 * Lower the watermark so to eliminate jitter at higher bandwidths.
65*4882a593Smuzhiyun 	 * Disable SRAM read wait state to avoid system hang with external
66*4882a593Smuzhiyun 	 * clock.
67*4882a593Smuzhiyun 	 */
68*4882a593Smuzhiyun 	armada_updatel(CFG_DMA_WM(0x20), CFG_SRAM_WAIT | CFG_DMA_WM_MASK,
69*4882a593Smuzhiyun 		       dcrtc->base + LCD_CFG_RDREG4F);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/* Initialise SPU register */
72*4882a593Smuzhiyun 	writel_relaxed(ADV_HWC32ENABLE | ADV_HWC32ARGB | ADV_HWC32BLEND,
73*4882a593Smuzhiyun 		       dcrtc->base + LCD_SPU_ADV_REG);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	return 0;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun static const u32 armada510_clk_sels[] = {
79*4882a593Smuzhiyun 	SCLK_510_EXTCLK0,
80*4882a593Smuzhiyun 	SCLK_510_EXTCLK1,
81*4882a593Smuzhiyun 	SCLK_510_PLL,
82*4882a593Smuzhiyun 	SCLK_510_AXI,
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun static const struct armada_clocking_params armada510_clocking = {
86*4882a593Smuzhiyun 	/* HDMI requires -0.6%..+0.5% */
87*4882a593Smuzhiyun 	.permillage_min = 994,
88*4882a593Smuzhiyun 	.permillage_max = 1005,
89*4882a593Smuzhiyun 	.settable = BIT(0) | BIT(1),
90*4882a593Smuzhiyun 	.div_max = SCLK_510_INT_DIV_MASK,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun  * Armada510 specific SCLK register selection.
95*4882a593Smuzhiyun  * This gets called with sclk = NULL to test whether the mode is
96*4882a593Smuzhiyun  * supportable, and again with sclk != NULL to set the clocks up for
97*4882a593Smuzhiyun  * that.  The former can return an error, but the latter is expected
98*4882a593Smuzhiyun  * not to.
99*4882a593Smuzhiyun  */
armada510_crtc_compute_clock(struct armada_crtc * dcrtc,const struct drm_display_mode * mode,uint32_t * sclk)100*4882a593Smuzhiyun static int armada510_crtc_compute_clock(struct armada_crtc *dcrtc,
101*4882a593Smuzhiyun 	const struct drm_display_mode *mode, uint32_t *sclk)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	struct armada510_variant_data *v = dcrtc->variant_data;
104*4882a593Smuzhiyun 	unsigned long desired_khz = mode->crtc_clock;
105*4882a593Smuzhiyun 	struct armada_clk_result res;
106*4882a593Smuzhiyun 	int ret, idx;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	idx = armada_crtc_select_clock(dcrtc, &res, &armada510_clocking,
109*4882a593Smuzhiyun 				       v->clks, ARRAY_SIZE(v->clks),
110*4882a593Smuzhiyun 				       desired_khz);
111*4882a593Smuzhiyun 	if (idx < 0)
112*4882a593Smuzhiyun 		return idx;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	ret = clk_prepare_enable(res.clk);
115*4882a593Smuzhiyun 	if (ret)
116*4882a593Smuzhiyun 		return ret;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	if (sclk) {
119*4882a593Smuzhiyun 		clk_set_rate(res.clk, res.desired_clk_hz);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 		*sclk = res.div | armada510_clk_sels[idx];
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 		/* We are now using this clock */
124*4882a593Smuzhiyun 		v->sel_clk = res.clk;
125*4882a593Smuzhiyun 		swap(dcrtc->clk, res.clk);
126*4882a593Smuzhiyun 	}
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	clk_disable_unprepare(res.clk);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	return 0;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
armada510_crtc_disable(struct armada_crtc * dcrtc)133*4882a593Smuzhiyun static void armada510_crtc_disable(struct armada_crtc *dcrtc)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	if (dcrtc->clk) {
136*4882a593Smuzhiyun 		clk_disable_unprepare(dcrtc->clk);
137*4882a593Smuzhiyun 		dcrtc->clk = NULL;
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
armada510_crtc_enable(struct armada_crtc * dcrtc,const struct drm_display_mode * mode)141*4882a593Smuzhiyun static void armada510_crtc_enable(struct armada_crtc *dcrtc,
142*4882a593Smuzhiyun 	const struct drm_display_mode *mode)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	struct armada510_variant_data *v = dcrtc->variant_data;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (!dcrtc->clk && v->sel_clk) {
147*4882a593Smuzhiyun 		if (!WARN_ON(clk_prepare_enable(v->sel_clk)))
148*4882a593Smuzhiyun 			dcrtc->clk = v->sel_clk;
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun const struct armada_variant armada510_ops = {
153*4882a593Smuzhiyun 	.has_spu_adv_reg = true,
154*4882a593Smuzhiyun 	.init = armada510_crtc_init,
155*4882a593Smuzhiyun 	.compute_clock = armada510_crtc_compute_clock,
156*4882a593Smuzhiyun 	.disable = armada510_crtc_disable,
157*4882a593Smuzhiyun 	.enable = armada510_crtc_enable,
158*4882a593Smuzhiyun };
159