xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/arm/malidp_regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * (C) COPYRIGHT 2016 ARM Limited. All rights reserved.
4*4882a593Smuzhiyun  * Author: Liviu Dudau <Liviu.Dudau@arm.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * ARM Mali DP500/DP550/DP650 registers definition.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef __MALIDP_REGS_H__
10*4882a593Smuzhiyun #define __MALIDP_REGS_H__
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun /*
13*4882a593Smuzhiyun  * abbreviations used:
14*4882a593Smuzhiyun  *    - DC - display core (general settings)
15*4882a593Smuzhiyun  *    - DE - display engine
16*4882a593Smuzhiyun  *    - SE - scaling engine
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* interrupt bit masks */
20*4882a593Smuzhiyun #define MALIDP_DE_IRQ_UNDERRUN			(1 << 0)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define MALIDP500_DE_IRQ_AXI_ERR		(1 << 4)
23*4882a593Smuzhiyun #define MALIDP500_DE_IRQ_VSYNC			(1 << 5)
24*4882a593Smuzhiyun #define MALIDP500_DE_IRQ_PROG_LINE		(1 << 6)
25*4882a593Smuzhiyun #define MALIDP500_DE_IRQ_SATURATION		(1 << 7)
26*4882a593Smuzhiyun #define MALIDP500_DE_IRQ_CONF_VALID		(1 << 8)
27*4882a593Smuzhiyun #define MALIDP500_DE_IRQ_CONF_MODE		(1 << 11)
28*4882a593Smuzhiyun #define MALIDP500_DE_IRQ_CONF_ACTIVE		(1 << 17)
29*4882a593Smuzhiyun #define MALIDP500_DE_IRQ_PM_ACTIVE		(1 << 18)
30*4882a593Smuzhiyun #define MALIDP500_DE_IRQ_TESTMODE_ACTIVE	(1 << 19)
31*4882a593Smuzhiyun #define MALIDP500_DE_IRQ_FORCE_BLNK_ACTIVE	(1 << 24)
32*4882a593Smuzhiyun #define MALIDP500_DE_IRQ_AXI_BUSY		(1 << 28)
33*4882a593Smuzhiyun #define MALIDP500_DE_IRQ_GLOBAL			(1 << 31)
34*4882a593Smuzhiyun #define MALIDP500_SE_IRQ_CONF_MODE		(1 << 0)
35*4882a593Smuzhiyun #define MALIDP500_SE_IRQ_CONF_VALID		(1 << 4)
36*4882a593Smuzhiyun #define MALIDP500_SE_IRQ_INIT_BUSY		(1 << 5)
37*4882a593Smuzhiyun #define MALIDP500_SE_IRQ_AXI_ERROR		(1 << 8)
38*4882a593Smuzhiyun #define MALIDP500_SE_IRQ_OVERRUN		(1 << 9)
39*4882a593Smuzhiyun #define MALIDP500_SE_IRQ_PROG_LINE1		(1 << 12)
40*4882a593Smuzhiyun #define MALIDP500_SE_IRQ_PROG_LINE2		(1 << 13)
41*4882a593Smuzhiyun #define MALIDP500_SE_IRQ_CONF_ACTIVE		(1 << 17)
42*4882a593Smuzhiyun #define MALIDP500_SE_IRQ_PM_ACTIVE		(1 << 18)
43*4882a593Smuzhiyun #define MALIDP500_SE_IRQ_AXI_BUSY		(1 << 28)
44*4882a593Smuzhiyun #define MALIDP500_SE_IRQ_GLOBAL			(1 << 31)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define MALIDP550_DE_IRQ_SATURATION		(1 << 8)
47*4882a593Smuzhiyun #define MALIDP550_DE_IRQ_VSYNC			(1 << 12)
48*4882a593Smuzhiyun #define MALIDP550_DE_IRQ_PROG_LINE		(1 << 13)
49*4882a593Smuzhiyun #define MALIDP550_DE_IRQ_AXI_ERR		(1 << 16)
50*4882a593Smuzhiyun #define MALIDP550_SE_IRQ_EOW			(1 << 0)
51*4882a593Smuzhiyun #define MALIDP550_SE_IRQ_AXI_ERR		(1 << 16)
52*4882a593Smuzhiyun #define MALIDP550_SE_IRQ_OVR			(1 << 17)
53*4882a593Smuzhiyun #define MALIDP550_SE_IRQ_IBSY			(1 << 18)
54*4882a593Smuzhiyun #define MALIDP550_DC_IRQ_CONF_VALID		(1 << 0)
55*4882a593Smuzhiyun #define MALIDP550_DC_IRQ_CONF_MODE		(1 << 4)
56*4882a593Smuzhiyun #define MALIDP550_DC_IRQ_CONF_ACTIVE		(1 << 16)
57*4882a593Smuzhiyun #define MALIDP550_DC_IRQ_DE			(1 << 20)
58*4882a593Smuzhiyun #define MALIDP550_DC_IRQ_SE			(1 << 24)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define MALIDP650_DE_IRQ_DRIFT			(1 << 4)
61*4882a593Smuzhiyun #define MALIDP650_DE_IRQ_ACEV1			(1 << 17)
62*4882a593Smuzhiyun #define MALIDP650_DE_IRQ_ACEV2			(1 << 18)
63*4882a593Smuzhiyun #define MALIDP650_DE_IRQ_ACEG			(1 << 19)
64*4882a593Smuzhiyun #define MALIDP650_DE_IRQ_AXIEP			(1 << 28)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* bit masks that are common between products */
67*4882a593Smuzhiyun #define   MALIDP_CFG_VALID		(1 << 0)
68*4882a593Smuzhiyun #define   MALIDP_DISP_FUNC_GAMMA	(1 << 0)
69*4882a593Smuzhiyun #define   MALIDP_DISP_FUNC_CADJ		(1 << 4)
70*4882a593Smuzhiyun #define   MALIDP_DISP_FUNC_ILACED	(1 << 8)
71*4882a593Smuzhiyun #define   MALIDP_SCALE_ENGINE_EN	(1 << 16)
72*4882a593Smuzhiyun #define   MALIDP_SE_MEMWRITE_EN		(2 << 5)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* register offsets for IRQ management */
75*4882a593Smuzhiyun #define MALIDP_REG_STATUS		0x00000
76*4882a593Smuzhiyun #define MALIDP_REG_SETIRQ		0x00004
77*4882a593Smuzhiyun #define MALIDP_REG_MASKIRQ		0x00008
78*4882a593Smuzhiyun #define MALIDP_REG_CLEARIRQ		0x0000c
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* register offsets */
81*4882a593Smuzhiyun #define MALIDP_DE_CORE_ID		0x00018
82*4882a593Smuzhiyun #define MALIDP_DE_DISPLAY_FUNC		0x00020
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* these offsets are relative to MALIDP5x0_TIMINGS_BASE */
85*4882a593Smuzhiyun #define MALIDP_DE_H_TIMINGS		0x0
86*4882a593Smuzhiyun #define MALIDP_DE_V_TIMINGS		0x4
87*4882a593Smuzhiyun #define MALIDP_DE_SYNC_WIDTH		0x8
88*4882a593Smuzhiyun #define MALIDP_DE_HV_ACTIVE		0xc
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /* Stride register offsets relative to Lx_BASE */
91*4882a593Smuzhiyun #define MALIDP_DE_LG_STRIDE		0x18
92*4882a593Smuzhiyun #define MALIDP_DE_LV_STRIDE0		0x18
93*4882a593Smuzhiyun #define MALIDP550_DE_LS_R1_STRIDE	0x28
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* macros to set values into registers */
96*4882a593Smuzhiyun #define MALIDP_DE_H_FRONTPORCH(x)	(((x) & 0xfff) << 0)
97*4882a593Smuzhiyun #define MALIDP_DE_H_BACKPORCH(x)	(((x) & 0x3ff) << 16)
98*4882a593Smuzhiyun #define MALIDP500_DE_V_FRONTPORCH(x)	(((x) & 0xff) << 0)
99*4882a593Smuzhiyun #define MALIDP550_DE_V_FRONTPORCH(x)	(((x) & 0xfff) << 0)
100*4882a593Smuzhiyun #define MALIDP_DE_V_BACKPORCH(x)	(((x) & 0xff) << 16)
101*4882a593Smuzhiyun #define MALIDP_DE_H_SYNCWIDTH(x)	(((x) & 0x3ff) << 0)
102*4882a593Smuzhiyun #define MALIDP_DE_V_SYNCWIDTH(x)	(((x) & 0xff) << 16)
103*4882a593Smuzhiyun #define MALIDP_DE_H_ACTIVE(x)		(((x) & 0x1fff) << 0)
104*4882a593Smuzhiyun #define MALIDP_DE_V_ACTIVE(x)		(((x) & 0x1fff) << 16)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define MALIDP_PRODUCT_ID(__core_id) ((u32)(__core_id) >> 16)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* register offsets relative to MALIDP5x0_COEFFS_BASE */
109*4882a593Smuzhiyun #define MALIDP_COLOR_ADJ_COEF		0x00000
110*4882a593Smuzhiyun #define MALIDP_COEF_TABLE_ADDR		0x00030
111*4882a593Smuzhiyun #define MALIDP_COEF_TABLE_DATA		0x00034
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* Scaling engine registers and masks. */
114*4882a593Smuzhiyun #define   MALIDP_SE_SCALING_EN			(1 << 0)
115*4882a593Smuzhiyun #define   MALIDP_SE_ALPHA_EN			(1 << 1)
116*4882a593Smuzhiyun #define   MALIDP_SE_ENH_MASK			3
117*4882a593Smuzhiyun #define   MALIDP_SE_ENH(x)			(((x) & MALIDP_SE_ENH_MASK) << 2)
118*4882a593Smuzhiyun #define   MALIDP_SE_RGBO_IF_EN			(1 << 4)
119*4882a593Smuzhiyun #define   MALIDP550_SE_CTL_SEL_MASK		7
120*4882a593Smuzhiyun #define   MALIDP550_SE_CTL_VCSEL(x) \
121*4882a593Smuzhiyun 		(((x) & MALIDP550_SE_CTL_SEL_MASK) << 20)
122*4882a593Smuzhiyun #define   MALIDP550_SE_CTL_HCSEL(x) \
123*4882a593Smuzhiyun 		(((x) & MALIDP550_SE_CTL_SEL_MASK) << 16)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* Blocks with offsets from SE_CONTROL register. */
126*4882a593Smuzhiyun #define MALIDP_SE_LAYER_CONTROL			0x14
127*4882a593Smuzhiyun #define   MALIDP_SE_L0_IN_SIZE			0x00
128*4882a593Smuzhiyun #define   MALIDP_SE_L0_OUT_SIZE			0x04
129*4882a593Smuzhiyun #define   MALIDP_SE_SET_V_SIZE(x)		(((x) & 0x1fff) << 16)
130*4882a593Smuzhiyun #define   MALIDP_SE_SET_H_SIZE(x)		(((x) & 0x1fff) << 0)
131*4882a593Smuzhiyun #define MALIDP_SE_SCALING_CONTROL		0x24
132*4882a593Smuzhiyun #define   MALIDP_SE_H_INIT_PH			0x00
133*4882a593Smuzhiyun #define   MALIDP_SE_H_DELTA_PH			0x04
134*4882a593Smuzhiyun #define   MALIDP_SE_V_INIT_PH			0x08
135*4882a593Smuzhiyun #define   MALIDP_SE_V_DELTA_PH			0x0c
136*4882a593Smuzhiyun #define   MALIDP_SE_COEFFTAB_ADDR		0x10
137*4882a593Smuzhiyun #define     MALIDP_SE_COEFFTAB_ADDR_MASK	0x7f
138*4882a593Smuzhiyun #define     MALIDP_SE_V_COEFFTAB		(1 << 8)
139*4882a593Smuzhiyun #define     MALIDP_SE_H_COEFFTAB		(1 << 9)
140*4882a593Smuzhiyun #define     MALIDP_SE_SET_V_COEFFTAB_ADDR(x) \
141*4882a593Smuzhiyun 		(MALIDP_SE_V_COEFFTAB | ((x) & MALIDP_SE_COEFFTAB_ADDR_MASK))
142*4882a593Smuzhiyun #define     MALIDP_SE_SET_H_COEFFTAB_ADDR(x) \
143*4882a593Smuzhiyun 		(MALIDP_SE_H_COEFFTAB | ((x) & MALIDP_SE_COEFFTAB_ADDR_MASK))
144*4882a593Smuzhiyun #define   MALIDP_SE_COEFFTAB_DATA		0x14
145*4882a593Smuzhiyun #define     MALIDP_SE_COEFFTAB_DATA_MASK	0x3fff
146*4882a593Smuzhiyun #define     MALIDP_SE_SET_COEFFTAB_DATA(x) \
147*4882a593Smuzhiyun 		((x) & MALIDP_SE_COEFFTAB_DATA_MASK)
148*4882a593Smuzhiyun /* Enhance coeffents reigster offset */
149*4882a593Smuzhiyun #define MALIDP_SE_IMAGE_ENH			0x3C
150*4882a593Smuzhiyun /* ENH_LIMITS offset 0x0 */
151*4882a593Smuzhiyun #define     MALIDP_SE_ENH_LOW_LEVEL		24
152*4882a593Smuzhiyun #define     MALIDP_SE_ENH_HIGH_LEVEL		63
153*4882a593Smuzhiyun #define     MALIDP_SE_ENH_LIMIT_MASK		0xfff
154*4882a593Smuzhiyun #define     MALIDP_SE_SET_ENH_LIMIT_LOW(x) \
155*4882a593Smuzhiyun 		((x) & MALIDP_SE_ENH_LIMIT_MASK)
156*4882a593Smuzhiyun #define     MALIDP_SE_SET_ENH_LIMIT_HIGH(x) \
157*4882a593Smuzhiyun 		(((x) & MALIDP_SE_ENH_LIMIT_MASK) << 16)
158*4882a593Smuzhiyun #define   MALIDP_SE_ENH_COEFF0			0x04
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /* register offsets relative to MALIDP5x0_SE_MEMWRITE_BASE */
162*4882a593Smuzhiyun #define MALIDP_MW_FORMAT		0x00000
163*4882a593Smuzhiyun #define MALIDP_MW_P1_STRIDE		0x00004
164*4882a593Smuzhiyun #define MALIDP_MW_P2_STRIDE		0x00008
165*4882a593Smuzhiyun #define MALIDP_MW_P1_PTR_LOW		0x0000c
166*4882a593Smuzhiyun #define MALIDP_MW_P1_PTR_HIGH		0x00010
167*4882a593Smuzhiyun #define MALIDP_MW_P2_PTR_LOW		0x0002c
168*4882a593Smuzhiyun #define MALIDP_MW_P2_PTR_HIGH		0x00030
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* register offsets and bits specific to DP500 */
171*4882a593Smuzhiyun #define MALIDP500_ADDR_SPACE_SIZE	0x01000
172*4882a593Smuzhiyun #define MALIDP500_DC_BASE		0x00000
173*4882a593Smuzhiyun #define MALIDP500_DC_CONTROL		0x0000c
174*4882a593Smuzhiyun #define   MALIDP500_DC_CONFIG_REQ	(1 << 17)
175*4882a593Smuzhiyun #define   MALIDP500_HSYNCPOL		(1 << 20)
176*4882a593Smuzhiyun #define   MALIDP500_VSYNCPOL		(1 << 21)
177*4882a593Smuzhiyun #define   MALIDP500_DC_CLEAR_MASK	0x300fff
178*4882a593Smuzhiyun #define MALIDP500_DE_LINE_COUNTER	0x00010
179*4882a593Smuzhiyun #define MALIDP500_DE_AXI_CONTROL	0x00014
180*4882a593Smuzhiyun #define MALIDP500_DE_SECURE_CTRL	0x0001c
181*4882a593Smuzhiyun #define MALIDP500_DE_CHROMA_KEY		0x00024
182*4882a593Smuzhiyun #define MALIDP500_TIMINGS_BASE		0x00028
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #define MALIDP500_CONFIG_3D		0x00038
185*4882a593Smuzhiyun #define MALIDP500_BGND_COLOR		0x0003c
186*4882a593Smuzhiyun #define MALIDP500_OUTPUT_DEPTH		0x00044
187*4882a593Smuzhiyun #define MALIDP500_COEFFS_BASE		0x00078
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /*
190*4882a593Smuzhiyun  * The YUV2RGB coefficients on the DP500 are not in the video layer's register
191*4882a593Smuzhiyun  * block. They belong in a separate block above the layer's registers, hence
192*4882a593Smuzhiyun  * the negative offset.
193*4882a593Smuzhiyun  */
194*4882a593Smuzhiyun #define MALIDP500_LV_YUV2RGB		((s16)(-0xB8))
195*4882a593Smuzhiyun #define MALIDP500_DE_LV_BASE		0x00100
196*4882a593Smuzhiyun #define MALIDP500_DE_LV_PTR_BASE	0x00124
197*4882a593Smuzhiyun #define MALIDP500_DE_LV_AD_CTRL		0x00400
198*4882a593Smuzhiyun #define MALIDP500_DE_LG1_BASE		0x00200
199*4882a593Smuzhiyun #define MALIDP500_DE_LG1_PTR_BASE	0x0021c
200*4882a593Smuzhiyun #define MALIDP500_DE_LG1_AD_CTRL	0x0040c
201*4882a593Smuzhiyun #define MALIDP500_DE_LG2_BASE		0x00300
202*4882a593Smuzhiyun #define MALIDP500_DE_LG2_PTR_BASE	0x0031c
203*4882a593Smuzhiyun #define MALIDP500_DE_LG2_AD_CTRL	0x00418
204*4882a593Smuzhiyun #define MALIDP500_SE_BASE		0x00c00
205*4882a593Smuzhiyun #define MALIDP500_SE_CONTROL		0x00c0c
206*4882a593Smuzhiyun #define MALIDP500_SE_MEMWRITE_OUT_SIZE	0x00c2c
207*4882a593Smuzhiyun #define MALIDP500_SE_RGB_YUV_COEFFS	0x00C74
208*4882a593Smuzhiyun #define MALIDP500_SE_MEMWRITE_BASE	0x00e00
209*4882a593Smuzhiyun #define MALIDP500_DC_IRQ_BASE		0x00f00
210*4882a593Smuzhiyun #define MALIDP500_CONFIG_VALID		0x00f00
211*4882a593Smuzhiyun #define MALIDP500_CONFIG_ID		0x00fd4
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /*
214*4882a593Smuzhiyun  * The quality of service (QoS) register on the DP500. RQOS register values
215*4882a593Smuzhiyun  * are driven by the ARQOS signal, using AXI transacations, dependent on the
216*4882a593Smuzhiyun  * FIFO input level.
217*4882a593Smuzhiyun  * The RQOS register can also set QoS levels for:
218*4882a593Smuzhiyun  *    - RED_ARQOS   @ A 4-bit signal value for close to underflow conditions
219*4882a593Smuzhiyun  *    - GREEN_ARQOS @ A 4-bit signal value for normal conditions
220*4882a593Smuzhiyun  */
221*4882a593Smuzhiyun #define MALIDP500_RQOS_QUALITY          0x00500
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /* register offsets and bits specific to DP550/DP650 */
224*4882a593Smuzhiyun #define MALIDP550_ADDR_SPACE_SIZE	0x10000
225*4882a593Smuzhiyun #define MALIDP550_DE_CONTROL		0x00010
226*4882a593Smuzhiyun #define MALIDP550_DE_LINE_COUNTER	0x00014
227*4882a593Smuzhiyun #define MALIDP550_DE_AXI_CONTROL	0x00018
228*4882a593Smuzhiyun #define MALIDP550_DE_QOS		0x0001c
229*4882a593Smuzhiyun #define MALIDP550_TIMINGS_BASE		0x00030
230*4882a593Smuzhiyun #define MALIDP550_HSYNCPOL		(1 << 12)
231*4882a593Smuzhiyun #define MALIDP550_VSYNCPOL		(1 << 28)
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define MALIDP550_DE_DISP_SIDEBAND	0x00040
234*4882a593Smuzhiyun #define MALIDP550_DE_BGND_COLOR		0x00044
235*4882a593Smuzhiyun #define MALIDP550_DE_OUTPUT_DEPTH	0x0004c
236*4882a593Smuzhiyun #define MALIDP550_COEFFS_BASE		0x00050
237*4882a593Smuzhiyun #define MALIDP550_LV_YUV2RGB		0x00084
238*4882a593Smuzhiyun #define MALIDP550_DE_LV1_BASE		0x00100
239*4882a593Smuzhiyun #define MALIDP550_DE_LV1_PTR_BASE	0x00124
240*4882a593Smuzhiyun #define MALIDP550_DE_LV1_AD_CTRL	0x001B8
241*4882a593Smuzhiyun #define MALIDP550_DE_LV2_BASE		0x00200
242*4882a593Smuzhiyun #define MALIDP550_DE_LV2_PTR_BASE	0x00224
243*4882a593Smuzhiyun #define MALIDP550_DE_LV2_AD_CTRL	0x002B8
244*4882a593Smuzhiyun #define MALIDP550_DE_LG_BASE		0x00300
245*4882a593Smuzhiyun #define MALIDP550_DE_LG_PTR_BASE	0x0031c
246*4882a593Smuzhiyun #define MALIDP550_DE_LG_AD_CTRL		0x00330
247*4882a593Smuzhiyun #define MALIDP550_DE_LS_BASE		0x00400
248*4882a593Smuzhiyun #define MALIDP550_DE_LS_PTR_BASE	0x0042c
249*4882a593Smuzhiyun #define MALIDP550_DE_PERF_BASE		0x00500
250*4882a593Smuzhiyun #define MALIDP550_SE_BASE		0x08000
251*4882a593Smuzhiyun #define MALIDP550_SE_CONTROL		0x08010
252*4882a593Smuzhiyun #define   MALIDP550_SE_MEMWRITE_ONESHOT	(1 << 7)
253*4882a593Smuzhiyun #define MALIDP550_SE_MEMWRITE_OUT_SIZE	0x08030
254*4882a593Smuzhiyun #define MALIDP550_SE_RGB_YUV_COEFFS	0x08078
255*4882a593Smuzhiyun #define MALIDP550_SE_MEMWRITE_BASE	0x08100
256*4882a593Smuzhiyun #define MALIDP550_DC_BASE		0x0c000
257*4882a593Smuzhiyun #define MALIDP550_DC_CONTROL		0x0c010
258*4882a593Smuzhiyun #define   MALIDP550_DC_CONFIG_REQ	(1 << 16)
259*4882a593Smuzhiyun #define MALIDP550_CONFIG_VALID		0x0c014
260*4882a593Smuzhiyun #define MALIDP550_CONFIG_ID		0x0ffd4
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /* register offsets specific to DP650 */
263*4882a593Smuzhiyun #define MALIDP650_DE_LV_MMU_CTRL	0x000D0
264*4882a593Smuzhiyun #define MALIDP650_DE_LG_MMU_CTRL	0x00048
265*4882a593Smuzhiyun #define MALIDP650_DE_LS_MMU_CTRL	0x00078
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /* bit masks to set the MMU control register */
268*4882a593Smuzhiyun #define MALIDP_MMU_CTRL_EN		(1 << 0)
269*4882a593Smuzhiyun #define MALIDP_MMU_CTRL_MODE		(1 << 4)
270*4882a593Smuzhiyun #define MALIDP_MMU_CTRL_PX_PS(x)	(1 << (8 + (x)))
271*4882a593Smuzhiyun #define MALIDP_MMU_CTRL_PP_NUM_REQ(x)	(((x) & 0x7f) << 12)
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun /* AFBC register offsets relative to MALIDPXXX_DE_LX_AD_CTRL */
274*4882a593Smuzhiyun /* The following register offsets are common for DP500, DP550 and DP650 */
275*4882a593Smuzhiyun #define MALIDP_AD_CROP_H                0x4
276*4882a593Smuzhiyun #define MALIDP_AD_CROP_V                0x8
277*4882a593Smuzhiyun #define MALIDP_AD_END_PTR_LOW           0xc
278*4882a593Smuzhiyun #define MALIDP_AD_END_PTR_HIGH          0x10
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /* AFBC decoder Registers */
281*4882a593Smuzhiyun #define MALIDP_AD_EN                    BIT(0)
282*4882a593Smuzhiyun #define MALIDP_AD_YTR                   BIT(4)
283*4882a593Smuzhiyun #define MALIDP_AD_BS                    BIT(8)
284*4882a593Smuzhiyun #define MALIDP_AD_CROP_RIGHT_OFFSET     16
285*4882a593Smuzhiyun #define MALIDP_AD_CROP_BOTTOM_OFFSET    16
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /*
288*4882a593Smuzhiyun  * Starting with DP550 the register map blocks has been standardised to the
289*4882a593Smuzhiyun  * following layout:
290*4882a593Smuzhiyun  *
291*4882a593Smuzhiyun  *   Offset            Block registers
292*4882a593Smuzhiyun  *  0x00000            Display Engine
293*4882a593Smuzhiyun  *  0x08000            Scaling Engine
294*4882a593Smuzhiyun  *  0x0c000            Display Core
295*4882a593Smuzhiyun  *  0x10000            Secure control
296*4882a593Smuzhiyun  *
297*4882a593Smuzhiyun  * The old DP500 IP mixes some DC with the DE registers, hence the need
298*4882a593Smuzhiyun  * for a mapping structure.
299*4882a593Smuzhiyun  */
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun #endif /* __MALIDP_REGS_H__ */
302