xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/arm/malidp_hw.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) COPYRIGHT 2013-2016 ARM Limited. All rights reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * ARM Mali DP hardware manipulation routines.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef __MALIDP_HW_H__
10*4882a593Smuzhiyun #define __MALIDP_HW_H__
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/bitops.h>
13*4882a593Smuzhiyun #include "malidp_regs.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun struct videomode;
16*4882a593Smuzhiyun struct clk;
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* Mali DP IP blocks */
19*4882a593Smuzhiyun enum {
20*4882a593Smuzhiyun 	MALIDP_DE_BLOCK = 0,
21*4882a593Smuzhiyun 	MALIDP_SE_BLOCK,
22*4882a593Smuzhiyun 	MALIDP_DC_BLOCK
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* Mali DP layer IDs */
26*4882a593Smuzhiyun enum {
27*4882a593Smuzhiyun 	DE_VIDEO1 = BIT(0),
28*4882a593Smuzhiyun 	DE_GRAPHICS1 = BIT(1),
29*4882a593Smuzhiyun 	DE_GRAPHICS2 = BIT(2), /* used only in DP500 */
30*4882a593Smuzhiyun 	DE_VIDEO2 = BIT(3),
31*4882a593Smuzhiyun 	DE_SMART = BIT(4),
32*4882a593Smuzhiyun 	SE_MEMWRITE = BIT(5),
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun enum rotation_features {
36*4882a593Smuzhiyun 	ROTATE_NONE,		/* does not support rotation at all */
37*4882a593Smuzhiyun 	ROTATE_ANY,		/* supports rotation on any buffers */
38*4882a593Smuzhiyun 	ROTATE_COMPRESSED,	/* supports rotation only on compressed buffers */
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun struct malidp_format_id {
42*4882a593Smuzhiyun 	u32 format;		/* DRM fourcc */
43*4882a593Smuzhiyun 	u8 layer;		/* bitmask of layers supporting it */
44*4882a593Smuzhiyun 	u8 id;			/* used internally */
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define MALIDP_INVALID_FORMAT_ID	0xff
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun  * hide the differences between register maps
51*4882a593Smuzhiyun  * by using a common structure to hold the
52*4882a593Smuzhiyun  * base register offsets
53*4882a593Smuzhiyun  */
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun struct malidp_irq_map {
56*4882a593Smuzhiyun 	u32 irq_mask;		/* mask of IRQs that can be enabled in the block */
57*4882a593Smuzhiyun 	u32 vsync_irq;		/* IRQ bit used for signaling during VSYNC */
58*4882a593Smuzhiyun 	u32 err_mask;		/* mask of bits that represent errors */
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun struct malidp_layer {
62*4882a593Smuzhiyun 	u16 id;			/* layer ID */
63*4882a593Smuzhiyun 	u16 base;		/* address offset for the register bank */
64*4882a593Smuzhiyun 	u16 ptr;		/* address offset for the pointer register */
65*4882a593Smuzhiyun 	u16 stride_offset;	/* offset to the first stride register. */
66*4882a593Smuzhiyun 	s16 yuv2rgb_offset;	/* offset to the YUV->RGB matrix entries */
67*4882a593Smuzhiyun 	u16 mmu_ctrl_offset;    /* offset to the MMU control register */
68*4882a593Smuzhiyun 	enum rotation_features rot;	/* type of rotation supported */
69*4882a593Smuzhiyun 	/* address offset for the AFBC decoder registers */
70*4882a593Smuzhiyun 	u16 afbc_decoder_offset;
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun enum malidp_scaling_coeff_set {
74*4882a593Smuzhiyun 	MALIDP_UPSCALING_COEFFS = 1,
75*4882a593Smuzhiyun 	MALIDP_DOWNSCALING_1_5_COEFFS = 2,
76*4882a593Smuzhiyun 	MALIDP_DOWNSCALING_2_COEFFS = 3,
77*4882a593Smuzhiyun 	MALIDP_DOWNSCALING_2_75_COEFFS = 4,
78*4882a593Smuzhiyun 	MALIDP_DOWNSCALING_4_COEFFS = 5,
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun struct malidp_se_config {
82*4882a593Smuzhiyun 	u8 scale_enable : 1;
83*4882a593Smuzhiyun 	u8 enhancer_enable : 1;
84*4882a593Smuzhiyun 	u8 hcoeff : 3;
85*4882a593Smuzhiyun 	u8 vcoeff : 3;
86*4882a593Smuzhiyun 	u8 plane_src_id;
87*4882a593Smuzhiyun 	u16 input_w, input_h;
88*4882a593Smuzhiyun 	u16 output_w, output_h;
89*4882a593Smuzhiyun 	u32 h_init_phase, h_delta_phase;
90*4882a593Smuzhiyun 	u32 v_init_phase, v_delta_phase;
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* regmap features */
94*4882a593Smuzhiyun #define MALIDP_REGMAP_HAS_CLEARIRQ				BIT(0)
95*4882a593Smuzhiyun #define MALIDP_DEVICE_AFBC_SUPPORT_SPLIT			BIT(1)
96*4882a593Smuzhiyun #define MALIDP_DEVICE_AFBC_YUV_420_10_SUPPORT_SPLIT		BIT(2)
97*4882a593Smuzhiyun #define MALIDP_DEVICE_AFBC_YUYV_USE_422_P2			BIT(3)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun struct malidp_hw_regmap {
100*4882a593Smuzhiyun 	/* address offset of the DE register bank */
101*4882a593Smuzhiyun 	/* is always 0x0000 */
102*4882a593Smuzhiyun 	/* address offset of the DE coefficients registers */
103*4882a593Smuzhiyun 	const u16 coeffs_base;
104*4882a593Smuzhiyun 	/* address offset of the SE registers bank */
105*4882a593Smuzhiyun 	const u16 se_base;
106*4882a593Smuzhiyun 	/* address offset of the DC registers bank */
107*4882a593Smuzhiyun 	const u16 dc_base;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	/* address offset for the output depth register */
110*4882a593Smuzhiyun 	const u16 out_depth_base;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* bitmap with register map features */
113*4882a593Smuzhiyun 	const u8 features;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* list of supported layers */
116*4882a593Smuzhiyun 	const u8 n_layers;
117*4882a593Smuzhiyun 	const struct malidp_layer *layers;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	const struct malidp_irq_map de_irq_map;
120*4882a593Smuzhiyun 	const struct malidp_irq_map se_irq_map;
121*4882a593Smuzhiyun 	const struct malidp_irq_map dc_irq_map;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	/* list of supported pixel formats for each layer */
124*4882a593Smuzhiyun 	const struct malidp_format_id *pixel_formats;
125*4882a593Smuzhiyun 	const u8 n_pixel_formats;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/* pitch alignment requirement in bytes */
128*4882a593Smuzhiyun 	const u8 bus_align_bytes;
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* device features */
132*4882a593Smuzhiyun /* Unlike DP550/650, DP500 has 3 stride registers in its video layer. */
133*4882a593Smuzhiyun #define MALIDP_DEVICE_LV_HAS_3_STRIDES	BIT(0)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun struct malidp_hw_device;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun  * Static structure containing hardware specific data and pointers to
139*4882a593Smuzhiyun  * functions that behave differently between various versions of the IP.
140*4882a593Smuzhiyun  */
141*4882a593Smuzhiyun struct malidp_hw {
142*4882a593Smuzhiyun 	const struct malidp_hw_regmap map;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/*
145*4882a593Smuzhiyun 	 * Validate the driver instance against the hardware bits
146*4882a593Smuzhiyun 	 */
147*4882a593Smuzhiyun 	int (*query_hw)(struct malidp_hw_device *hwdev);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/*
150*4882a593Smuzhiyun 	 * Set the hardware into config mode, ready to accept mode changes
151*4882a593Smuzhiyun 	 */
152*4882a593Smuzhiyun 	void (*enter_config_mode)(struct malidp_hw_device *hwdev);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/*
155*4882a593Smuzhiyun 	 * Tell hardware to exit configuration mode
156*4882a593Smuzhiyun 	 */
157*4882a593Smuzhiyun 	void (*leave_config_mode)(struct malidp_hw_device *hwdev);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/*
160*4882a593Smuzhiyun 	 * Query if hardware is in configuration mode
161*4882a593Smuzhiyun 	 */
162*4882a593Smuzhiyun 	bool (*in_config_mode)(struct malidp_hw_device *hwdev);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/*
165*4882a593Smuzhiyun 	 * Set/clear configuration valid flag for hardware parameters that can
166*4882a593Smuzhiyun 	 * be changed outside the configuration mode to the given value.
167*4882a593Smuzhiyun 	 * Hardware will use the new settings when config valid is set,
168*4882a593Smuzhiyun 	 * after the end of the current buffer scanout, and will ignore
169*4882a593Smuzhiyun 	 * any new values for those parameters if config valid flag is cleared
170*4882a593Smuzhiyun 	 */
171*4882a593Smuzhiyun 	void (*set_config_valid)(struct malidp_hw_device *hwdev, u8 value);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/*
174*4882a593Smuzhiyun 	 * Set a new mode in hardware. Requires the hardware to be in
175*4882a593Smuzhiyun 	 * configuration mode before this function is called.
176*4882a593Smuzhiyun 	 */
177*4882a593Smuzhiyun 	void (*modeset)(struct malidp_hw_device *hwdev, struct videomode *m);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	/*
180*4882a593Smuzhiyun 	 * Calculate the required rotation memory given the active area
181*4882a593Smuzhiyun 	 * and the buffer format.
182*4882a593Smuzhiyun 	 */
183*4882a593Smuzhiyun 	int (*rotmem_required)(struct malidp_hw_device *hwdev, u16 w, u16 h,
184*4882a593Smuzhiyun 			       u32 fmt, bool has_modifier);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	int (*se_set_scaling_coeffs)(struct malidp_hw_device *hwdev,
187*4882a593Smuzhiyun 				     struct malidp_se_config *se_config,
188*4882a593Smuzhiyun 				     struct malidp_se_config *old_config);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	long (*se_calc_mclk)(struct malidp_hw_device *hwdev,
191*4882a593Smuzhiyun 			     struct malidp_se_config *se_config,
192*4882a593Smuzhiyun 			     struct videomode *vm);
193*4882a593Smuzhiyun 	/*
194*4882a593Smuzhiyun 	 * Enable writing to memory the content of the next frame
195*4882a593Smuzhiyun 	 * @param hwdev - malidp_hw_device structure containing the HW description
196*4882a593Smuzhiyun 	 * @param addrs - array of addresses for each plane
197*4882a593Smuzhiyun 	 * @param pitches - array of pitches for each plane
198*4882a593Smuzhiyun 	 * @param num_planes - number of planes to be written
199*4882a593Smuzhiyun 	 * @param w - width of the output frame
200*4882a593Smuzhiyun 	 * @param h - height of the output frame
201*4882a593Smuzhiyun 	 * @param fmt_id - internal format ID of output buffer
202*4882a593Smuzhiyun 	 */
203*4882a593Smuzhiyun 	int (*enable_memwrite)(struct malidp_hw_device *hwdev, dma_addr_t *addrs,
204*4882a593Smuzhiyun 			       s32 *pitches, int num_planes, u16 w, u16 h, u32 fmt_id,
205*4882a593Smuzhiyun 			       const s16 *rgb2yuv_coeffs);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	/*
208*4882a593Smuzhiyun 	 * Disable the writing to memory of the next frame's content.
209*4882a593Smuzhiyun 	 */
210*4882a593Smuzhiyun 	void (*disable_memwrite)(struct malidp_hw_device *hwdev);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	u8 features;
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /* Supported variants of the hardware */
216*4882a593Smuzhiyun enum {
217*4882a593Smuzhiyun 	MALIDP_500 = 0,
218*4882a593Smuzhiyun 	MALIDP_550,
219*4882a593Smuzhiyun 	MALIDP_650,
220*4882a593Smuzhiyun 	/* keep the next entry last */
221*4882a593Smuzhiyun 	MALIDP_MAX_DEVICES
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun extern const struct malidp_hw malidp_device[MALIDP_MAX_DEVICES];
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /*
227*4882a593Smuzhiyun  * Structure used by the driver during runtime operation.
228*4882a593Smuzhiyun  */
229*4882a593Smuzhiyun struct malidp_hw_device {
230*4882a593Smuzhiyun 	struct malidp_hw *hw;
231*4882a593Smuzhiyun 	void __iomem *regs;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	/* APB clock */
234*4882a593Smuzhiyun 	struct clk *pclk;
235*4882a593Smuzhiyun 	/* AXI clock */
236*4882a593Smuzhiyun 	struct clk *aclk;
237*4882a593Smuzhiyun 	/* main clock for display core */
238*4882a593Smuzhiyun 	struct clk *mclk;
239*4882a593Smuzhiyun 	/* pixel clock for display core */
240*4882a593Smuzhiyun 	struct clk *pxlclk;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	u8 min_line_size;
243*4882a593Smuzhiyun 	u16 max_line_size;
244*4882a593Smuzhiyun 	u32 output_color_depth;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* track the device PM state */
247*4882a593Smuzhiyun 	bool pm_suspended;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/* track the SE memory writeback state */
250*4882a593Smuzhiyun 	u8 mw_state;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* size of memory used for rotating layers, up to two banks available */
253*4882a593Smuzhiyun 	u32 rotation_memory[2];
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/* priority level of RQOS register used for driven the ARQOS signal */
256*4882a593Smuzhiyun 	u32 arqos_value;
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun 
malidp_hw_read(struct malidp_hw_device * hwdev,u32 reg)259*4882a593Smuzhiyun static inline u32 malidp_hw_read(struct malidp_hw_device *hwdev, u32 reg)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	WARN_ON(hwdev->pm_suspended);
262*4882a593Smuzhiyun 	return readl(hwdev->regs + reg);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
malidp_hw_write(struct malidp_hw_device * hwdev,u32 value,u32 reg)265*4882a593Smuzhiyun static inline void malidp_hw_write(struct malidp_hw_device *hwdev,
266*4882a593Smuzhiyun 				   u32 value, u32 reg)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	WARN_ON(hwdev->pm_suspended);
269*4882a593Smuzhiyun 	writel(value, hwdev->regs + reg);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
malidp_hw_setbits(struct malidp_hw_device * hwdev,u32 mask,u32 reg)272*4882a593Smuzhiyun static inline void malidp_hw_setbits(struct malidp_hw_device *hwdev,
273*4882a593Smuzhiyun 				     u32 mask, u32 reg)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	u32 data = malidp_hw_read(hwdev, reg);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	data |= mask;
278*4882a593Smuzhiyun 	malidp_hw_write(hwdev, data, reg);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
malidp_hw_clearbits(struct malidp_hw_device * hwdev,u32 mask,u32 reg)281*4882a593Smuzhiyun static inline void malidp_hw_clearbits(struct malidp_hw_device *hwdev,
282*4882a593Smuzhiyun 				       u32 mask, u32 reg)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	u32 data = malidp_hw_read(hwdev, reg);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	data &= ~mask;
287*4882a593Smuzhiyun 	malidp_hw_write(hwdev, data, reg);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
malidp_get_block_base(struct malidp_hw_device * hwdev,u8 block)290*4882a593Smuzhiyun static inline u32 malidp_get_block_base(struct malidp_hw_device *hwdev,
291*4882a593Smuzhiyun 					u8 block)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	switch (block) {
294*4882a593Smuzhiyun 	case MALIDP_SE_BLOCK:
295*4882a593Smuzhiyun 		return hwdev->hw->map.se_base;
296*4882a593Smuzhiyun 	case MALIDP_DC_BLOCK:
297*4882a593Smuzhiyun 		return hwdev->hw->map.dc_base;
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
malidp_hw_disable_irq(struct malidp_hw_device * hwdev,u8 block,u32 irq)303*4882a593Smuzhiyun static inline void malidp_hw_disable_irq(struct malidp_hw_device *hwdev,
304*4882a593Smuzhiyun 					 u8 block, u32 irq)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	u32 base = malidp_get_block_base(hwdev, block);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	malidp_hw_clearbits(hwdev, irq, base + MALIDP_REG_MASKIRQ);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
malidp_hw_enable_irq(struct malidp_hw_device * hwdev,u8 block,u32 irq)311*4882a593Smuzhiyun static inline void malidp_hw_enable_irq(struct malidp_hw_device *hwdev,
312*4882a593Smuzhiyun 					u8 block, u32 irq)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	u32 base = malidp_get_block_base(hwdev, block);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	malidp_hw_setbits(hwdev, irq, base + MALIDP_REG_MASKIRQ);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun int malidp_de_irq_init(struct drm_device *drm, int irq);
320*4882a593Smuzhiyun void malidp_se_irq_hw_init(struct malidp_hw_device *hwdev);
321*4882a593Smuzhiyun void malidp_de_irq_hw_init(struct malidp_hw_device *hwdev);
322*4882a593Smuzhiyun void malidp_de_irq_fini(struct malidp_hw_device *hwdev);
323*4882a593Smuzhiyun int malidp_se_irq_init(struct drm_device *drm, int irq);
324*4882a593Smuzhiyun void malidp_se_irq_fini(struct malidp_hw_device *hwdev);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun u8 malidp_hw_get_format_id(const struct malidp_hw_regmap *map,
327*4882a593Smuzhiyun 			   u8 layer_id, u32 format, bool has_modifier);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun int malidp_format_get_bpp(u32 fmt);
330*4882a593Smuzhiyun 
malidp_hw_get_pitch_align(struct malidp_hw_device * hwdev,bool rotated)331*4882a593Smuzhiyun static inline u8 malidp_hw_get_pitch_align(struct malidp_hw_device *hwdev, bool rotated)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	/*
334*4882a593Smuzhiyun 	 * only hardware that cannot do 8 bytes bus alignments have further
335*4882a593Smuzhiyun 	 * constraints on rotated planes
336*4882a593Smuzhiyun 	 */
337*4882a593Smuzhiyun 	if (hwdev->hw->map.bus_align_bytes == 8)
338*4882a593Smuzhiyun 		return 8;
339*4882a593Smuzhiyun 	else
340*4882a593Smuzhiyun 		return hwdev->hw->map.bus_align_bytes << (rotated ? 2 : 0);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /* U16.16 */
344*4882a593Smuzhiyun #define FP_1_00000	0x00010000	/* 1.0 */
345*4882a593Smuzhiyun #define FP_0_66667	0x0000AAAA	/* 0.6667 = 1/1.5 */
346*4882a593Smuzhiyun #define FP_0_50000	0x00008000	/* 0.5 = 1/2 */
347*4882a593Smuzhiyun #define FP_0_36363	0x00005D17	/* 0.36363 = 1/2.75 */
348*4882a593Smuzhiyun #define FP_0_25000	0x00004000	/* 0.25 = 1/4 */
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun static inline enum malidp_scaling_coeff_set
malidp_se_select_coeffs(u32 upscale_factor)351*4882a593Smuzhiyun malidp_se_select_coeffs(u32 upscale_factor)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun 	return (upscale_factor >= FP_1_00000) ? MALIDP_UPSCALING_COEFFS :
354*4882a593Smuzhiyun 	       (upscale_factor >= FP_0_66667) ? MALIDP_DOWNSCALING_1_5_COEFFS :
355*4882a593Smuzhiyun 	       (upscale_factor >= FP_0_50000) ? MALIDP_DOWNSCALING_2_COEFFS :
356*4882a593Smuzhiyun 	       (upscale_factor >= FP_0_36363) ? MALIDP_DOWNSCALING_2_75_COEFFS :
357*4882a593Smuzhiyun 	       MALIDP_DOWNSCALING_4_COEFFS;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun #undef FP_0_25000
361*4882a593Smuzhiyun #undef FP_0_36363
362*4882a593Smuzhiyun #undef FP_0_50000
363*4882a593Smuzhiyun #undef FP_0_66667
364*4882a593Smuzhiyun #undef FP_1_00000
365*4882a593Smuzhiyun 
malidp_se_set_enh_coeffs(struct malidp_hw_device * hwdev)366*4882a593Smuzhiyun static inline void malidp_se_set_enh_coeffs(struct malidp_hw_device *hwdev)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	static const s32 enhancer_coeffs[] = {
369*4882a593Smuzhiyun 		-8, -8, -8, -8, 128, -8, -8, -8, -8
370*4882a593Smuzhiyun 	};
371*4882a593Smuzhiyun 	u32 val = MALIDP_SE_SET_ENH_LIMIT_LOW(MALIDP_SE_ENH_LOW_LEVEL) |
372*4882a593Smuzhiyun 		  MALIDP_SE_SET_ENH_LIMIT_HIGH(MALIDP_SE_ENH_HIGH_LEVEL);
373*4882a593Smuzhiyun 	u32 image_enh = hwdev->hw->map.se_base +
374*4882a593Smuzhiyun 			((hwdev->hw->map.features & MALIDP_REGMAP_HAS_CLEARIRQ) ?
375*4882a593Smuzhiyun 			 0x10 : 0xC) + MALIDP_SE_IMAGE_ENH;
376*4882a593Smuzhiyun 	u32 enh_coeffs = image_enh + MALIDP_SE_ENH_COEFF0;
377*4882a593Smuzhiyun 	int i;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	malidp_hw_write(hwdev, val, image_enh);
380*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(enhancer_coeffs); ++i)
381*4882a593Smuzhiyun 		malidp_hw_write(hwdev, enhancer_coeffs[i], enh_coeffs + i * 4);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun /*
385*4882a593Smuzhiyun  * background color components are defined as 12bits values,
386*4882a593Smuzhiyun  * they will be shifted right when stored on hardware that
387*4882a593Smuzhiyun  * supports only 8bits per channel
388*4882a593Smuzhiyun  */
389*4882a593Smuzhiyun #define MALIDP_BGND_COLOR_R		0x000
390*4882a593Smuzhiyun #define MALIDP_BGND_COLOR_G		0x000
391*4882a593Smuzhiyun #define MALIDP_BGND_COLOR_B		0x000
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun #define MALIDP_COLORADJ_NUM_COEFFS	12
394*4882a593Smuzhiyun #define MALIDP_COEFFTAB_NUM_COEFFS	64
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun #define MALIDP_GAMMA_LUT_SIZE		4096
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun #define AFBC_SIZE_MASK		AFBC_FORMAT_MOD_BLOCK_SIZE_MASK
399*4882a593Smuzhiyun #define AFBC_SIZE_16X16		AFBC_FORMAT_MOD_BLOCK_SIZE_16x16
400*4882a593Smuzhiyun #define AFBC_YTR		AFBC_FORMAT_MOD_YTR
401*4882a593Smuzhiyun #define AFBC_SPARSE		AFBC_FORMAT_MOD_SPARSE
402*4882a593Smuzhiyun #define AFBC_CBR		AFBC_FORMAT_MOD_CBR
403*4882a593Smuzhiyun #define AFBC_SPLIT		AFBC_FORMAT_MOD_SPLIT
404*4882a593Smuzhiyun #define AFBC_TILED		AFBC_FORMAT_MOD_TILED
405*4882a593Smuzhiyun #define AFBC_SC			AFBC_FORMAT_MOD_SC
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun #define AFBC_MOD_VALID_BITS	(AFBC_SIZE_MASK | AFBC_YTR | AFBC_SPLIT | \
408*4882a593Smuzhiyun 				 AFBC_SPARSE | AFBC_CBR | AFBC_TILED | AFBC_SC)
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun extern const u64 malidp_format_modifiers[];
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun #endif  /* __MALIDP_HW_H__ */
413