1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * (C) COPYRIGHT 2016 ARM Limited. All rights reserved.
4*4882a593Smuzhiyun * Author: Liviu Dudau <Liviu.Dudau@arm.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * ARM Mali DP500/DP550/DP650 hardware manipulation routines. This is where
7*4882a593Smuzhiyun * the difference between various versions of the hardware is being dealt with
8*4882a593Smuzhiyun * in an attempt to provide to the rest of the driver code a unified view
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/types.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <video/videomode.h>
17*4882a593Smuzhiyun #include <video/display_timing.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
20*4882a593Smuzhiyun #include <drm/drm_vblank.h>
21*4882a593Smuzhiyun #include <drm/drm_print.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "malidp_drv.h"
24*4882a593Smuzhiyun #include "malidp_hw.h"
25*4882a593Smuzhiyun #include "malidp_mw.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun enum {
28*4882a593Smuzhiyun MW_NOT_ENABLED = 0, /* SE writeback not enabled */
29*4882a593Smuzhiyun MW_ONESHOT, /* SE in one-shot mode for writeback */
30*4882a593Smuzhiyun MW_START, /* SE started writeback */
31*4882a593Smuzhiyun MW_RESTART, /* SE will start another writeback after this one */
32*4882a593Smuzhiyun MW_STOP, /* SE needs to stop after this writeback */
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static const struct malidp_format_id malidp500_de_formats[] = {
36*4882a593Smuzhiyun /* fourcc, layers supporting the format, internal id */
37*4882a593Smuzhiyun { DRM_FORMAT_ARGB2101010, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2 | SE_MEMWRITE, 0 },
38*4882a593Smuzhiyun { DRM_FORMAT_ABGR2101010, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2 | SE_MEMWRITE, 1 },
39*4882a593Smuzhiyun { DRM_FORMAT_ARGB8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 2 },
40*4882a593Smuzhiyun { DRM_FORMAT_ABGR8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 3 },
41*4882a593Smuzhiyun { DRM_FORMAT_XRGB8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2 | SE_MEMWRITE, 4 },
42*4882a593Smuzhiyun { DRM_FORMAT_XBGR8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2 | SE_MEMWRITE, 5 },
43*4882a593Smuzhiyun { DRM_FORMAT_RGB888, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 6 },
44*4882a593Smuzhiyun { DRM_FORMAT_BGR888, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 7 },
45*4882a593Smuzhiyun { DRM_FORMAT_RGBA5551, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 8 },
46*4882a593Smuzhiyun { DRM_FORMAT_ABGR1555, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 9 },
47*4882a593Smuzhiyun { DRM_FORMAT_RGB565, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 10 },
48*4882a593Smuzhiyun { DRM_FORMAT_BGR565, DE_VIDEO1 | DE_GRAPHICS1 | DE_GRAPHICS2, 11 },
49*4882a593Smuzhiyun { DRM_FORMAT_UYVY, DE_VIDEO1, 12 },
50*4882a593Smuzhiyun { DRM_FORMAT_YUYV, DE_VIDEO1, 13 },
51*4882a593Smuzhiyun { DRM_FORMAT_NV12, DE_VIDEO1 | SE_MEMWRITE, 14 },
52*4882a593Smuzhiyun { DRM_FORMAT_YUV420, DE_VIDEO1, 15 },
53*4882a593Smuzhiyun { DRM_FORMAT_XYUV8888, DE_VIDEO1, 16 },
54*4882a593Smuzhiyun /* These are supported with AFBC only */
55*4882a593Smuzhiyun { DRM_FORMAT_YUV420_8BIT, DE_VIDEO1, 14 },
56*4882a593Smuzhiyun { DRM_FORMAT_VUY888, DE_VIDEO1, 16 },
57*4882a593Smuzhiyun { DRM_FORMAT_VUY101010, DE_VIDEO1, 17 },
58*4882a593Smuzhiyun { DRM_FORMAT_YUV420_10BIT, DE_VIDEO1, 18 }
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define MALIDP_ID(__group, __format) \
62*4882a593Smuzhiyun ((((__group) & 0x7) << 3) | ((__format) & 0x7))
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define AFBC_YUV_422_FORMAT_ID MALIDP_ID(5, 1)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define MALIDP_COMMON_FORMATS \
67*4882a593Smuzhiyun /* fourcc, layers supporting the format, internal id */ \
68*4882a593Smuzhiyun { DRM_FORMAT_ARGB2101010, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | SE_MEMWRITE, MALIDP_ID(0, 0) }, \
69*4882a593Smuzhiyun { DRM_FORMAT_ABGR2101010, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | SE_MEMWRITE, MALIDP_ID(0, 1) }, \
70*4882a593Smuzhiyun { DRM_FORMAT_RGBA1010102, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | SE_MEMWRITE, MALIDP_ID(0, 2) }, \
71*4882a593Smuzhiyun { DRM_FORMAT_BGRA1010102, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | SE_MEMWRITE, MALIDP_ID(0, 3) }, \
72*4882a593Smuzhiyun { DRM_FORMAT_ARGB8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(1, 0) }, \
73*4882a593Smuzhiyun { DRM_FORMAT_ABGR8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(1, 1) }, \
74*4882a593Smuzhiyun { DRM_FORMAT_RGBA8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(1, 2) }, \
75*4882a593Smuzhiyun { DRM_FORMAT_BGRA8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART, MALIDP_ID(1, 3) }, \
76*4882a593Smuzhiyun { DRM_FORMAT_XRGB8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART | SE_MEMWRITE, MALIDP_ID(2, 0) }, \
77*4882a593Smuzhiyun { DRM_FORMAT_XBGR8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART | SE_MEMWRITE, MALIDP_ID(2, 1) }, \
78*4882a593Smuzhiyun { DRM_FORMAT_RGBX8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART | SE_MEMWRITE, MALIDP_ID(2, 2) }, \
79*4882a593Smuzhiyun { DRM_FORMAT_BGRX8888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | DE_SMART | SE_MEMWRITE, MALIDP_ID(2, 3) }, \
80*4882a593Smuzhiyun { DRM_FORMAT_RGB888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | SE_MEMWRITE, MALIDP_ID(3, 0) }, \
81*4882a593Smuzhiyun { DRM_FORMAT_BGR888, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2 | SE_MEMWRITE, MALIDP_ID(3, 1) }, \
82*4882a593Smuzhiyun { DRM_FORMAT_RGBA5551, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(4, 0) }, \
83*4882a593Smuzhiyun { DRM_FORMAT_ABGR1555, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(4, 1) }, \
84*4882a593Smuzhiyun { DRM_FORMAT_RGB565, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(4, 2) }, \
85*4882a593Smuzhiyun { DRM_FORMAT_BGR565, DE_VIDEO1 | DE_GRAPHICS1 | DE_VIDEO2, MALIDP_ID(4, 3) }, \
86*4882a593Smuzhiyun /* This is only supported with linear modifier */ \
87*4882a593Smuzhiyun { DRM_FORMAT_XYUV8888, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(5, 0) },\
88*4882a593Smuzhiyun /* This is only supported with AFBC modifier */ \
89*4882a593Smuzhiyun { DRM_FORMAT_VUY888, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(5, 0) }, \
90*4882a593Smuzhiyun { DRM_FORMAT_YUYV, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(5, 2) }, \
91*4882a593Smuzhiyun /* This is only supported with linear modifier */ \
92*4882a593Smuzhiyun { DRM_FORMAT_UYVY, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(5, 3) }, \
93*4882a593Smuzhiyun { DRM_FORMAT_NV12, DE_VIDEO1 | DE_VIDEO2 | SE_MEMWRITE, MALIDP_ID(5, 6) }, \
94*4882a593Smuzhiyun /* This is only supported with AFBC modifier */ \
95*4882a593Smuzhiyun { DRM_FORMAT_YUV420_8BIT, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(5, 6) }, \
96*4882a593Smuzhiyun { DRM_FORMAT_YUV420, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(5, 7) }, \
97*4882a593Smuzhiyun /* This is only supported with linear modifier */ \
98*4882a593Smuzhiyun { DRM_FORMAT_XVYU2101010, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(6, 0)}, \
99*4882a593Smuzhiyun /* This is only supported with AFBC modifier */ \
100*4882a593Smuzhiyun { DRM_FORMAT_VUY101010, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(6, 0)}, \
101*4882a593Smuzhiyun { DRM_FORMAT_X0L2, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(6, 6)}, \
102*4882a593Smuzhiyun /* This is only supported with AFBC modifier */ \
103*4882a593Smuzhiyun { DRM_FORMAT_YUV420_10BIT, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(6, 7)}, \
104*4882a593Smuzhiyun { DRM_FORMAT_P010, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(6, 7)}
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static const struct malidp_format_id malidp550_de_formats[] = {
107*4882a593Smuzhiyun MALIDP_COMMON_FORMATS,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun static const struct malidp_format_id malidp650_de_formats[] = {
111*4882a593Smuzhiyun MALIDP_COMMON_FORMATS,
112*4882a593Smuzhiyun { DRM_FORMAT_X0L0, DE_VIDEO1 | DE_VIDEO2, MALIDP_ID(5, 4)},
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static const struct malidp_layer malidp500_layers[] = {
116*4882a593Smuzhiyun /* id, base address, fb pointer address base, stride offset,
117*4882a593Smuzhiyun * yuv2rgb matrix offset, mmu control register offset, rotation_features
118*4882a593Smuzhiyun */
119*4882a593Smuzhiyun { DE_VIDEO1, MALIDP500_DE_LV_BASE, MALIDP500_DE_LV_PTR_BASE,
120*4882a593Smuzhiyun MALIDP_DE_LV_STRIDE0, MALIDP500_LV_YUV2RGB, 0, ROTATE_ANY,
121*4882a593Smuzhiyun MALIDP500_DE_LV_AD_CTRL },
122*4882a593Smuzhiyun { DE_GRAPHICS1, MALIDP500_DE_LG1_BASE, MALIDP500_DE_LG1_PTR_BASE,
123*4882a593Smuzhiyun MALIDP_DE_LG_STRIDE, 0, 0, ROTATE_ANY,
124*4882a593Smuzhiyun MALIDP500_DE_LG1_AD_CTRL },
125*4882a593Smuzhiyun { DE_GRAPHICS2, MALIDP500_DE_LG2_BASE, MALIDP500_DE_LG2_PTR_BASE,
126*4882a593Smuzhiyun MALIDP_DE_LG_STRIDE, 0, 0, ROTATE_ANY,
127*4882a593Smuzhiyun MALIDP500_DE_LG2_AD_CTRL },
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static const struct malidp_layer malidp550_layers[] = {
131*4882a593Smuzhiyun /* id, base address, fb pointer address base, stride offset,
132*4882a593Smuzhiyun * yuv2rgb matrix offset, mmu control register offset, rotation_features
133*4882a593Smuzhiyun */
134*4882a593Smuzhiyun { DE_VIDEO1, MALIDP550_DE_LV1_BASE, MALIDP550_DE_LV1_PTR_BASE,
135*4882a593Smuzhiyun MALIDP_DE_LV_STRIDE0, MALIDP550_LV_YUV2RGB, 0, ROTATE_ANY,
136*4882a593Smuzhiyun MALIDP550_DE_LV1_AD_CTRL },
137*4882a593Smuzhiyun { DE_GRAPHICS1, MALIDP550_DE_LG_BASE, MALIDP550_DE_LG_PTR_BASE,
138*4882a593Smuzhiyun MALIDP_DE_LG_STRIDE, 0, 0, ROTATE_ANY,
139*4882a593Smuzhiyun MALIDP550_DE_LG_AD_CTRL },
140*4882a593Smuzhiyun { DE_VIDEO2, MALIDP550_DE_LV2_BASE, MALIDP550_DE_LV2_PTR_BASE,
141*4882a593Smuzhiyun MALIDP_DE_LV_STRIDE0, MALIDP550_LV_YUV2RGB, 0, ROTATE_ANY,
142*4882a593Smuzhiyun MALIDP550_DE_LV2_AD_CTRL },
143*4882a593Smuzhiyun { DE_SMART, MALIDP550_DE_LS_BASE, MALIDP550_DE_LS_PTR_BASE,
144*4882a593Smuzhiyun MALIDP550_DE_LS_R1_STRIDE, 0, 0, ROTATE_NONE, 0 },
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun static const struct malidp_layer malidp650_layers[] = {
148*4882a593Smuzhiyun /* id, base address, fb pointer address base, stride offset,
149*4882a593Smuzhiyun * yuv2rgb matrix offset, mmu control register offset,
150*4882a593Smuzhiyun * rotation_features
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun { DE_VIDEO1, MALIDP550_DE_LV1_BASE, MALIDP550_DE_LV1_PTR_BASE,
153*4882a593Smuzhiyun MALIDP_DE_LV_STRIDE0, MALIDP550_LV_YUV2RGB,
154*4882a593Smuzhiyun MALIDP650_DE_LV_MMU_CTRL, ROTATE_ANY,
155*4882a593Smuzhiyun MALIDP550_DE_LV1_AD_CTRL },
156*4882a593Smuzhiyun { DE_GRAPHICS1, MALIDP550_DE_LG_BASE, MALIDP550_DE_LG_PTR_BASE,
157*4882a593Smuzhiyun MALIDP_DE_LG_STRIDE, 0, MALIDP650_DE_LG_MMU_CTRL,
158*4882a593Smuzhiyun ROTATE_COMPRESSED, MALIDP550_DE_LG_AD_CTRL },
159*4882a593Smuzhiyun { DE_VIDEO2, MALIDP550_DE_LV2_BASE, MALIDP550_DE_LV2_PTR_BASE,
160*4882a593Smuzhiyun MALIDP_DE_LV_STRIDE0, MALIDP550_LV_YUV2RGB,
161*4882a593Smuzhiyun MALIDP650_DE_LV_MMU_CTRL, ROTATE_ANY,
162*4882a593Smuzhiyun MALIDP550_DE_LV2_AD_CTRL },
163*4882a593Smuzhiyun { DE_SMART, MALIDP550_DE_LS_BASE, MALIDP550_DE_LS_PTR_BASE,
164*4882a593Smuzhiyun MALIDP550_DE_LS_R1_STRIDE, 0, MALIDP650_DE_LS_MMU_CTRL,
165*4882a593Smuzhiyun ROTATE_NONE, 0 },
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun const u64 malidp_format_modifiers[] = {
169*4882a593Smuzhiyun /* All RGB formats (except XRGB, RGBX, XBGR, BGRX) */
170*4882a593Smuzhiyun DRM_FORMAT_MOD_ARM_AFBC(AFBC_SIZE_16X16 | AFBC_YTR | AFBC_SPARSE),
171*4882a593Smuzhiyun DRM_FORMAT_MOD_ARM_AFBC(AFBC_SIZE_16X16 | AFBC_YTR),
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* All RGB formats > 16bpp (except XRGB, RGBX, XBGR, BGRX) */
174*4882a593Smuzhiyun DRM_FORMAT_MOD_ARM_AFBC(AFBC_SIZE_16X16 | AFBC_YTR | AFBC_SPARSE | AFBC_SPLIT),
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* All 8 or 10 bit YUV 444 formats. */
177*4882a593Smuzhiyun /* In DP550, 10 bit YUV 420 format also supported */
178*4882a593Smuzhiyun DRM_FORMAT_MOD_ARM_AFBC(AFBC_SIZE_16X16 | AFBC_SPARSE | AFBC_SPLIT),
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* YUV 420, 422 P1 8 bit and YUV 444 8 bit/10 bit formats */
181*4882a593Smuzhiyun DRM_FORMAT_MOD_ARM_AFBC(AFBC_SIZE_16X16 | AFBC_SPARSE),
182*4882a593Smuzhiyun DRM_FORMAT_MOD_ARM_AFBC(AFBC_SIZE_16X16),
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* YUV 420, 422 P1 8, 10 bit formats */
185*4882a593Smuzhiyun DRM_FORMAT_MOD_ARM_AFBC(AFBC_SIZE_16X16 | AFBC_CBR | AFBC_SPARSE),
186*4882a593Smuzhiyun DRM_FORMAT_MOD_ARM_AFBC(AFBC_SIZE_16X16 | AFBC_CBR),
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* All formats */
189*4882a593Smuzhiyun DRM_FORMAT_MOD_LINEAR,
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun DRM_FORMAT_MOD_INVALID
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun #define SE_N_SCALING_COEFFS 96
195*4882a593Smuzhiyun static const u16 dp500_se_scaling_coeffs[][SE_N_SCALING_COEFFS] = {
196*4882a593Smuzhiyun [MALIDP_UPSCALING_COEFFS - 1] = {
197*4882a593Smuzhiyun 0x0000, 0x0001, 0x0007, 0x0011, 0x001e, 0x002e, 0x003f, 0x0052,
198*4882a593Smuzhiyun 0x0064, 0x0073, 0x007d, 0x0080, 0x007a, 0x006c, 0x0053, 0x002f,
199*4882a593Smuzhiyun 0x0000, 0x3fc6, 0x3f83, 0x3f39, 0x3eea, 0x3e9b, 0x3e4f, 0x3e0a,
200*4882a593Smuzhiyun 0x3dd4, 0x3db0, 0x3da2, 0x3db1, 0x3dde, 0x3e2f, 0x3ea5, 0x3f40,
201*4882a593Smuzhiyun 0x0000, 0x00e5, 0x01ee, 0x0315, 0x0456, 0x05aa, 0x0709, 0x086c,
202*4882a593Smuzhiyun 0x09c9, 0x0b15, 0x0c4a, 0x0d5d, 0x0e4a, 0x0f06, 0x0f91, 0x0fe5,
203*4882a593Smuzhiyun 0x1000, 0x0fe5, 0x0f91, 0x0f06, 0x0e4a, 0x0d5d, 0x0c4a, 0x0b15,
204*4882a593Smuzhiyun 0x09c9, 0x086c, 0x0709, 0x05aa, 0x0456, 0x0315, 0x01ee, 0x00e5,
205*4882a593Smuzhiyun 0x0000, 0x3f40, 0x3ea5, 0x3e2f, 0x3dde, 0x3db1, 0x3da2, 0x3db0,
206*4882a593Smuzhiyun 0x3dd4, 0x3e0a, 0x3e4f, 0x3e9b, 0x3eea, 0x3f39, 0x3f83, 0x3fc6,
207*4882a593Smuzhiyun 0x0000, 0x002f, 0x0053, 0x006c, 0x007a, 0x0080, 0x007d, 0x0073,
208*4882a593Smuzhiyun 0x0064, 0x0052, 0x003f, 0x002e, 0x001e, 0x0011, 0x0007, 0x0001
209*4882a593Smuzhiyun },
210*4882a593Smuzhiyun [MALIDP_DOWNSCALING_1_5_COEFFS - 1] = {
211*4882a593Smuzhiyun 0x0059, 0x004f, 0x0041, 0x002e, 0x0016, 0x3ffb, 0x3fd9, 0x3fb4,
212*4882a593Smuzhiyun 0x3f8c, 0x3f62, 0x3f36, 0x3f09, 0x3edd, 0x3eb3, 0x3e8d, 0x3e6c,
213*4882a593Smuzhiyun 0x3e52, 0x3e3f, 0x3e35, 0x3e37, 0x3e46, 0x3e61, 0x3e8c, 0x3ec5,
214*4882a593Smuzhiyun 0x3f0f, 0x3f68, 0x3fd1, 0x004a, 0x00d3, 0x0169, 0x020b, 0x02b8,
215*4882a593Smuzhiyun 0x036e, 0x042d, 0x04f2, 0x05b9, 0x0681, 0x0745, 0x0803, 0x08ba,
216*4882a593Smuzhiyun 0x0965, 0x0a03, 0x0a91, 0x0b0d, 0x0b75, 0x0bc6, 0x0c00, 0x0c20,
217*4882a593Smuzhiyun 0x0c28, 0x0c20, 0x0c00, 0x0bc6, 0x0b75, 0x0b0d, 0x0a91, 0x0a03,
218*4882a593Smuzhiyun 0x0965, 0x08ba, 0x0803, 0x0745, 0x0681, 0x05b9, 0x04f2, 0x042d,
219*4882a593Smuzhiyun 0x036e, 0x02b8, 0x020b, 0x0169, 0x00d3, 0x004a, 0x3fd1, 0x3f68,
220*4882a593Smuzhiyun 0x3f0f, 0x3ec5, 0x3e8c, 0x3e61, 0x3e46, 0x3e37, 0x3e35, 0x3e3f,
221*4882a593Smuzhiyun 0x3e52, 0x3e6c, 0x3e8d, 0x3eb3, 0x3edd, 0x3f09, 0x3f36, 0x3f62,
222*4882a593Smuzhiyun 0x3f8c, 0x3fb4, 0x3fd9, 0x3ffb, 0x0016, 0x002e, 0x0041, 0x004f
223*4882a593Smuzhiyun },
224*4882a593Smuzhiyun [MALIDP_DOWNSCALING_2_COEFFS - 1] = {
225*4882a593Smuzhiyun 0x3f19, 0x3f03, 0x3ef0, 0x3edf, 0x3ed0, 0x3ec5, 0x3ebd, 0x3eb9,
226*4882a593Smuzhiyun 0x3eb9, 0x3ebf, 0x3eca, 0x3ed9, 0x3eef, 0x3f0a, 0x3f2c, 0x3f52,
227*4882a593Smuzhiyun 0x3f7f, 0x3fb0, 0x3fe8, 0x0026, 0x006a, 0x00b4, 0x0103, 0x0158,
228*4882a593Smuzhiyun 0x01b1, 0x020d, 0x026c, 0x02cd, 0x032f, 0x0392, 0x03f4, 0x0455,
229*4882a593Smuzhiyun 0x04b4, 0x051e, 0x0585, 0x05eb, 0x064c, 0x06a8, 0x06fe, 0x074e,
230*4882a593Smuzhiyun 0x0796, 0x07d5, 0x080c, 0x0839, 0x085c, 0x0875, 0x0882, 0x0887,
231*4882a593Smuzhiyun 0x0881, 0x0887, 0x0882, 0x0875, 0x085c, 0x0839, 0x080c, 0x07d5,
232*4882a593Smuzhiyun 0x0796, 0x074e, 0x06fe, 0x06a8, 0x064c, 0x05eb, 0x0585, 0x051e,
233*4882a593Smuzhiyun 0x04b4, 0x0455, 0x03f4, 0x0392, 0x032f, 0x02cd, 0x026c, 0x020d,
234*4882a593Smuzhiyun 0x01b1, 0x0158, 0x0103, 0x00b4, 0x006a, 0x0026, 0x3fe8, 0x3fb0,
235*4882a593Smuzhiyun 0x3f7f, 0x3f52, 0x3f2c, 0x3f0a, 0x3eef, 0x3ed9, 0x3eca, 0x3ebf,
236*4882a593Smuzhiyun 0x3eb9, 0x3eb9, 0x3ebd, 0x3ec5, 0x3ed0, 0x3edf, 0x3ef0, 0x3f03
237*4882a593Smuzhiyun },
238*4882a593Smuzhiyun [MALIDP_DOWNSCALING_2_75_COEFFS - 1] = {
239*4882a593Smuzhiyun 0x3f51, 0x3f60, 0x3f71, 0x3f84, 0x3f98, 0x3faf, 0x3fc8, 0x3fe3,
240*4882a593Smuzhiyun 0x0000, 0x001f, 0x0040, 0x0064, 0x008a, 0x00b1, 0x00da, 0x0106,
241*4882a593Smuzhiyun 0x0133, 0x0160, 0x018e, 0x01bd, 0x01ec, 0x021d, 0x024e, 0x0280,
242*4882a593Smuzhiyun 0x02b2, 0x02e4, 0x0317, 0x0349, 0x037c, 0x03ad, 0x03df, 0x0410,
243*4882a593Smuzhiyun 0x0440, 0x0468, 0x048f, 0x04b3, 0x04d6, 0x04f8, 0x0516, 0x0533,
244*4882a593Smuzhiyun 0x054e, 0x0566, 0x057c, 0x0590, 0x05a0, 0x05ae, 0x05ba, 0x05c3,
245*4882a593Smuzhiyun 0x05c9, 0x05c3, 0x05ba, 0x05ae, 0x05a0, 0x0590, 0x057c, 0x0566,
246*4882a593Smuzhiyun 0x054e, 0x0533, 0x0516, 0x04f8, 0x04d6, 0x04b3, 0x048f, 0x0468,
247*4882a593Smuzhiyun 0x0440, 0x0410, 0x03df, 0x03ad, 0x037c, 0x0349, 0x0317, 0x02e4,
248*4882a593Smuzhiyun 0x02b2, 0x0280, 0x024e, 0x021d, 0x01ec, 0x01bd, 0x018e, 0x0160,
249*4882a593Smuzhiyun 0x0133, 0x0106, 0x00da, 0x00b1, 0x008a, 0x0064, 0x0040, 0x001f,
250*4882a593Smuzhiyun 0x0000, 0x3fe3, 0x3fc8, 0x3faf, 0x3f98, 0x3f84, 0x3f71, 0x3f60
251*4882a593Smuzhiyun },
252*4882a593Smuzhiyun [MALIDP_DOWNSCALING_4_COEFFS - 1] = {
253*4882a593Smuzhiyun 0x0094, 0x00a9, 0x00be, 0x00d4, 0x00ea, 0x0101, 0x0118, 0x012f,
254*4882a593Smuzhiyun 0x0148, 0x0160, 0x017a, 0x0193, 0x01ae, 0x01c8, 0x01e4, 0x01ff,
255*4882a593Smuzhiyun 0x021c, 0x0233, 0x024a, 0x0261, 0x0278, 0x028f, 0x02a6, 0x02bd,
256*4882a593Smuzhiyun 0x02d4, 0x02eb, 0x0302, 0x0319, 0x032f, 0x0346, 0x035d, 0x0374,
257*4882a593Smuzhiyun 0x038a, 0x0397, 0x03a3, 0x03af, 0x03bb, 0x03c6, 0x03d1, 0x03db,
258*4882a593Smuzhiyun 0x03e4, 0x03ed, 0x03f6, 0x03fe, 0x0406, 0x040d, 0x0414, 0x041a,
259*4882a593Smuzhiyun 0x0420, 0x041a, 0x0414, 0x040d, 0x0406, 0x03fe, 0x03f6, 0x03ed,
260*4882a593Smuzhiyun 0x03e4, 0x03db, 0x03d1, 0x03c6, 0x03bb, 0x03af, 0x03a3, 0x0397,
261*4882a593Smuzhiyun 0x038a, 0x0374, 0x035d, 0x0346, 0x032f, 0x0319, 0x0302, 0x02eb,
262*4882a593Smuzhiyun 0x02d4, 0x02bd, 0x02a6, 0x028f, 0x0278, 0x0261, 0x024a, 0x0233,
263*4882a593Smuzhiyun 0x021c, 0x01ff, 0x01e4, 0x01c8, 0x01ae, 0x0193, 0x017a, 0x0160,
264*4882a593Smuzhiyun 0x0148, 0x012f, 0x0118, 0x0101, 0x00ea, 0x00d4, 0x00be, 0x00a9
265*4882a593Smuzhiyun },
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun #define MALIDP_DE_DEFAULT_PREFETCH_START 5
269*4882a593Smuzhiyun
malidp500_query_hw(struct malidp_hw_device * hwdev)270*4882a593Smuzhiyun static int malidp500_query_hw(struct malidp_hw_device *hwdev)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun u32 conf = malidp_hw_read(hwdev, MALIDP500_CONFIG_ID);
273*4882a593Smuzhiyun /* bit 4 of the CONFIG_ID register holds the line size multiplier */
274*4882a593Smuzhiyun u8 ln_size_mult = conf & 0x10 ? 2 : 1;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun hwdev->min_line_size = 2;
277*4882a593Smuzhiyun hwdev->max_line_size = SZ_2K * ln_size_mult;
278*4882a593Smuzhiyun hwdev->rotation_memory[0] = SZ_1K * 64 * ln_size_mult;
279*4882a593Smuzhiyun hwdev->rotation_memory[1] = 0; /* no second rotation memory bank */
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun return 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
malidp500_enter_config_mode(struct malidp_hw_device * hwdev)284*4882a593Smuzhiyun static void malidp500_enter_config_mode(struct malidp_hw_device *hwdev)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun u32 status, count = 100;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun malidp_hw_setbits(hwdev, MALIDP500_DC_CONFIG_REQ, MALIDP500_DC_CONTROL);
289*4882a593Smuzhiyun while (count) {
290*4882a593Smuzhiyun status = malidp_hw_read(hwdev, hwdev->hw->map.dc_base + MALIDP_REG_STATUS);
291*4882a593Smuzhiyun if ((status & MALIDP500_DC_CONFIG_REQ) == MALIDP500_DC_CONFIG_REQ)
292*4882a593Smuzhiyun break;
293*4882a593Smuzhiyun /*
294*4882a593Smuzhiyun * entering config mode can take as long as the rendering
295*4882a593Smuzhiyun * of a full frame, hence the long sleep here
296*4882a593Smuzhiyun */
297*4882a593Smuzhiyun usleep_range(1000, 10000);
298*4882a593Smuzhiyun count--;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun WARN(count == 0, "timeout while entering config mode");
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
malidp500_leave_config_mode(struct malidp_hw_device * hwdev)303*4882a593Smuzhiyun static void malidp500_leave_config_mode(struct malidp_hw_device *hwdev)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun u32 status, count = 100;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun malidp_hw_clearbits(hwdev, MALIDP_CFG_VALID, MALIDP500_CONFIG_VALID);
308*4882a593Smuzhiyun malidp_hw_clearbits(hwdev, MALIDP500_DC_CONFIG_REQ, MALIDP500_DC_CONTROL);
309*4882a593Smuzhiyun while (count) {
310*4882a593Smuzhiyun status = malidp_hw_read(hwdev, hwdev->hw->map.dc_base + MALIDP_REG_STATUS);
311*4882a593Smuzhiyun if ((status & MALIDP500_DC_CONFIG_REQ) == 0)
312*4882a593Smuzhiyun break;
313*4882a593Smuzhiyun usleep_range(100, 1000);
314*4882a593Smuzhiyun count--;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun WARN(count == 0, "timeout while leaving config mode");
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
malidp500_in_config_mode(struct malidp_hw_device * hwdev)319*4882a593Smuzhiyun static bool malidp500_in_config_mode(struct malidp_hw_device *hwdev)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun u32 status;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun status = malidp_hw_read(hwdev, hwdev->hw->map.dc_base + MALIDP_REG_STATUS);
324*4882a593Smuzhiyun if ((status & MALIDP500_DC_CONFIG_REQ) == MALIDP500_DC_CONFIG_REQ)
325*4882a593Smuzhiyun return true;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun return false;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
malidp500_set_config_valid(struct malidp_hw_device * hwdev,u8 value)330*4882a593Smuzhiyun static void malidp500_set_config_valid(struct malidp_hw_device *hwdev, u8 value)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun if (value)
333*4882a593Smuzhiyun malidp_hw_setbits(hwdev, MALIDP_CFG_VALID, MALIDP500_CONFIG_VALID);
334*4882a593Smuzhiyun else
335*4882a593Smuzhiyun malidp_hw_clearbits(hwdev, MALIDP_CFG_VALID, MALIDP500_CONFIG_VALID);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
malidp500_modeset(struct malidp_hw_device * hwdev,struct videomode * mode)338*4882a593Smuzhiyun static void malidp500_modeset(struct malidp_hw_device *hwdev, struct videomode *mode)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun u32 val = 0;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun malidp_hw_write(hwdev, hwdev->output_color_depth,
343*4882a593Smuzhiyun hwdev->hw->map.out_depth_base);
344*4882a593Smuzhiyun malidp_hw_clearbits(hwdev, MALIDP500_DC_CLEAR_MASK, MALIDP500_DC_CONTROL);
345*4882a593Smuzhiyun if (mode->flags & DISPLAY_FLAGS_HSYNC_HIGH)
346*4882a593Smuzhiyun val |= MALIDP500_HSYNCPOL;
347*4882a593Smuzhiyun if (mode->flags & DISPLAY_FLAGS_VSYNC_HIGH)
348*4882a593Smuzhiyun val |= MALIDP500_VSYNCPOL;
349*4882a593Smuzhiyun val |= MALIDP_DE_DEFAULT_PREFETCH_START;
350*4882a593Smuzhiyun malidp_hw_setbits(hwdev, val, MALIDP500_DC_CONTROL);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /*
353*4882a593Smuzhiyun * Mali-DP500 encodes the background color like this:
354*4882a593Smuzhiyun * - red @ MALIDP500_BGND_COLOR[12:0]
355*4882a593Smuzhiyun * - green @ MALIDP500_BGND_COLOR[27:16]
356*4882a593Smuzhiyun * - blue @ (MALIDP500_BGND_COLOR + 4)[12:0]
357*4882a593Smuzhiyun */
358*4882a593Smuzhiyun val = ((MALIDP_BGND_COLOR_G & 0xfff) << 16) |
359*4882a593Smuzhiyun (MALIDP_BGND_COLOR_R & 0xfff);
360*4882a593Smuzhiyun malidp_hw_write(hwdev, val, MALIDP500_BGND_COLOR);
361*4882a593Smuzhiyun malidp_hw_write(hwdev, MALIDP_BGND_COLOR_B, MALIDP500_BGND_COLOR + 4);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun val = MALIDP_DE_H_FRONTPORCH(mode->hfront_porch) |
364*4882a593Smuzhiyun MALIDP_DE_H_BACKPORCH(mode->hback_porch);
365*4882a593Smuzhiyun malidp_hw_write(hwdev, val, MALIDP500_TIMINGS_BASE + MALIDP_DE_H_TIMINGS);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun val = MALIDP500_DE_V_FRONTPORCH(mode->vfront_porch) |
368*4882a593Smuzhiyun MALIDP_DE_V_BACKPORCH(mode->vback_porch);
369*4882a593Smuzhiyun malidp_hw_write(hwdev, val, MALIDP500_TIMINGS_BASE + MALIDP_DE_V_TIMINGS);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun val = MALIDP_DE_H_SYNCWIDTH(mode->hsync_len) |
372*4882a593Smuzhiyun MALIDP_DE_V_SYNCWIDTH(mode->vsync_len);
373*4882a593Smuzhiyun malidp_hw_write(hwdev, val, MALIDP500_TIMINGS_BASE + MALIDP_DE_SYNC_WIDTH);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun val = MALIDP_DE_H_ACTIVE(mode->hactive) | MALIDP_DE_V_ACTIVE(mode->vactive);
376*4882a593Smuzhiyun malidp_hw_write(hwdev, val, MALIDP500_TIMINGS_BASE + MALIDP_DE_HV_ACTIVE);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun if (mode->flags & DISPLAY_FLAGS_INTERLACED)
379*4882a593Smuzhiyun malidp_hw_setbits(hwdev, MALIDP_DISP_FUNC_ILACED, MALIDP_DE_DISPLAY_FUNC);
380*4882a593Smuzhiyun else
381*4882a593Smuzhiyun malidp_hw_clearbits(hwdev, MALIDP_DISP_FUNC_ILACED, MALIDP_DE_DISPLAY_FUNC);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /*
384*4882a593Smuzhiyun * Program the RQoS register to avoid high resolutions flicker
385*4882a593Smuzhiyun * issue on the LS1028A.
386*4882a593Smuzhiyun */
387*4882a593Smuzhiyun if (hwdev->arqos_value) {
388*4882a593Smuzhiyun val = hwdev->arqos_value;
389*4882a593Smuzhiyun malidp_hw_setbits(hwdev, val, MALIDP500_RQOS_QUALITY);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
malidp_format_get_bpp(u32 fmt)393*4882a593Smuzhiyun int malidp_format_get_bpp(u32 fmt)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun const struct drm_format_info *info = drm_format_info(fmt);
396*4882a593Smuzhiyun int bpp = info->cpp[0] * 8;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (bpp == 0) {
399*4882a593Smuzhiyun switch (fmt) {
400*4882a593Smuzhiyun case DRM_FORMAT_VUY101010:
401*4882a593Smuzhiyun bpp = 30;
402*4882a593Smuzhiyun break;
403*4882a593Smuzhiyun case DRM_FORMAT_YUV420_10BIT:
404*4882a593Smuzhiyun bpp = 15;
405*4882a593Smuzhiyun break;
406*4882a593Smuzhiyun case DRM_FORMAT_YUV420_8BIT:
407*4882a593Smuzhiyun bpp = 12;
408*4882a593Smuzhiyun break;
409*4882a593Smuzhiyun default:
410*4882a593Smuzhiyun bpp = 0;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun return bpp;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
malidp500_rotmem_required(struct malidp_hw_device * hwdev,u16 w,u16 h,u32 fmt,bool has_modifier)417*4882a593Smuzhiyun static int malidp500_rotmem_required(struct malidp_hw_device *hwdev, u16 w,
418*4882a593Smuzhiyun u16 h, u32 fmt, bool has_modifier)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun /*
421*4882a593Smuzhiyun * Each layer needs enough rotation memory to fit 8 lines
422*4882a593Smuzhiyun * worth of pixel data. Required size is then:
423*4882a593Smuzhiyun * size = rotated_width * (bpp / 8) * 8;
424*4882a593Smuzhiyun */
425*4882a593Smuzhiyun int bpp = malidp_format_get_bpp(fmt);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun return w * bpp;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
malidp500_se_write_pp_coefftab(struct malidp_hw_device * hwdev,u32 direction,u16 addr,u8 coeffs_id)430*4882a593Smuzhiyun static void malidp500_se_write_pp_coefftab(struct malidp_hw_device *hwdev,
431*4882a593Smuzhiyun u32 direction,
432*4882a593Smuzhiyun u16 addr,
433*4882a593Smuzhiyun u8 coeffs_id)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun int i;
436*4882a593Smuzhiyun u16 scaling_control = MALIDP500_SE_CONTROL + MALIDP_SE_SCALING_CONTROL;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun malidp_hw_write(hwdev,
439*4882a593Smuzhiyun direction | (addr & MALIDP_SE_COEFFTAB_ADDR_MASK),
440*4882a593Smuzhiyun scaling_control + MALIDP_SE_COEFFTAB_ADDR);
441*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dp500_se_scaling_coeffs); ++i)
442*4882a593Smuzhiyun malidp_hw_write(hwdev, MALIDP_SE_SET_COEFFTAB_DATA(
443*4882a593Smuzhiyun dp500_se_scaling_coeffs[coeffs_id][i]),
444*4882a593Smuzhiyun scaling_control + MALIDP_SE_COEFFTAB_DATA);
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
malidp500_se_set_scaling_coeffs(struct malidp_hw_device * hwdev,struct malidp_se_config * se_config,struct malidp_se_config * old_config)447*4882a593Smuzhiyun static int malidp500_se_set_scaling_coeffs(struct malidp_hw_device *hwdev,
448*4882a593Smuzhiyun struct malidp_se_config *se_config,
449*4882a593Smuzhiyun struct malidp_se_config *old_config)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun /* Get array indices into dp500_se_scaling_coeffs. */
452*4882a593Smuzhiyun u8 h = (u8)se_config->hcoeff - 1;
453*4882a593Smuzhiyun u8 v = (u8)se_config->vcoeff - 1;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun if (WARN_ON(h >= ARRAY_SIZE(dp500_se_scaling_coeffs) ||
456*4882a593Smuzhiyun v >= ARRAY_SIZE(dp500_se_scaling_coeffs)))
457*4882a593Smuzhiyun return -EINVAL;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun if ((h == v) && (se_config->hcoeff != old_config->hcoeff ||
460*4882a593Smuzhiyun se_config->vcoeff != old_config->vcoeff)) {
461*4882a593Smuzhiyun malidp500_se_write_pp_coefftab(hwdev,
462*4882a593Smuzhiyun (MALIDP_SE_V_COEFFTAB |
463*4882a593Smuzhiyun MALIDP_SE_H_COEFFTAB),
464*4882a593Smuzhiyun 0, v);
465*4882a593Smuzhiyun } else {
466*4882a593Smuzhiyun if (se_config->vcoeff != old_config->vcoeff)
467*4882a593Smuzhiyun malidp500_se_write_pp_coefftab(hwdev,
468*4882a593Smuzhiyun MALIDP_SE_V_COEFFTAB,
469*4882a593Smuzhiyun 0, v);
470*4882a593Smuzhiyun if (se_config->hcoeff != old_config->hcoeff)
471*4882a593Smuzhiyun malidp500_se_write_pp_coefftab(hwdev,
472*4882a593Smuzhiyun MALIDP_SE_H_COEFFTAB,
473*4882a593Smuzhiyun 0, h);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun return 0;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
malidp500_se_calc_mclk(struct malidp_hw_device * hwdev,struct malidp_se_config * se_config,struct videomode * vm)479*4882a593Smuzhiyun static long malidp500_se_calc_mclk(struct malidp_hw_device *hwdev,
480*4882a593Smuzhiyun struct malidp_se_config *se_config,
481*4882a593Smuzhiyun struct videomode *vm)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun unsigned long mclk;
484*4882a593Smuzhiyun unsigned long pxlclk = vm->pixelclock; /* Hz */
485*4882a593Smuzhiyun unsigned long htotal = vm->hactive + vm->hfront_porch +
486*4882a593Smuzhiyun vm->hback_porch + vm->hsync_len;
487*4882a593Smuzhiyun unsigned long input_size = se_config->input_w * se_config->input_h;
488*4882a593Smuzhiyun unsigned long a = 10;
489*4882a593Smuzhiyun long ret;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /*
492*4882a593Smuzhiyun * mclk = max(a, 1.5) * pxlclk
493*4882a593Smuzhiyun *
494*4882a593Smuzhiyun * To avoid float calculaiton, using 15 instead of 1.5 and div by
495*4882a593Smuzhiyun * 10 to get mclk.
496*4882a593Smuzhiyun */
497*4882a593Smuzhiyun if (se_config->scale_enable) {
498*4882a593Smuzhiyun a = 15 * input_size / (htotal * se_config->output_h);
499*4882a593Smuzhiyun if (a < 15)
500*4882a593Smuzhiyun a = 15;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun mclk = a * pxlclk / 10;
503*4882a593Smuzhiyun ret = clk_get_rate(hwdev->mclk);
504*4882a593Smuzhiyun if (ret < mclk) {
505*4882a593Smuzhiyun DRM_DEBUG_DRIVER("mclk requirement of %lu kHz can't be met.\n",
506*4882a593Smuzhiyun mclk / 1000);
507*4882a593Smuzhiyun return -EINVAL;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun return ret;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
malidp500_enable_memwrite(struct malidp_hw_device * hwdev,dma_addr_t * addrs,s32 * pitches,int num_planes,u16 w,u16 h,u32 fmt_id,const s16 * rgb2yuv_coeffs)512*4882a593Smuzhiyun static int malidp500_enable_memwrite(struct malidp_hw_device *hwdev,
513*4882a593Smuzhiyun dma_addr_t *addrs, s32 *pitches,
514*4882a593Smuzhiyun int num_planes, u16 w, u16 h, u32 fmt_id,
515*4882a593Smuzhiyun const s16 *rgb2yuv_coeffs)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun u32 base = MALIDP500_SE_MEMWRITE_BASE;
518*4882a593Smuzhiyun u32 de_base = malidp_get_block_base(hwdev, MALIDP_DE_BLOCK);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /* enable the scaling engine block */
521*4882a593Smuzhiyun malidp_hw_setbits(hwdev, MALIDP_SCALE_ENGINE_EN, de_base + MALIDP_DE_DISPLAY_FUNC);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* restart the writeback if already enabled */
524*4882a593Smuzhiyun if (hwdev->mw_state != MW_NOT_ENABLED)
525*4882a593Smuzhiyun hwdev->mw_state = MW_RESTART;
526*4882a593Smuzhiyun else
527*4882a593Smuzhiyun hwdev->mw_state = MW_START;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun malidp_hw_write(hwdev, fmt_id, base + MALIDP_MW_FORMAT);
530*4882a593Smuzhiyun switch (num_planes) {
531*4882a593Smuzhiyun case 2:
532*4882a593Smuzhiyun malidp_hw_write(hwdev, lower_32_bits(addrs[1]), base + MALIDP_MW_P2_PTR_LOW);
533*4882a593Smuzhiyun malidp_hw_write(hwdev, upper_32_bits(addrs[1]), base + MALIDP_MW_P2_PTR_HIGH);
534*4882a593Smuzhiyun malidp_hw_write(hwdev, pitches[1], base + MALIDP_MW_P2_STRIDE);
535*4882a593Smuzhiyun fallthrough;
536*4882a593Smuzhiyun case 1:
537*4882a593Smuzhiyun malidp_hw_write(hwdev, lower_32_bits(addrs[0]), base + MALIDP_MW_P1_PTR_LOW);
538*4882a593Smuzhiyun malidp_hw_write(hwdev, upper_32_bits(addrs[0]), base + MALIDP_MW_P1_PTR_HIGH);
539*4882a593Smuzhiyun malidp_hw_write(hwdev, pitches[0], base + MALIDP_MW_P1_STRIDE);
540*4882a593Smuzhiyun break;
541*4882a593Smuzhiyun default:
542*4882a593Smuzhiyun WARN(1, "Invalid number of planes");
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun malidp_hw_write(hwdev, MALIDP_DE_H_ACTIVE(w) | MALIDP_DE_V_ACTIVE(h),
546*4882a593Smuzhiyun MALIDP500_SE_MEMWRITE_OUT_SIZE);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun if (rgb2yuv_coeffs) {
549*4882a593Smuzhiyun int i;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun for (i = 0; i < MALIDP_COLORADJ_NUM_COEFFS; i++) {
552*4882a593Smuzhiyun malidp_hw_write(hwdev, rgb2yuv_coeffs[i],
553*4882a593Smuzhiyun MALIDP500_SE_RGB_YUV_COEFFS + i * 4);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun malidp_hw_setbits(hwdev, MALIDP_SE_MEMWRITE_EN, MALIDP500_SE_CONTROL);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun return 0;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
malidp500_disable_memwrite(struct malidp_hw_device * hwdev)562*4882a593Smuzhiyun static void malidp500_disable_memwrite(struct malidp_hw_device *hwdev)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun u32 base = malidp_get_block_base(hwdev, MALIDP_DE_BLOCK);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun if (hwdev->mw_state == MW_START || hwdev->mw_state == MW_RESTART)
567*4882a593Smuzhiyun hwdev->mw_state = MW_STOP;
568*4882a593Smuzhiyun malidp_hw_clearbits(hwdev, MALIDP_SE_MEMWRITE_EN, MALIDP500_SE_CONTROL);
569*4882a593Smuzhiyun malidp_hw_clearbits(hwdev, MALIDP_SCALE_ENGINE_EN, base + MALIDP_DE_DISPLAY_FUNC);
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
malidp550_query_hw(struct malidp_hw_device * hwdev)572*4882a593Smuzhiyun static int malidp550_query_hw(struct malidp_hw_device *hwdev)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun u32 conf = malidp_hw_read(hwdev, MALIDP550_CONFIG_ID);
575*4882a593Smuzhiyun u8 ln_size = (conf >> 4) & 0x3, rsize;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun hwdev->min_line_size = 2;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun switch (ln_size) {
580*4882a593Smuzhiyun case 0:
581*4882a593Smuzhiyun hwdev->max_line_size = SZ_2K;
582*4882a593Smuzhiyun /* two banks of 64KB for rotation memory */
583*4882a593Smuzhiyun rsize = 64;
584*4882a593Smuzhiyun break;
585*4882a593Smuzhiyun case 1:
586*4882a593Smuzhiyun hwdev->max_line_size = SZ_4K;
587*4882a593Smuzhiyun /* two banks of 128KB for rotation memory */
588*4882a593Smuzhiyun rsize = 128;
589*4882a593Smuzhiyun break;
590*4882a593Smuzhiyun case 2:
591*4882a593Smuzhiyun hwdev->max_line_size = 1280;
592*4882a593Smuzhiyun /* two banks of 40KB for rotation memory */
593*4882a593Smuzhiyun rsize = 40;
594*4882a593Smuzhiyun break;
595*4882a593Smuzhiyun case 3:
596*4882a593Smuzhiyun /* reserved value */
597*4882a593Smuzhiyun hwdev->max_line_size = 0;
598*4882a593Smuzhiyun return -EINVAL;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun hwdev->rotation_memory[0] = hwdev->rotation_memory[1] = rsize * SZ_1K;
602*4882a593Smuzhiyun return 0;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
malidp550_enter_config_mode(struct malidp_hw_device * hwdev)605*4882a593Smuzhiyun static void malidp550_enter_config_mode(struct malidp_hw_device *hwdev)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun u32 status, count = 100;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun malidp_hw_setbits(hwdev, MALIDP550_DC_CONFIG_REQ, MALIDP550_DC_CONTROL);
610*4882a593Smuzhiyun while (count) {
611*4882a593Smuzhiyun status = malidp_hw_read(hwdev, hwdev->hw->map.dc_base + MALIDP_REG_STATUS);
612*4882a593Smuzhiyun if ((status & MALIDP550_DC_CONFIG_REQ) == MALIDP550_DC_CONFIG_REQ)
613*4882a593Smuzhiyun break;
614*4882a593Smuzhiyun /*
615*4882a593Smuzhiyun * entering config mode can take as long as the rendering
616*4882a593Smuzhiyun * of a full frame, hence the long sleep here
617*4882a593Smuzhiyun */
618*4882a593Smuzhiyun usleep_range(1000, 10000);
619*4882a593Smuzhiyun count--;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun WARN(count == 0, "timeout while entering config mode");
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
malidp550_leave_config_mode(struct malidp_hw_device * hwdev)624*4882a593Smuzhiyun static void malidp550_leave_config_mode(struct malidp_hw_device *hwdev)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun u32 status, count = 100;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun malidp_hw_clearbits(hwdev, MALIDP_CFG_VALID, MALIDP550_CONFIG_VALID);
629*4882a593Smuzhiyun malidp_hw_clearbits(hwdev, MALIDP550_DC_CONFIG_REQ, MALIDP550_DC_CONTROL);
630*4882a593Smuzhiyun while (count) {
631*4882a593Smuzhiyun status = malidp_hw_read(hwdev, hwdev->hw->map.dc_base + MALIDP_REG_STATUS);
632*4882a593Smuzhiyun if ((status & MALIDP550_DC_CONFIG_REQ) == 0)
633*4882a593Smuzhiyun break;
634*4882a593Smuzhiyun usleep_range(100, 1000);
635*4882a593Smuzhiyun count--;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun WARN(count == 0, "timeout while leaving config mode");
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
malidp550_in_config_mode(struct malidp_hw_device * hwdev)640*4882a593Smuzhiyun static bool malidp550_in_config_mode(struct malidp_hw_device *hwdev)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun u32 status;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun status = malidp_hw_read(hwdev, hwdev->hw->map.dc_base + MALIDP_REG_STATUS);
645*4882a593Smuzhiyun if ((status & MALIDP550_DC_CONFIG_REQ) == MALIDP550_DC_CONFIG_REQ)
646*4882a593Smuzhiyun return true;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun return false;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
malidp550_set_config_valid(struct malidp_hw_device * hwdev,u8 value)651*4882a593Smuzhiyun static void malidp550_set_config_valid(struct malidp_hw_device *hwdev, u8 value)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun if (value)
654*4882a593Smuzhiyun malidp_hw_setbits(hwdev, MALIDP_CFG_VALID, MALIDP550_CONFIG_VALID);
655*4882a593Smuzhiyun else
656*4882a593Smuzhiyun malidp_hw_clearbits(hwdev, MALIDP_CFG_VALID, MALIDP550_CONFIG_VALID);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
malidp550_modeset(struct malidp_hw_device * hwdev,struct videomode * mode)659*4882a593Smuzhiyun static void malidp550_modeset(struct malidp_hw_device *hwdev, struct videomode *mode)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun u32 val = MALIDP_DE_DEFAULT_PREFETCH_START;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun malidp_hw_write(hwdev, hwdev->output_color_depth,
664*4882a593Smuzhiyun hwdev->hw->map.out_depth_base);
665*4882a593Smuzhiyun malidp_hw_write(hwdev, val, MALIDP550_DE_CONTROL);
666*4882a593Smuzhiyun /*
667*4882a593Smuzhiyun * Mali-DP550 and Mali-DP650 encode the background color like this:
668*4882a593Smuzhiyun * - red @ MALIDP550_DE_BGND_COLOR[23:16]
669*4882a593Smuzhiyun * - green @ MALIDP550_DE_BGND_COLOR[15:8]
670*4882a593Smuzhiyun * - blue @ MALIDP550_DE_BGND_COLOR[7:0]
671*4882a593Smuzhiyun *
672*4882a593Smuzhiyun * We need to truncate the least significant 4 bits from the default
673*4882a593Smuzhiyun * MALIDP_BGND_COLOR_x values
674*4882a593Smuzhiyun */
675*4882a593Smuzhiyun val = (((MALIDP_BGND_COLOR_R >> 4) & 0xff) << 16) |
676*4882a593Smuzhiyun (((MALIDP_BGND_COLOR_G >> 4) & 0xff) << 8) |
677*4882a593Smuzhiyun ((MALIDP_BGND_COLOR_B >> 4) & 0xff);
678*4882a593Smuzhiyun malidp_hw_write(hwdev, val, MALIDP550_DE_BGND_COLOR);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun val = MALIDP_DE_H_FRONTPORCH(mode->hfront_porch) |
681*4882a593Smuzhiyun MALIDP_DE_H_BACKPORCH(mode->hback_porch);
682*4882a593Smuzhiyun malidp_hw_write(hwdev, val, MALIDP550_TIMINGS_BASE + MALIDP_DE_H_TIMINGS);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun val = MALIDP550_DE_V_FRONTPORCH(mode->vfront_porch) |
685*4882a593Smuzhiyun MALIDP_DE_V_BACKPORCH(mode->vback_porch);
686*4882a593Smuzhiyun malidp_hw_write(hwdev, val, MALIDP550_TIMINGS_BASE + MALIDP_DE_V_TIMINGS);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun val = MALIDP_DE_H_SYNCWIDTH(mode->hsync_len) |
689*4882a593Smuzhiyun MALIDP_DE_V_SYNCWIDTH(mode->vsync_len);
690*4882a593Smuzhiyun if (mode->flags & DISPLAY_FLAGS_HSYNC_HIGH)
691*4882a593Smuzhiyun val |= MALIDP550_HSYNCPOL;
692*4882a593Smuzhiyun if (mode->flags & DISPLAY_FLAGS_VSYNC_HIGH)
693*4882a593Smuzhiyun val |= MALIDP550_VSYNCPOL;
694*4882a593Smuzhiyun malidp_hw_write(hwdev, val, MALIDP550_TIMINGS_BASE + MALIDP_DE_SYNC_WIDTH);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun val = MALIDP_DE_H_ACTIVE(mode->hactive) | MALIDP_DE_V_ACTIVE(mode->vactive);
697*4882a593Smuzhiyun malidp_hw_write(hwdev, val, MALIDP550_TIMINGS_BASE + MALIDP_DE_HV_ACTIVE);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun if (mode->flags & DISPLAY_FLAGS_INTERLACED)
700*4882a593Smuzhiyun malidp_hw_setbits(hwdev, MALIDP_DISP_FUNC_ILACED, MALIDP_DE_DISPLAY_FUNC);
701*4882a593Smuzhiyun else
702*4882a593Smuzhiyun malidp_hw_clearbits(hwdev, MALIDP_DISP_FUNC_ILACED, MALIDP_DE_DISPLAY_FUNC);
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
malidpx50_get_bytes_per_column(u32 fmt)705*4882a593Smuzhiyun static int malidpx50_get_bytes_per_column(u32 fmt)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun u32 bytes_per_column;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun switch (fmt) {
710*4882a593Smuzhiyun /* 8 lines at 4 bytes per pixel */
711*4882a593Smuzhiyun case DRM_FORMAT_ARGB2101010:
712*4882a593Smuzhiyun case DRM_FORMAT_ABGR2101010:
713*4882a593Smuzhiyun case DRM_FORMAT_RGBA1010102:
714*4882a593Smuzhiyun case DRM_FORMAT_BGRA1010102:
715*4882a593Smuzhiyun case DRM_FORMAT_ARGB8888:
716*4882a593Smuzhiyun case DRM_FORMAT_ABGR8888:
717*4882a593Smuzhiyun case DRM_FORMAT_RGBA8888:
718*4882a593Smuzhiyun case DRM_FORMAT_BGRA8888:
719*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
720*4882a593Smuzhiyun case DRM_FORMAT_XBGR8888:
721*4882a593Smuzhiyun case DRM_FORMAT_RGBX8888:
722*4882a593Smuzhiyun case DRM_FORMAT_BGRX8888:
723*4882a593Smuzhiyun case DRM_FORMAT_RGB888:
724*4882a593Smuzhiyun case DRM_FORMAT_BGR888:
725*4882a593Smuzhiyun /* 16 lines at 2 bytes per pixel */
726*4882a593Smuzhiyun case DRM_FORMAT_RGBA5551:
727*4882a593Smuzhiyun case DRM_FORMAT_ABGR1555:
728*4882a593Smuzhiyun case DRM_FORMAT_RGB565:
729*4882a593Smuzhiyun case DRM_FORMAT_BGR565:
730*4882a593Smuzhiyun case DRM_FORMAT_UYVY:
731*4882a593Smuzhiyun case DRM_FORMAT_YUYV:
732*4882a593Smuzhiyun case DRM_FORMAT_X0L0:
733*4882a593Smuzhiyun bytes_per_column = 32;
734*4882a593Smuzhiyun break;
735*4882a593Smuzhiyun /* 16 lines at 1.5 bytes per pixel */
736*4882a593Smuzhiyun case DRM_FORMAT_NV12:
737*4882a593Smuzhiyun case DRM_FORMAT_YUV420:
738*4882a593Smuzhiyun /* 8 lines at 3 bytes per pixel */
739*4882a593Smuzhiyun case DRM_FORMAT_VUY888:
740*4882a593Smuzhiyun /* 16 lines at 12 bits per pixel */
741*4882a593Smuzhiyun case DRM_FORMAT_YUV420_8BIT:
742*4882a593Smuzhiyun /* 8 lines at 3 bytes per pixel */
743*4882a593Smuzhiyun case DRM_FORMAT_P010:
744*4882a593Smuzhiyun bytes_per_column = 24;
745*4882a593Smuzhiyun break;
746*4882a593Smuzhiyun /* 8 lines at 30 bits per pixel */
747*4882a593Smuzhiyun case DRM_FORMAT_VUY101010:
748*4882a593Smuzhiyun /* 16 lines at 15 bits per pixel */
749*4882a593Smuzhiyun case DRM_FORMAT_YUV420_10BIT:
750*4882a593Smuzhiyun bytes_per_column = 30;
751*4882a593Smuzhiyun break;
752*4882a593Smuzhiyun default:
753*4882a593Smuzhiyun return -EINVAL;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun return bytes_per_column;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
malidp550_rotmem_required(struct malidp_hw_device * hwdev,u16 w,u16 h,u32 fmt,bool has_modifier)759*4882a593Smuzhiyun static int malidp550_rotmem_required(struct malidp_hw_device *hwdev, u16 w,
760*4882a593Smuzhiyun u16 h, u32 fmt, bool has_modifier)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun int bytes_per_column = 0;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun switch (fmt) {
765*4882a593Smuzhiyun /* 8 lines at 15 bits per pixel */
766*4882a593Smuzhiyun case DRM_FORMAT_YUV420_10BIT:
767*4882a593Smuzhiyun bytes_per_column = 15;
768*4882a593Smuzhiyun break;
769*4882a593Smuzhiyun /* Uncompressed YUV 420 10 bit single plane cannot be rotated */
770*4882a593Smuzhiyun case DRM_FORMAT_X0L2:
771*4882a593Smuzhiyun if (has_modifier)
772*4882a593Smuzhiyun bytes_per_column = 8;
773*4882a593Smuzhiyun else
774*4882a593Smuzhiyun return -EINVAL;
775*4882a593Smuzhiyun break;
776*4882a593Smuzhiyun default:
777*4882a593Smuzhiyun bytes_per_column = malidpx50_get_bytes_per_column(fmt);
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun if (bytes_per_column == -EINVAL)
781*4882a593Smuzhiyun return bytes_per_column;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun return w * bytes_per_column;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
malidp650_rotmem_required(struct malidp_hw_device * hwdev,u16 w,u16 h,u32 fmt,bool has_modifier)786*4882a593Smuzhiyun static int malidp650_rotmem_required(struct malidp_hw_device *hwdev, u16 w,
787*4882a593Smuzhiyun u16 h, u32 fmt, bool has_modifier)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun int bytes_per_column = 0;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun switch (fmt) {
792*4882a593Smuzhiyun /* 16 lines at 2 bytes per pixel */
793*4882a593Smuzhiyun case DRM_FORMAT_X0L2:
794*4882a593Smuzhiyun bytes_per_column = 32;
795*4882a593Smuzhiyun break;
796*4882a593Smuzhiyun default:
797*4882a593Smuzhiyun bytes_per_column = malidpx50_get_bytes_per_column(fmt);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun if (bytes_per_column == -EINVAL)
801*4882a593Smuzhiyun return bytes_per_column;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun return w * bytes_per_column;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
malidp550_se_set_scaling_coeffs(struct malidp_hw_device * hwdev,struct malidp_se_config * se_config,struct malidp_se_config * old_config)806*4882a593Smuzhiyun static int malidp550_se_set_scaling_coeffs(struct malidp_hw_device *hwdev,
807*4882a593Smuzhiyun struct malidp_se_config *se_config,
808*4882a593Smuzhiyun struct malidp_se_config *old_config)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun u32 mask = MALIDP550_SE_CTL_VCSEL(MALIDP550_SE_CTL_SEL_MASK) |
811*4882a593Smuzhiyun MALIDP550_SE_CTL_HCSEL(MALIDP550_SE_CTL_SEL_MASK);
812*4882a593Smuzhiyun u32 new_value = MALIDP550_SE_CTL_VCSEL(se_config->vcoeff) |
813*4882a593Smuzhiyun MALIDP550_SE_CTL_HCSEL(se_config->hcoeff);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun malidp_hw_clearbits(hwdev, mask, MALIDP550_SE_CONTROL);
816*4882a593Smuzhiyun malidp_hw_setbits(hwdev, new_value, MALIDP550_SE_CONTROL);
817*4882a593Smuzhiyun return 0;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
malidp550_se_calc_mclk(struct malidp_hw_device * hwdev,struct malidp_se_config * se_config,struct videomode * vm)820*4882a593Smuzhiyun static long malidp550_se_calc_mclk(struct malidp_hw_device *hwdev,
821*4882a593Smuzhiyun struct malidp_se_config *se_config,
822*4882a593Smuzhiyun struct videomode *vm)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun unsigned long mclk;
825*4882a593Smuzhiyun unsigned long pxlclk = vm->pixelclock;
826*4882a593Smuzhiyun unsigned long htotal = vm->hactive + vm->hfront_porch +
827*4882a593Smuzhiyun vm->hback_porch + vm->hsync_len;
828*4882a593Smuzhiyun unsigned long numerator = 1, denominator = 1;
829*4882a593Smuzhiyun long ret;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun if (se_config->scale_enable) {
832*4882a593Smuzhiyun numerator = max(se_config->input_w, se_config->output_w) *
833*4882a593Smuzhiyun se_config->input_h;
834*4882a593Smuzhiyun numerator += se_config->output_w *
835*4882a593Smuzhiyun (se_config->output_h -
836*4882a593Smuzhiyun min(se_config->input_h, se_config->output_h));
837*4882a593Smuzhiyun denominator = (htotal - 2) * se_config->output_h;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun /* mclk can't be slower than pxlclk. */
841*4882a593Smuzhiyun if (numerator < denominator)
842*4882a593Smuzhiyun numerator = denominator = 1;
843*4882a593Smuzhiyun mclk = (pxlclk * numerator) / denominator;
844*4882a593Smuzhiyun ret = clk_get_rate(hwdev->mclk);
845*4882a593Smuzhiyun if (ret < mclk) {
846*4882a593Smuzhiyun DRM_DEBUG_DRIVER("mclk requirement of %lu kHz can't be met.\n",
847*4882a593Smuzhiyun mclk / 1000);
848*4882a593Smuzhiyun return -EINVAL;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun return ret;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
malidp550_enable_memwrite(struct malidp_hw_device * hwdev,dma_addr_t * addrs,s32 * pitches,int num_planes,u16 w,u16 h,u32 fmt_id,const s16 * rgb2yuv_coeffs)853*4882a593Smuzhiyun static int malidp550_enable_memwrite(struct malidp_hw_device *hwdev,
854*4882a593Smuzhiyun dma_addr_t *addrs, s32 *pitches,
855*4882a593Smuzhiyun int num_planes, u16 w, u16 h, u32 fmt_id,
856*4882a593Smuzhiyun const s16 *rgb2yuv_coeffs)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun u32 base = MALIDP550_SE_MEMWRITE_BASE;
859*4882a593Smuzhiyun u32 de_base = malidp_get_block_base(hwdev, MALIDP_DE_BLOCK);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun /* enable the scaling engine block */
862*4882a593Smuzhiyun malidp_hw_setbits(hwdev, MALIDP_SCALE_ENGINE_EN, de_base + MALIDP_DE_DISPLAY_FUNC);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun hwdev->mw_state = MW_ONESHOT;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun malidp_hw_write(hwdev, fmt_id, base + MALIDP_MW_FORMAT);
867*4882a593Smuzhiyun switch (num_planes) {
868*4882a593Smuzhiyun case 2:
869*4882a593Smuzhiyun malidp_hw_write(hwdev, lower_32_bits(addrs[1]), base + MALIDP_MW_P2_PTR_LOW);
870*4882a593Smuzhiyun malidp_hw_write(hwdev, upper_32_bits(addrs[1]), base + MALIDP_MW_P2_PTR_HIGH);
871*4882a593Smuzhiyun malidp_hw_write(hwdev, pitches[1], base + MALIDP_MW_P2_STRIDE);
872*4882a593Smuzhiyun fallthrough;
873*4882a593Smuzhiyun case 1:
874*4882a593Smuzhiyun malidp_hw_write(hwdev, lower_32_bits(addrs[0]), base + MALIDP_MW_P1_PTR_LOW);
875*4882a593Smuzhiyun malidp_hw_write(hwdev, upper_32_bits(addrs[0]), base + MALIDP_MW_P1_PTR_HIGH);
876*4882a593Smuzhiyun malidp_hw_write(hwdev, pitches[0], base + MALIDP_MW_P1_STRIDE);
877*4882a593Smuzhiyun break;
878*4882a593Smuzhiyun default:
879*4882a593Smuzhiyun WARN(1, "Invalid number of planes");
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun malidp_hw_write(hwdev, MALIDP_DE_H_ACTIVE(w) | MALIDP_DE_V_ACTIVE(h),
883*4882a593Smuzhiyun MALIDP550_SE_MEMWRITE_OUT_SIZE);
884*4882a593Smuzhiyun malidp_hw_setbits(hwdev, MALIDP550_SE_MEMWRITE_ONESHOT | MALIDP_SE_MEMWRITE_EN,
885*4882a593Smuzhiyun MALIDP550_SE_CONTROL);
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun if (rgb2yuv_coeffs) {
888*4882a593Smuzhiyun int i;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun for (i = 0; i < MALIDP_COLORADJ_NUM_COEFFS; i++) {
891*4882a593Smuzhiyun malidp_hw_write(hwdev, rgb2yuv_coeffs[i],
892*4882a593Smuzhiyun MALIDP550_SE_RGB_YUV_COEFFS + i * 4);
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun return 0;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
malidp550_disable_memwrite(struct malidp_hw_device * hwdev)899*4882a593Smuzhiyun static void malidp550_disable_memwrite(struct malidp_hw_device *hwdev)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun u32 base = malidp_get_block_base(hwdev, MALIDP_DE_BLOCK);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun malidp_hw_clearbits(hwdev, MALIDP550_SE_MEMWRITE_ONESHOT | MALIDP_SE_MEMWRITE_EN,
904*4882a593Smuzhiyun MALIDP550_SE_CONTROL);
905*4882a593Smuzhiyun malidp_hw_clearbits(hwdev, MALIDP_SCALE_ENGINE_EN, base + MALIDP_DE_DISPLAY_FUNC);
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
malidp650_query_hw(struct malidp_hw_device * hwdev)908*4882a593Smuzhiyun static int malidp650_query_hw(struct malidp_hw_device *hwdev)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun u32 conf = malidp_hw_read(hwdev, MALIDP550_CONFIG_ID);
911*4882a593Smuzhiyun u8 ln_size = (conf >> 4) & 0x3, rsize;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun hwdev->min_line_size = 4;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun switch (ln_size) {
916*4882a593Smuzhiyun case 0:
917*4882a593Smuzhiyun case 2:
918*4882a593Smuzhiyun /* reserved values */
919*4882a593Smuzhiyun hwdev->max_line_size = 0;
920*4882a593Smuzhiyun return -EINVAL;
921*4882a593Smuzhiyun case 1:
922*4882a593Smuzhiyun hwdev->max_line_size = SZ_4K;
923*4882a593Smuzhiyun /* two banks of 128KB for rotation memory */
924*4882a593Smuzhiyun rsize = 128;
925*4882a593Smuzhiyun break;
926*4882a593Smuzhiyun case 3:
927*4882a593Smuzhiyun hwdev->max_line_size = 2560;
928*4882a593Smuzhiyun /* two banks of 80KB for rotation memory */
929*4882a593Smuzhiyun rsize = 80;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun hwdev->rotation_memory[0] = hwdev->rotation_memory[1] = rsize * SZ_1K;
933*4882a593Smuzhiyun return 0;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun const struct malidp_hw malidp_device[MALIDP_MAX_DEVICES] = {
937*4882a593Smuzhiyun [MALIDP_500] = {
938*4882a593Smuzhiyun .map = {
939*4882a593Smuzhiyun .coeffs_base = MALIDP500_COEFFS_BASE,
940*4882a593Smuzhiyun .se_base = MALIDP500_SE_BASE,
941*4882a593Smuzhiyun .dc_base = MALIDP500_DC_BASE,
942*4882a593Smuzhiyun .out_depth_base = MALIDP500_OUTPUT_DEPTH,
943*4882a593Smuzhiyun .features = 0, /* no CLEARIRQ register */
944*4882a593Smuzhiyun .n_layers = ARRAY_SIZE(malidp500_layers),
945*4882a593Smuzhiyun .layers = malidp500_layers,
946*4882a593Smuzhiyun .de_irq_map = {
947*4882a593Smuzhiyun .irq_mask = MALIDP_DE_IRQ_UNDERRUN |
948*4882a593Smuzhiyun MALIDP500_DE_IRQ_AXI_ERR |
949*4882a593Smuzhiyun MALIDP500_DE_IRQ_VSYNC |
950*4882a593Smuzhiyun MALIDP500_DE_IRQ_GLOBAL,
951*4882a593Smuzhiyun .vsync_irq = MALIDP500_DE_IRQ_VSYNC,
952*4882a593Smuzhiyun .err_mask = MALIDP_DE_IRQ_UNDERRUN |
953*4882a593Smuzhiyun MALIDP500_DE_IRQ_AXI_ERR |
954*4882a593Smuzhiyun MALIDP500_DE_IRQ_SATURATION,
955*4882a593Smuzhiyun },
956*4882a593Smuzhiyun .se_irq_map = {
957*4882a593Smuzhiyun .irq_mask = MALIDP500_SE_IRQ_CONF_MODE |
958*4882a593Smuzhiyun MALIDP500_SE_IRQ_CONF_VALID |
959*4882a593Smuzhiyun MALIDP500_SE_IRQ_GLOBAL,
960*4882a593Smuzhiyun .vsync_irq = MALIDP500_SE_IRQ_CONF_VALID,
961*4882a593Smuzhiyun .err_mask = MALIDP500_SE_IRQ_INIT_BUSY |
962*4882a593Smuzhiyun MALIDP500_SE_IRQ_AXI_ERROR |
963*4882a593Smuzhiyun MALIDP500_SE_IRQ_OVERRUN,
964*4882a593Smuzhiyun },
965*4882a593Smuzhiyun .dc_irq_map = {
966*4882a593Smuzhiyun .irq_mask = MALIDP500_DE_IRQ_CONF_VALID,
967*4882a593Smuzhiyun .vsync_irq = MALIDP500_DE_IRQ_CONF_VALID,
968*4882a593Smuzhiyun },
969*4882a593Smuzhiyun .pixel_formats = malidp500_de_formats,
970*4882a593Smuzhiyun .n_pixel_formats = ARRAY_SIZE(malidp500_de_formats),
971*4882a593Smuzhiyun .bus_align_bytes = 8,
972*4882a593Smuzhiyun },
973*4882a593Smuzhiyun .query_hw = malidp500_query_hw,
974*4882a593Smuzhiyun .enter_config_mode = malidp500_enter_config_mode,
975*4882a593Smuzhiyun .leave_config_mode = malidp500_leave_config_mode,
976*4882a593Smuzhiyun .in_config_mode = malidp500_in_config_mode,
977*4882a593Smuzhiyun .set_config_valid = malidp500_set_config_valid,
978*4882a593Smuzhiyun .modeset = malidp500_modeset,
979*4882a593Smuzhiyun .rotmem_required = malidp500_rotmem_required,
980*4882a593Smuzhiyun .se_set_scaling_coeffs = malidp500_se_set_scaling_coeffs,
981*4882a593Smuzhiyun .se_calc_mclk = malidp500_se_calc_mclk,
982*4882a593Smuzhiyun .enable_memwrite = malidp500_enable_memwrite,
983*4882a593Smuzhiyun .disable_memwrite = malidp500_disable_memwrite,
984*4882a593Smuzhiyun .features = MALIDP_DEVICE_LV_HAS_3_STRIDES,
985*4882a593Smuzhiyun },
986*4882a593Smuzhiyun [MALIDP_550] = {
987*4882a593Smuzhiyun .map = {
988*4882a593Smuzhiyun .coeffs_base = MALIDP550_COEFFS_BASE,
989*4882a593Smuzhiyun .se_base = MALIDP550_SE_BASE,
990*4882a593Smuzhiyun .dc_base = MALIDP550_DC_BASE,
991*4882a593Smuzhiyun .out_depth_base = MALIDP550_DE_OUTPUT_DEPTH,
992*4882a593Smuzhiyun .features = MALIDP_REGMAP_HAS_CLEARIRQ |
993*4882a593Smuzhiyun MALIDP_DEVICE_AFBC_SUPPORT_SPLIT |
994*4882a593Smuzhiyun MALIDP_DEVICE_AFBC_YUV_420_10_SUPPORT_SPLIT |
995*4882a593Smuzhiyun MALIDP_DEVICE_AFBC_YUYV_USE_422_P2,
996*4882a593Smuzhiyun .n_layers = ARRAY_SIZE(malidp550_layers),
997*4882a593Smuzhiyun .layers = malidp550_layers,
998*4882a593Smuzhiyun .de_irq_map = {
999*4882a593Smuzhiyun .irq_mask = MALIDP_DE_IRQ_UNDERRUN |
1000*4882a593Smuzhiyun MALIDP550_DE_IRQ_VSYNC,
1001*4882a593Smuzhiyun .vsync_irq = MALIDP550_DE_IRQ_VSYNC,
1002*4882a593Smuzhiyun .err_mask = MALIDP_DE_IRQ_UNDERRUN |
1003*4882a593Smuzhiyun MALIDP550_DE_IRQ_SATURATION |
1004*4882a593Smuzhiyun MALIDP550_DE_IRQ_AXI_ERR,
1005*4882a593Smuzhiyun },
1006*4882a593Smuzhiyun .se_irq_map = {
1007*4882a593Smuzhiyun .irq_mask = MALIDP550_SE_IRQ_EOW,
1008*4882a593Smuzhiyun .vsync_irq = MALIDP550_SE_IRQ_EOW,
1009*4882a593Smuzhiyun .err_mask = MALIDP550_SE_IRQ_AXI_ERR |
1010*4882a593Smuzhiyun MALIDP550_SE_IRQ_OVR |
1011*4882a593Smuzhiyun MALIDP550_SE_IRQ_IBSY,
1012*4882a593Smuzhiyun },
1013*4882a593Smuzhiyun .dc_irq_map = {
1014*4882a593Smuzhiyun .irq_mask = MALIDP550_DC_IRQ_CONF_VALID |
1015*4882a593Smuzhiyun MALIDP550_DC_IRQ_SE,
1016*4882a593Smuzhiyun .vsync_irq = MALIDP550_DC_IRQ_CONF_VALID,
1017*4882a593Smuzhiyun },
1018*4882a593Smuzhiyun .pixel_formats = malidp550_de_formats,
1019*4882a593Smuzhiyun .n_pixel_formats = ARRAY_SIZE(malidp550_de_formats),
1020*4882a593Smuzhiyun .bus_align_bytes = 8,
1021*4882a593Smuzhiyun },
1022*4882a593Smuzhiyun .query_hw = malidp550_query_hw,
1023*4882a593Smuzhiyun .enter_config_mode = malidp550_enter_config_mode,
1024*4882a593Smuzhiyun .leave_config_mode = malidp550_leave_config_mode,
1025*4882a593Smuzhiyun .in_config_mode = malidp550_in_config_mode,
1026*4882a593Smuzhiyun .set_config_valid = malidp550_set_config_valid,
1027*4882a593Smuzhiyun .modeset = malidp550_modeset,
1028*4882a593Smuzhiyun .rotmem_required = malidp550_rotmem_required,
1029*4882a593Smuzhiyun .se_set_scaling_coeffs = malidp550_se_set_scaling_coeffs,
1030*4882a593Smuzhiyun .se_calc_mclk = malidp550_se_calc_mclk,
1031*4882a593Smuzhiyun .enable_memwrite = malidp550_enable_memwrite,
1032*4882a593Smuzhiyun .disable_memwrite = malidp550_disable_memwrite,
1033*4882a593Smuzhiyun .features = 0,
1034*4882a593Smuzhiyun },
1035*4882a593Smuzhiyun [MALIDP_650] = {
1036*4882a593Smuzhiyun .map = {
1037*4882a593Smuzhiyun .coeffs_base = MALIDP550_COEFFS_BASE,
1038*4882a593Smuzhiyun .se_base = MALIDP550_SE_BASE,
1039*4882a593Smuzhiyun .dc_base = MALIDP550_DC_BASE,
1040*4882a593Smuzhiyun .out_depth_base = MALIDP550_DE_OUTPUT_DEPTH,
1041*4882a593Smuzhiyun .features = MALIDP_REGMAP_HAS_CLEARIRQ |
1042*4882a593Smuzhiyun MALIDP_DEVICE_AFBC_SUPPORT_SPLIT |
1043*4882a593Smuzhiyun MALIDP_DEVICE_AFBC_YUYV_USE_422_P2,
1044*4882a593Smuzhiyun .n_layers = ARRAY_SIZE(malidp650_layers),
1045*4882a593Smuzhiyun .layers = malidp650_layers,
1046*4882a593Smuzhiyun .de_irq_map = {
1047*4882a593Smuzhiyun .irq_mask = MALIDP_DE_IRQ_UNDERRUN |
1048*4882a593Smuzhiyun MALIDP650_DE_IRQ_DRIFT |
1049*4882a593Smuzhiyun MALIDP550_DE_IRQ_VSYNC,
1050*4882a593Smuzhiyun .vsync_irq = MALIDP550_DE_IRQ_VSYNC,
1051*4882a593Smuzhiyun .err_mask = MALIDP_DE_IRQ_UNDERRUN |
1052*4882a593Smuzhiyun MALIDP650_DE_IRQ_DRIFT |
1053*4882a593Smuzhiyun MALIDP550_DE_IRQ_SATURATION |
1054*4882a593Smuzhiyun MALIDP550_DE_IRQ_AXI_ERR |
1055*4882a593Smuzhiyun MALIDP650_DE_IRQ_ACEV1 |
1056*4882a593Smuzhiyun MALIDP650_DE_IRQ_ACEV2 |
1057*4882a593Smuzhiyun MALIDP650_DE_IRQ_ACEG |
1058*4882a593Smuzhiyun MALIDP650_DE_IRQ_AXIEP,
1059*4882a593Smuzhiyun },
1060*4882a593Smuzhiyun .se_irq_map = {
1061*4882a593Smuzhiyun .irq_mask = MALIDP550_SE_IRQ_EOW,
1062*4882a593Smuzhiyun .vsync_irq = MALIDP550_SE_IRQ_EOW,
1063*4882a593Smuzhiyun .err_mask = MALIDP550_SE_IRQ_AXI_ERR |
1064*4882a593Smuzhiyun MALIDP550_SE_IRQ_OVR |
1065*4882a593Smuzhiyun MALIDP550_SE_IRQ_IBSY,
1066*4882a593Smuzhiyun },
1067*4882a593Smuzhiyun .dc_irq_map = {
1068*4882a593Smuzhiyun .irq_mask = MALIDP550_DC_IRQ_CONF_VALID |
1069*4882a593Smuzhiyun MALIDP550_DC_IRQ_SE,
1070*4882a593Smuzhiyun .vsync_irq = MALIDP550_DC_IRQ_CONF_VALID,
1071*4882a593Smuzhiyun },
1072*4882a593Smuzhiyun .pixel_formats = malidp650_de_formats,
1073*4882a593Smuzhiyun .n_pixel_formats = ARRAY_SIZE(malidp650_de_formats),
1074*4882a593Smuzhiyun .bus_align_bytes = 16,
1075*4882a593Smuzhiyun },
1076*4882a593Smuzhiyun .query_hw = malidp650_query_hw,
1077*4882a593Smuzhiyun .enter_config_mode = malidp550_enter_config_mode,
1078*4882a593Smuzhiyun .leave_config_mode = malidp550_leave_config_mode,
1079*4882a593Smuzhiyun .in_config_mode = malidp550_in_config_mode,
1080*4882a593Smuzhiyun .set_config_valid = malidp550_set_config_valid,
1081*4882a593Smuzhiyun .modeset = malidp550_modeset,
1082*4882a593Smuzhiyun .rotmem_required = malidp650_rotmem_required,
1083*4882a593Smuzhiyun .se_set_scaling_coeffs = malidp550_se_set_scaling_coeffs,
1084*4882a593Smuzhiyun .se_calc_mclk = malidp550_se_calc_mclk,
1085*4882a593Smuzhiyun .enable_memwrite = malidp550_enable_memwrite,
1086*4882a593Smuzhiyun .disable_memwrite = malidp550_disable_memwrite,
1087*4882a593Smuzhiyun .features = 0,
1088*4882a593Smuzhiyun },
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun
malidp_hw_get_format_id(const struct malidp_hw_regmap * map,u8 layer_id,u32 format,bool has_modifier)1091*4882a593Smuzhiyun u8 malidp_hw_get_format_id(const struct malidp_hw_regmap *map,
1092*4882a593Smuzhiyun u8 layer_id, u32 format, bool has_modifier)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun unsigned int i;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun for (i = 0; i < map->n_pixel_formats; i++) {
1097*4882a593Smuzhiyun if (((map->pixel_formats[i].layer & layer_id) == layer_id) &&
1098*4882a593Smuzhiyun (map->pixel_formats[i].format == format)) {
1099*4882a593Smuzhiyun /*
1100*4882a593Smuzhiyun * In some DP550 and DP650, DRM_FORMAT_YUYV + AFBC modifier
1101*4882a593Smuzhiyun * is supported by a different h/w format id than
1102*4882a593Smuzhiyun * DRM_FORMAT_YUYV (only).
1103*4882a593Smuzhiyun */
1104*4882a593Smuzhiyun if (format == DRM_FORMAT_YUYV &&
1105*4882a593Smuzhiyun (has_modifier) &&
1106*4882a593Smuzhiyun (map->features & MALIDP_DEVICE_AFBC_YUYV_USE_422_P2))
1107*4882a593Smuzhiyun return AFBC_YUV_422_FORMAT_ID;
1108*4882a593Smuzhiyun else
1109*4882a593Smuzhiyun return map->pixel_formats[i].id;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun return MALIDP_INVALID_FORMAT_ID;
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun
malidp_hw_format_is_linear_only(u32 format)1116*4882a593Smuzhiyun bool malidp_hw_format_is_linear_only(u32 format)
1117*4882a593Smuzhiyun {
1118*4882a593Smuzhiyun switch (format) {
1119*4882a593Smuzhiyun case DRM_FORMAT_ARGB2101010:
1120*4882a593Smuzhiyun case DRM_FORMAT_RGBA1010102:
1121*4882a593Smuzhiyun case DRM_FORMAT_BGRA1010102:
1122*4882a593Smuzhiyun case DRM_FORMAT_ARGB8888:
1123*4882a593Smuzhiyun case DRM_FORMAT_RGBA8888:
1124*4882a593Smuzhiyun case DRM_FORMAT_BGRA8888:
1125*4882a593Smuzhiyun case DRM_FORMAT_XBGR8888:
1126*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
1127*4882a593Smuzhiyun case DRM_FORMAT_RGBX8888:
1128*4882a593Smuzhiyun case DRM_FORMAT_BGRX8888:
1129*4882a593Smuzhiyun case DRM_FORMAT_RGB888:
1130*4882a593Smuzhiyun case DRM_FORMAT_RGB565:
1131*4882a593Smuzhiyun case DRM_FORMAT_ARGB1555:
1132*4882a593Smuzhiyun case DRM_FORMAT_RGBA5551:
1133*4882a593Smuzhiyun case DRM_FORMAT_BGRA5551:
1134*4882a593Smuzhiyun case DRM_FORMAT_UYVY:
1135*4882a593Smuzhiyun case DRM_FORMAT_XYUV8888:
1136*4882a593Smuzhiyun case DRM_FORMAT_XVYU2101010:
1137*4882a593Smuzhiyun case DRM_FORMAT_X0L2:
1138*4882a593Smuzhiyun case DRM_FORMAT_X0L0:
1139*4882a593Smuzhiyun return true;
1140*4882a593Smuzhiyun default:
1141*4882a593Smuzhiyun return false;
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun
malidp_hw_format_is_afbc_only(u32 format)1145*4882a593Smuzhiyun bool malidp_hw_format_is_afbc_only(u32 format)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun switch (format) {
1148*4882a593Smuzhiyun case DRM_FORMAT_VUY888:
1149*4882a593Smuzhiyun case DRM_FORMAT_VUY101010:
1150*4882a593Smuzhiyun case DRM_FORMAT_YUV420_8BIT:
1151*4882a593Smuzhiyun case DRM_FORMAT_YUV420_10BIT:
1152*4882a593Smuzhiyun return true;
1153*4882a593Smuzhiyun default:
1154*4882a593Smuzhiyun return false;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
malidp_hw_clear_irq(struct malidp_hw_device * hwdev,u8 block,u32 irq)1158*4882a593Smuzhiyun static void malidp_hw_clear_irq(struct malidp_hw_device *hwdev, u8 block, u32 irq)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun u32 base = malidp_get_block_base(hwdev, block);
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun if (hwdev->hw->map.features & MALIDP_REGMAP_HAS_CLEARIRQ)
1163*4882a593Smuzhiyun malidp_hw_write(hwdev, irq, base + MALIDP_REG_CLEARIRQ);
1164*4882a593Smuzhiyun else
1165*4882a593Smuzhiyun malidp_hw_write(hwdev, irq, base + MALIDP_REG_STATUS);
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
malidp_de_irq(int irq,void * arg)1168*4882a593Smuzhiyun static irqreturn_t malidp_de_irq(int irq, void *arg)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun struct drm_device *drm = arg;
1171*4882a593Smuzhiyun struct malidp_drm *malidp = drm->dev_private;
1172*4882a593Smuzhiyun struct malidp_hw_device *hwdev;
1173*4882a593Smuzhiyun struct malidp_hw *hw;
1174*4882a593Smuzhiyun const struct malidp_irq_map *de;
1175*4882a593Smuzhiyun u32 status, mask, dc_status;
1176*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun hwdev = malidp->dev;
1179*4882a593Smuzhiyun hw = hwdev->hw;
1180*4882a593Smuzhiyun de = &hw->map.de_irq_map;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun /*
1183*4882a593Smuzhiyun * if we are suspended it is likely that we were invoked because
1184*4882a593Smuzhiyun * we share an interrupt line with some other driver, don't try
1185*4882a593Smuzhiyun * to read the hardware registers
1186*4882a593Smuzhiyun */
1187*4882a593Smuzhiyun if (hwdev->pm_suspended)
1188*4882a593Smuzhiyun return IRQ_NONE;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /* first handle the config valid IRQ */
1191*4882a593Smuzhiyun dc_status = malidp_hw_read(hwdev, hw->map.dc_base + MALIDP_REG_STATUS);
1192*4882a593Smuzhiyun if (dc_status & hw->map.dc_irq_map.vsync_irq) {
1193*4882a593Smuzhiyun malidp_hw_clear_irq(hwdev, MALIDP_DC_BLOCK, dc_status);
1194*4882a593Smuzhiyun /* do we have a page flip event? */
1195*4882a593Smuzhiyun if (malidp->event != NULL) {
1196*4882a593Smuzhiyun spin_lock(&drm->event_lock);
1197*4882a593Smuzhiyun drm_crtc_send_vblank_event(&malidp->crtc, malidp->event);
1198*4882a593Smuzhiyun malidp->event = NULL;
1199*4882a593Smuzhiyun spin_unlock(&drm->event_lock);
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun atomic_set(&malidp->config_valid, MALIDP_CONFIG_VALID_DONE);
1202*4882a593Smuzhiyun ret = IRQ_WAKE_THREAD;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun status = malidp_hw_read(hwdev, MALIDP_REG_STATUS);
1206*4882a593Smuzhiyun if (!(status & de->irq_mask))
1207*4882a593Smuzhiyun return ret;
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun mask = malidp_hw_read(hwdev, MALIDP_REG_MASKIRQ);
1210*4882a593Smuzhiyun /* keep the status of the enabled interrupts, plus the error bits */
1211*4882a593Smuzhiyun status &= (mask | de->err_mask);
1212*4882a593Smuzhiyun if ((status & de->vsync_irq) && malidp->crtc.enabled)
1213*4882a593Smuzhiyun drm_crtc_handle_vblank(&malidp->crtc);
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
1216*4882a593Smuzhiyun if (status & de->err_mask) {
1217*4882a593Smuzhiyun malidp_error(malidp, &malidp->de_errors, status,
1218*4882a593Smuzhiyun drm_crtc_vblank_count(&malidp->crtc));
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun #endif
1221*4882a593Smuzhiyun malidp_hw_clear_irq(hwdev, MALIDP_DE_BLOCK, status);
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun return (ret == IRQ_NONE) ? IRQ_HANDLED : ret;
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun
malidp_de_irq_thread_handler(int irq,void * arg)1226*4882a593Smuzhiyun static irqreturn_t malidp_de_irq_thread_handler(int irq, void *arg)
1227*4882a593Smuzhiyun {
1228*4882a593Smuzhiyun struct drm_device *drm = arg;
1229*4882a593Smuzhiyun struct malidp_drm *malidp = drm->dev_private;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun wake_up(&malidp->wq);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun return IRQ_HANDLED;
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun
malidp_de_irq_hw_init(struct malidp_hw_device * hwdev)1236*4882a593Smuzhiyun void malidp_de_irq_hw_init(struct malidp_hw_device *hwdev)
1237*4882a593Smuzhiyun {
1238*4882a593Smuzhiyun /* ensure interrupts are disabled */
1239*4882a593Smuzhiyun malidp_hw_disable_irq(hwdev, MALIDP_DE_BLOCK, 0xffffffff);
1240*4882a593Smuzhiyun malidp_hw_clear_irq(hwdev, MALIDP_DE_BLOCK, 0xffffffff);
1241*4882a593Smuzhiyun malidp_hw_disable_irq(hwdev, MALIDP_DC_BLOCK, 0xffffffff);
1242*4882a593Smuzhiyun malidp_hw_clear_irq(hwdev, MALIDP_DC_BLOCK, 0xffffffff);
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun /* first enable the DC block IRQs */
1245*4882a593Smuzhiyun malidp_hw_enable_irq(hwdev, MALIDP_DC_BLOCK,
1246*4882a593Smuzhiyun hwdev->hw->map.dc_irq_map.irq_mask);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun /* now enable the DE block IRQs */
1249*4882a593Smuzhiyun malidp_hw_enable_irq(hwdev, MALIDP_DE_BLOCK,
1250*4882a593Smuzhiyun hwdev->hw->map.de_irq_map.irq_mask);
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
malidp_de_irq_init(struct drm_device * drm,int irq)1253*4882a593Smuzhiyun int malidp_de_irq_init(struct drm_device *drm, int irq)
1254*4882a593Smuzhiyun {
1255*4882a593Smuzhiyun struct malidp_drm *malidp = drm->dev_private;
1256*4882a593Smuzhiyun struct malidp_hw_device *hwdev = malidp->dev;
1257*4882a593Smuzhiyun int ret;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun /* ensure interrupts are disabled */
1260*4882a593Smuzhiyun malidp_hw_disable_irq(hwdev, MALIDP_DE_BLOCK, 0xffffffff);
1261*4882a593Smuzhiyun malidp_hw_clear_irq(hwdev, MALIDP_DE_BLOCK, 0xffffffff);
1262*4882a593Smuzhiyun malidp_hw_disable_irq(hwdev, MALIDP_DC_BLOCK, 0xffffffff);
1263*4882a593Smuzhiyun malidp_hw_clear_irq(hwdev, MALIDP_DC_BLOCK, 0xffffffff);
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun ret = devm_request_threaded_irq(drm->dev, irq, malidp_de_irq,
1266*4882a593Smuzhiyun malidp_de_irq_thread_handler,
1267*4882a593Smuzhiyun IRQF_SHARED, "malidp-de", drm);
1268*4882a593Smuzhiyun if (ret < 0) {
1269*4882a593Smuzhiyun DRM_ERROR("failed to install DE IRQ handler\n");
1270*4882a593Smuzhiyun return ret;
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun malidp_de_irq_hw_init(hwdev);
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun return 0;
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun
malidp_de_irq_fini(struct malidp_hw_device * hwdev)1278*4882a593Smuzhiyun void malidp_de_irq_fini(struct malidp_hw_device *hwdev)
1279*4882a593Smuzhiyun {
1280*4882a593Smuzhiyun malidp_hw_disable_irq(hwdev, MALIDP_DE_BLOCK,
1281*4882a593Smuzhiyun hwdev->hw->map.de_irq_map.irq_mask);
1282*4882a593Smuzhiyun malidp_hw_disable_irq(hwdev, MALIDP_DC_BLOCK,
1283*4882a593Smuzhiyun hwdev->hw->map.dc_irq_map.irq_mask);
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun
malidp_se_irq(int irq,void * arg)1286*4882a593Smuzhiyun static irqreturn_t malidp_se_irq(int irq, void *arg)
1287*4882a593Smuzhiyun {
1288*4882a593Smuzhiyun struct drm_device *drm = arg;
1289*4882a593Smuzhiyun struct malidp_drm *malidp = drm->dev_private;
1290*4882a593Smuzhiyun struct malidp_hw_device *hwdev = malidp->dev;
1291*4882a593Smuzhiyun struct malidp_hw *hw = hwdev->hw;
1292*4882a593Smuzhiyun const struct malidp_irq_map *se = &hw->map.se_irq_map;
1293*4882a593Smuzhiyun u32 status, mask;
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun /*
1296*4882a593Smuzhiyun * if we are suspended it is likely that we were invoked because
1297*4882a593Smuzhiyun * we share an interrupt line with some other driver, don't try
1298*4882a593Smuzhiyun * to read the hardware registers
1299*4882a593Smuzhiyun */
1300*4882a593Smuzhiyun if (hwdev->pm_suspended)
1301*4882a593Smuzhiyun return IRQ_NONE;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun status = malidp_hw_read(hwdev, hw->map.se_base + MALIDP_REG_STATUS);
1304*4882a593Smuzhiyun if (!(status & (se->irq_mask | se->err_mask)))
1305*4882a593Smuzhiyun return IRQ_NONE;
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
1308*4882a593Smuzhiyun if (status & se->err_mask)
1309*4882a593Smuzhiyun malidp_error(malidp, &malidp->se_errors, status,
1310*4882a593Smuzhiyun drm_crtc_vblank_count(&malidp->crtc));
1311*4882a593Smuzhiyun #endif
1312*4882a593Smuzhiyun mask = malidp_hw_read(hwdev, hw->map.se_base + MALIDP_REG_MASKIRQ);
1313*4882a593Smuzhiyun status &= mask;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun if (status & se->vsync_irq) {
1316*4882a593Smuzhiyun switch (hwdev->mw_state) {
1317*4882a593Smuzhiyun case MW_ONESHOT:
1318*4882a593Smuzhiyun drm_writeback_signal_completion(&malidp->mw_connector, 0);
1319*4882a593Smuzhiyun break;
1320*4882a593Smuzhiyun case MW_STOP:
1321*4882a593Smuzhiyun drm_writeback_signal_completion(&malidp->mw_connector, 0);
1322*4882a593Smuzhiyun /* disable writeback after stop */
1323*4882a593Smuzhiyun hwdev->mw_state = MW_NOT_ENABLED;
1324*4882a593Smuzhiyun break;
1325*4882a593Smuzhiyun case MW_RESTART:
1326*4882a593Smuzhiyun drm_writeback_signal_completion(&malidp->mw_connector, 0);
1327*4882a593Smuzhiyun fallthrough; /* to a new start */
1328*4882a593Smuzhiyun case MW_START:
1329*4882a593Smuzhiyun /* writeback started, need to emulate one-shot mode */
1330*4882a593Smuzhiyun hw->disable_memwrite(hwdev);
1331*4882a593Smuzhiyun /*
1332*4882a593Smuzhiyun * only set config_valid HW bit if there is no other update
1333*4882a593Smuzhiyun * in progress or if we raced ahead of the DE IRQ handler
1334*4882a593Smuzhiyun * and config_valid flag will not be update until later
1335*4882a593Smuzhiyun */
1336*4882a593Smuzhiyun status = malidp_hw_read(hwdev, hw->map.dc_base + MALIDP_REG_STATUS);
1337*4882a593Smuzhiyun if ((atomic_read(&malidp->config_valid) != MALIDP_CONFIG_START) ||
1338*4882a593Smuzhiyun (status & hw->map.dc_irq_map.vsync_irq))
1339*4882a593Smuzhiyun hw->set_config_valid(hwdev, 1);
1340*4882a593Smuzhiyun break;
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun malidp_hw_clear_irq(hwdev, MALIDP_SE_BLOCK, status);
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun return IRQ_HANDLED;
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun
malidp_se_irq_hw_init(struct malidp_hw_device * hwdev)1349*4882a593Smuzhiyun void malidp_se_irq_hw_init(struct malidp_hw_device *hwdev)
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun /* ensure interrupts are disabled */
1352*4882a593Smuzhiyun malidp_hw_disable_irq(hwdev, MALIDP_SE_BLOCK, 0xffffffff);
1353*4882a593Smuzhiyun malidp_hw_clear_irq(hwdev, MALIDP_SE_BLOCK, 0xffffffff);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun malidp_hw_enable_irq(hwdev, MALIDP_SE_BLOCK,
1356*4882a593Smuzhiyun hwdev->hw->map.se_irq_map.irq_mask);
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun
malidp_se_irq_thread_handler(int irq,void * arg)1359*4882a593Smuzhiyun static irqreturn_t malidp_se_irq_thread_handler(int irq, void *arg)
1360*4882a593Smuzhiyun {
1361*4882a593Smuzhiyun return IRQ_HANDLED;
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun
malidp_se_irq_init(struct drm_device * drm,int irq)1364*4882a593Smuzhiyun int malidp_se_irq_init(struct drm_device *drm, int irq)
1365*4882a593Smuzhiyun {
1366*4882a593Smuzhiyun struct malidp_drm *malidp = drm->dev_private;
1367*4882a593Smuzhiyun struct malidp_hw_device *hwdev = malidp->dev;
1368*4882a593Smuzhiyun int ret;
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun /* ensure interrupts are disabled */
1371*4882a593Smuzhiyun malidp_hw_disable_irq(hwdev, MALIDP_SE_BLOCK, 0xffffffff);
1372*4882a593Smuzhiyun malidp_hw_clear_irq(hwdev, MALIDP_SE_BLOCK, 0xffffffff);
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun ret = devm_request_threaded_irq(drm->dev, irq, malidp_se_irq,
1375*4882a593Smuzhiyun malidp_se_irq_thread_handler,
1376*4882a593Smuzhiyun IRQF_SHARED, "malidp-se", drm);
1377*4882a593Smuzhiyun if (ret < 0) {
1378*4882a593Smuzhiyun DRM_ERROR("failed to install SE IRQ handler\n");
1379*4882a593Smuzhiyun return ret;
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun hwdev->mw_state = MW_NOT_ENABLED;
1383*4882a593Smuzhiyun malidp_se_irq_hw_init(hwdev);
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun return 0;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
malidp_se_irq_fini(struct malidp_hw_device * hwdev)1388*4882a593Smuzhiyun void malidp_se_irq_fini(struct malidp_hw_device *hwdev)
1389*4882a593Smuzhiyun {
1390*4882a593Smuzhiyun malidp_hw_disable_irq(hwdev, MALIDP_SE_BLOCK,
1391*4882a593Smuzhiyun hwdev->hw->map.se_irq_map.irq_mask);
1392*4882a593Smuzhiyun }
1393