1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2016 Advanced Micro Devices, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in 12*4882a593Smuzhiyun * all copies or substantial portions of the Software. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #ifndef SMU9_H 25*4882a593Smuzhiyun #define SMU9_H 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #pragma pack(push, 1) 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define ENABLE_DEBUG_FEATURES 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun /* Feature Control Defines */ 32*4882a593Smuzhiyun #define FEATURE_DPM_PREFETCHER_BIT 0 33*4882a593Smuzhiyun #define FEATURE_DPM_GFXCLK_BIT 1 34*4882a593Smuzhiyun #define FEATURE_DPM_UCLK_BIT 2 35*4882a593Smuzhiyun #define FEATURE_DPM_SOCCLK_BIT 3 36*4882a593Smuzhiyun #define FEATURE_DPM_UVD_BIT 4 37*4882a593Smuzhiyun #define FEATURE_DPM_VCE_BIT 5 38*4882a593Smuzhiyun #define FEATURE_ULV_BIT 6 39*4882a593Smuzhiyun #define FEATURE_DPM_MP0CLK_BIT 7 40*4882a593Smuzhiyun #define FEATURE_DPM_LINK_BIT 8 41*4882a593Smuzhiyun #define FEATURE_DPM_DCEFCLK_BIT 9 42*4882a593Smuzhiyun #define FEATURE_AVFS_BIT 10 43*4882a593Smuzhiyun #define FEATURE_DS_GFXCLK_BIT 11 44*4882a593Smuzhiyun #define FEATURE_DS_SOCCLK_BIT 12 45*4882a593Smuzhiyun #define FEATURE_DS_LCLK_BIT 13 46*4882a593Smuzhiyun #define FEATURE_PPT_BIT 14 47*4882a593Smuzhiyun #define FEATURE_TDC_BIT 15 48*4882a593Smuzhiyun #define FEATURE_THERMAL_BIT 16 49*4882a593Smuzhiyun #define FEATURE_GFX_PER_CU_CG_BIT 17 50*4882a593Smuzhiyun #define FEATURE_RM_BIT 18 51*4882a593Smuzhiyun #define FEATURE_DS_DCEFCLK_BIT 19 52*4882a593Smuzhiyun #define FEATURE_ACDC_BIT 20 53*4882a593Smuzhiyun #define FEATURE_VR0HOT_BIT 21 54*4882a593Smuzhiyun #define FEATURE_VR1HOT_BIT 22 55*4882a593Smuzhiyun #define FEATURE_FW_CTF_BIT 23 56*4882a593Smuzhiyun #define FEATURE_LED_DISPLAY_BIT 24 57*4882a593Smuzhiyun #define FEATURE_FAN_CONTROL_BIT 25 58*4882a593Smuzhiyun #define FEATURE_FAST_PPT_BIT 26 59*4882a593Smuzhiyun #define FEATURE_GFX_EDC_BIT 27 60*4882a593Smuzhiyun #define FEATURE_ACG_BIT 28 61*4882a593Smuzhiyun #define FEATURE_PCC_LIMIT_CONTROL_BIT 29 62*4882a593Smuzhiyun #define FEATURE_SPARE_30_BIT 30 63*4882a593Smuzhiyun #define FEATURE_SPARE_31_BIT 31 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #define NUM_FEATURES 32 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #define FFEATURE_DPM_PREFETCHER_MASK (1 << FEATURE_DPM_PREFETCHER_BIT ) 68*4882a593Smuzhiyun #define FFEATURE_DPM_GFXCLK_MASK (1 << FEATURE_DPM_GFXCLK_BIT ) 69*4882a593Smuzhiyun #define FFEATURE_DPM_UCLK_MASK (1 << FEATURE_DPM_UCLK_BIT ) 70*4882a593Smuzhiyun #define FFEATURE_DPM_SOCCLK_MASK (1 << FEATURE_DPM_SOCCLK_BIT ) 71*4882a593Smuzhiyun #define FFEATURE_DPM_UVD_MASK (1 << FEATURE_DPM_UVD_BIT ) 72*4882a593Smuzhiyun #define FFEATURE_DPM_VCE_MASK (1 << FEATURE_DPM_VCE_BIT ) 73*4882a593Smuzhiyun #define FFEATURE_ULV_MASK (1 << FEATURE_ULV_BIT ) 74*4882a593Smuzhiyun #define FFEATURE_DPM_MP0CLK_MASK (1 << FEATURE_DPM_MP0CLK_BIT ) 75*4882a593Smuzhiyun #define FFEATURE_DPM_LINK_MASK (1 << FEATURE_DPM_LINK_BIT ) 76*4882a593Smuzhiyun #define FFEATURE_DPM_DCEFCLK_MASK (1 << FEATURE_DPM_DCEFCLK_BIT ) 77*4882a593Smuzhiyun #define FFEATURE_AVFS_MASK (1 << FEATURE_AVFS_BIT ) 78*4882a593Smuzhiyun #define FFEATURE_DS_GFXCLK_MASK (1 << FEATURE_DS_GFXCLK_BIT ) 79*4882a593Smuzhiyun #define FFEATURE_DS_SOCCLK_MASK (1 << FEATURE_DS_SOCCLK_BIT ) 80*4882a593Smuzhiyun #define FFEATURE_DS_LCLK_MASK (1 << FEATURE_DS_LCLK_BIT ) 81*4882a593Smuzhiyun #define FFEATURE_PPT_MASK (1 << FEATURE_PPT_BIT ) 82*4882a593Smuzhiyun #define FFEATURE_TDC_MASK (1 << FEATURE_TDC_BIT ) 83*4882a593Smuzhiyun #define FFEATURE_THERMAL_MASK (1 << FEATURE_THERMAL_BIT ) 84*4882a593Smuzhiyun #define FFEATURE_GFX_PER_CU_CG_MASK (1 << FEATURE_GFX_PER_CU_CG_BIT ) 85*4882a593Smuzhiyun #define FFEATURE_RM_MASK (1 << FEATURE_RM_BIT ) 86*4882a593Smuzhiyun #define FFEATURE_DS_DCEFCLK_MASK (1 << FEATURE_DS_DCEFCLK_BIT ) 87*4882a593Smuzhiyun #define FFEATURE_ACDC_MASK (1 << FEATURE_ACDC_BIT ) 88*4882a593Smuzhiyun #define FFEATURE_VR0HOT_MASK (1 << FEATURE_VR0HOT_BIT ) 89*4882a593Smuzhiyun #define FFEATURE_VR1HOT_MASK (1 << FEATURE_VR1HOT_BIT ) 90*4882a593Smuzhiyun #define FFEATURE_FW_CTF_MASK (1 << FEATURE_FW_CTF_BIT ) 91*4882a593Smuzhiyun #define FFEATURE_LED_DISPLAY_MASK (1 << FEATURE_LED_DISPLAY_BIT ) 92*4882a593Smuzhiyun #define FFEATURE_FAN_CONTROL_MASK (1 << FEATURE_FAN_CONTROL_BIT ) 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define FEATURE_FAST_PPT_MASK (1 << FAST_PPT_BIT ) 95*4882a593Smuzhiyun #define FEATURE_GFX_EDC_MASK (1 << FEATURE_GFX_EDC_BIT ) 96*4882a593Smuzhiyun #define FEATURE_ACG_MASK (1 << FEATURE_ACG_BIT ) 97*4882a593Smuzhiyun #define FEATURE_PCC_LIMIT_CONTROL_MASK (1 << FEATURE_PCC_LIMIT_CONTROL_BIT ) 98*4882a593Smuzhiyun #define FFEATURE_SPARE_30_MASK (1 << FEATURE_SPARE_30_BIT ) 99*4882a593Smuzhiyun #define FFEATURE_SPARE_31_MASK (1 << FEATURE_SPARE_31_BIT ) 100*4882a593Smuzhiyun /* Workload types */ 101*4882a593Smuzhiyun #define WORKLOAD_VR_BIT 0 102*4882a593Smuzhiyun #define WORKLOAD_FRTC_BIT 1 103*4882a593Smuzhiyun #define WORKLOAD_VIDEO_BIT 2 104*4882a593Smuzhiyun #define WORKLOAD_COMPUTE_BIT 3 105*4882a593Smuzhiyun #define NUM_WORKLOADS 4 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun /* ULV Client Masks */ 108*4882a593Smuzhiyun #define ULV_CLIENT_RLC_MASK 0x00000001 109*4882a593Smuzhiyun #define ULV_CLIENT_UVD_MASK 0x00000002 110*4882a593Smuzhiyun #define ULV_CLIENT_VCE_MASK 0x00000004 111*4882a593Smuzhiyun #define ULV_CLIENT_SDMA0_MASK 0x00000008 112*4882a593Smuzhiyun #define ULV_CLIENT_SDMA1_MASK 0x00000010 113*4882a593Smuzhiyun #define ULV_CLIENT_JPEG_MASK 0x00000020 114*4882a593Smuzhiyun #define ULV_CLIENT_GFXCLK_DPM_MASK 0x00000040 115*4882a593Smuzhiyun #define ULV_CLIENT_UVD_DPM_MASK 0x00000080 116*4882a593Smuzhiyun #define ULV_CLIENT_VCE_DPM_MASK 0x00000100 117*4882a593Smuzhiyun #define ULV_CLIENT_MP0CLK_DPM_MASK 0x00000200 118*4882a593Smuzhiyun #define ULV_CLIENT_UCLK_DPM_MASK 0x00000400 119*4882a593Smuzhiyun #define ULV_CLIENT_SOCCLK_DPM_MASK 0x00000800 120*4882a593Smuzhiyun #define ULV_CLIENT_DCEFCLK_DPM_MASK 0x00001000 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun typedef struct { 123*4882a593Smuzhiyun /* MP1_EXT_SCRATCH0 */ 124*4882a593Smuzhiyun uint32_t CurrLevel_GFXCLK : 4; 125*4882a593Smuzhiyun uint32_t CurrLevel_UVD : 4; 126*4882a593Smuzhiyun uint32_t CurrLevel_VCE : 4; 127*4882a593Smuzhiyun uint32_t CurrLevel_LCLK : 4; 128*4882a593Smuzhiyun uint32_t CurrLevel_MP0CLK : 4; 129*4882a593Smuzhiyun uint32_t CurrLevel_UCLK : 4; 130*4882a593Smuzhiyun uint32_t CurrLevel_SOCCLK : 4; 131*4882a593Smuzhiyun uint32_t CurrLevel_DCEFCLK : 4; 132*4882a593Smuzhiyun /* MP1_EXT_SCRATCH1 */ 133*4882a593Smuzhiyun uint32_t TargLevel_GFXCLK : 4; 134*4882a593Smuzhiyun uint32_t TargLevel_UVD : 4; 135*4882a593Smuzhiyun uint32_t TargLevel_VCE : 4; 136*4882a593Smuzhiyun uint32_t TargLevel_LCLK : 4; 137*4882a593Smuzhiyun uint32_t TargLevel_MP0CLK : 4; 138*4882a593Smuzhiyun uint32_t TargLevel_UCLK : 4; 139*4882a593Smuzhiyun uint32_t TargLevel_SOCCLK : 4; 140*4882a593Smuzhiyun uint32_t TargLevel_DCEFCLK : 4; 141*4882a593Smuzhiyun /* MP1_EXT_SCRATCH2-7 */ 142*4882a593Smuzhiyun uint32_t Reserved[6]; 143*4882a593Smuzhiyun } FwStatus_t; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #pragma pack(pop) 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #endif 148*4882a593Smuzhiyun 149