1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2017 Advanced Micro Devices, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in 12*4882a593Smuzhiyun * all copies or substantial portions of the Software. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun #ifndef SMU75_H 24*4882a593Smuzhiyun #define SMU75_H 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #pragma pack(push, 1) 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun typedef struct { 29*4882a593Smuzhiyun uint32_t high; 30*4882a593Smuzhiyun uint32_t low; 31*4882a593Smuzhiyun } data_64_t; 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun typedef struct { 34*4882a593Smuzhiyun data_64_t high; 35*4882a593Smuzhiyun data_64_t low; 36*4882a593Smuzhiyun } data_128_t; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define SMU__DGPU_ONLY 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #define SMU__NUM_SCLK_DPM_STATE 8 41*4882a593Smuzhiyun #define SMU__NUM_MCLK_DPM_LEVELS 4 42*4882a593Smuzhiyun #define SMU__NUM_LCLK_DPM_LEVELS 8 43*4882a593Smuzhiyun #define SMU__NUM_PCIE_DPM_LEVELS 8 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun #define SMU7_CONTEXT_ID_SMC 1 46*4882a593Smuzhiyun #define SMU7_CONTEXT_ID_VBIOS 2 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define SMU75_MAX_LEVELS_VDDC 16 49*4882a593Smuzhiyun #define SMU75_MAX_LEVELS_VDDGFX 16 50*4882a593Smuzhiyun #define SMU75_MAX_LEVELS_VDDCI 8 51*4882a593Smuzhiyun #define SMU75_MAX_LEVELS_MVDD 4 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define SMU_MAX_SMIO_LEVELS 4 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun #define SMU75_MAX_LEVELS_GRAPHICS SMU__NUM_SCLK_DPM_STATE 56*4882a593Smuzhiyun #define SMU75_MAX_LEVELS_MEMORY SMU__NUM_MCLK_DPM_LEVELS 57*4882a593Smuzhiyun #define SMU75_MAX_LEVELS_GIO SMU__NUM_LCLK_DPM_LEVELS 58*4882a593Smuzhiyun #define SMU75_MAX_LEVELS_LINK SMU__NUM_PCIE_DPM_LEVELS 59*4882a593Smuzhiyun #define SMU75_MAX_LEVELS_UVD 8 60*4882a593Smuzhiyun #define SMU75_MAX_LEVELS_VCE 8 61*4882a593Smuzhiyun #define SMU75_MAX_LEVELS_ACP 8 62*4882a593Smuzhiyun #define SMU75_MAX_LEVELS_SAMU 8 63*4882a593Smuzhiyun #define SMU75_MAX_ENTRIES_SMIO 32 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #define DPM_NO_LIMIT 0 66*4882a593Smuzhiyun #define DPM_NO_UP 1 67*4882a593Smuzhiyun #define DPM_GO_DOWN 2 68*4882a593Smuzhiyun #define DPM_GO_UP 3 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define SMU7_FIRST_DPM_GRAPHICS_LEVEL 0 71*4882a593Smuzhiyun #define SMU7_FIRST_DPM_MEMORY_LEVEL 0 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define GPIO_CLAMP_MODE_VRHOT 1 74*4882a593Smuzhiyun #define GPIO_CLAMP_MODE_THERM 2 75*4882a593Smuzhiyun #define GPIO_CLAMP_MODE_DC 4 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define SCRATCH_B_TARG_PCIE_INDEX_SHIFT 0 78*4882a593Smuzhiyun #define SCRATCH_B_TARG_PCIE_INDEX_MASK (0x7<<SCRATCH_B_TARG_PCIE_INDEX_SHIFT) 79*4882a593Smuzhiyun #define SCRATCH_B_CURR_PCIE_INDEX_SHIFT 3 80*4882a593Smuzhiyun #define SCRATCH_B_CURR_PCIE_INDEX_MASK (0x7<<SCRATCH_B_CURR_PCIE_INDEX_SHIFT) 81*4882a593Smuzhiyun #define SCRATCH_B_TARG_UVD_INDEX_SHIFT 6 82*4882a593Smuzhiyun #define SCRATCH_B_TARG_UVD_INDEX_MASK (0x7<<SCRATCH_B_TARG_UVD_INDEX_SHIFT) 83*4882a593Smuzhiyun #define SCRATCH_B_CURR_UVD_INDEX_SHIFT 9 84*4882a593Smuzhiyun #define SCRATCH_B_CURR_UVD_INDEX_MASK (0x7<<SCRATCH_B_CURR_UVD_INDEX_SHIFT) 85*4882a593Smuzhiyun #define SCRATCH_B_TARG_VCE_INDEX_SHIFT 12 86*4882a593Smuzhiyun #define SCRATCH_B_TARG_VCE_INDEX_MASK (0x7<<SCRATCH_B_TARG_VCE_INDEX_SHIFT) 87*4882a593Smuzhiyun #define SCRATCH_B_CURR_VCE_INDEX_SHIFT 15 88*4882a593Smuzhiyun #define SCRATCH_B_CURR_VCE_INDEX_MASK (0x7<<SCRATCH_B_CURR_VCE_INDEX_SHIFT) 89*4882a593Smuzhiyun #define SCRATCH_B_TARG_ACP_INDEX_SHIFT 18 90*4882a593Smuzhiyun #define SCRATCH_B_TARG_ACP_INDEX_MASK (0x7<<SCRATCH_B_TARG_ACP_INDEX_SHIFT) 91*4882a593Smuzhiyun #define SCRATCH_B_CURR_ACP_INDEX_SHIFT 21 92*4882a593Smuzhiyun #define SCRATCH_B_CURR_ACP_INDEX_MASK (0x7<<SCRATCH_B_CURR_ACP_INDEX_SHIFT) 93*4882a593Smuzhiyun #define SCRATCH_B_TARG_SAMU_INDEX_SHIFT 24 94*4882a593Smuzhiyun #define SCRATCH_B_TARG_SAMU_INDEX_MASK (0x7<<SCRATCH_B_TARG_SAMU_INDEX_SHIFT) 95*4882a593Smuzhiyun #define SCRATCH_B_CURR_SAMU_INDEX_SHIFT 27 96*4882a593Smuzhiyun #define SCRATCH_B_CURR_SAMU_INDEX_MASK (0x7<<SCRATCH_B_CURR_SAMU_INDEX_SHIFT) 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun /* Virtualization Defines */ 99*4882a593Smuzhiyun #define CG_XDMA_MASK 0x1 100*4882a593Smuzhiyun #define CG_XDMA_SHIFT 0 101*4882a593Smuzhiyun #define CG_UVD_MASK 0x2 102*4882a593Smuzhiyun #define CG_UVD_SHIFT 1 103*4882a593Smuzhiyun #define CG_VCE_MASK 0x4 104*4882a593Smuzhiyun #define CG_VCE_SHIFT 2 105*4882a593Smuzhiyun #define CG_SAMU_MASK 0x8 106*4882a593Smuzhiyun #define CG_SAMU_SHIFT 3 107*4882a593Smuzhiyun #define CG_GFX_MASK 0x10 108*4882a593Smuzhiyun #define CG_GFX_SHIFT 4 109*4882a593Smuzhiyun #define CG_SDMA_MASK 0x20 110*4882a593Smuzhiyun #define CG_SDMA_SHIFT 5 111*4882a593Smuzhiyun #define CG_HDP_MASK 0x40 112*4882a593Smuzhiyun #define CG_HDP_SHIFT 6 113*4882a593Smuzhiyun #define CG_MC_MASK 0x80 114*4882a593Smuzhiyun #define CG_MC_SHIFT 7 115*4882a593Smuzhiyun #define CG_DRM_MASK 0x100 116*4882a593Smuzhiyun #define CG_DRM_SHIFT 8 117*4882a593Smuzhiyun #define CG_ROM_MASK 0x200 118*4882a593Smuzhiyun #define CG_ROM_SHIFT 9 119*4882a593Smuzhiyun #define CG_BIF_MASK 0x400 120*4882a593Smuzhiyun #define CG_BIF_SHIFT 10 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun #if defined SMU__DGPU_ONLY 123*4882a593Smuzhiyun #define SMU75_DTE_ITERATIONS 5 124*4882a593Smuzhiyun #define SMU75_DTE_SOURCES 3 125*4882a593Smuzhiyun #define SMU75_DTE_SINKS 1 126*4882a593Smuzhiyun #define SMU75_NUM_CPU_TES 0 127*4882a593Smuzhiyun #define SMU75_NUM_GPU_TES 1 128*4882a593Smuzhiyun #define SMU75_NUM_NON_TES 2 129*4882a593Smuzhiyun #define SMU75_DTE_FAN_SCALAR_MIN 0x100 130*4882a593Smuzhiyun #define SMU75_DTE_FAN_SCALAR_MAX 0x166 131*4882a593Smuzhiyun #define SMU75_DTE_FAN_TEMP_MAX 93 132*4882a593Smuzhiyun #define SMU75_DTE_FAN_TEMP_MIN 83 133*4882a593Smuzhiyun #endif 134*4882a593Smuzhiyun #define SMU75_THERMAL_INPUT_LOOP_COUNT 2 135*4882a593Smuzhiyun #define SMU75_THERMAL_CLAMP_MODE_COUNT 2 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define EXP_M1_1 93 138*4882a593Smuzhiyun #define EXP_M2_1 195759 139*4882a593Smuzhiyun #define EXP_B_1 111176531 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun #define EXP_M1_2 67 142*4882a593Smuzhiyun #define EXP_M2_2 153720 143*4882a593Smuzhiyun #define EXP_B_2 94415767 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #define EXP_M1_3 48 146*4882a593Smuzhiyun #define EXP_M2_3 119796 147*4882a593Smuzhiyun #define EXP_B_3 79195279 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define EXP_M1_4 550 150*4882a593Smuzhiyun #define EXP_M2_4 1484190 151*4882a593Smuzhiyun #define EXP_B_4 1051432828 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #define EXP_M1_5 394 154*4882a593Smuzhiyun #define EXP_M2_5 1143049 155*4882a593Smuzhiyun #define EXP_B_5 864288432 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun struct SMU7_HystController_Data { 158*4882a593Smuzhiyun uint16_t waterfall_up; 159*4882a593Smuzhiyun uint16_t waterfall_down; 160*4882a593Smuzhiyun uint16_t waterfall_limit; 161*4882a593Smuzhiyun uint16_t release_cnt; 162*4882a593Smuzhiyun uint16_t release_limit; 163*4882a593Smuzhiyun uint16_t spare; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun typedef struct SMU7_HystController_Data SMU7_HystController_Data; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun struct SMU75_PIDController { 169*4882a593Smuzhiyun uint32_t Ki; 170*4882a593Smuzhiyun int32_t LFWindupUpperLim; 171*4882a593Smuzhiyun int32_t LFWindupLowerLim; 172*4882a593Smuzhiyun uint32_t StatePrecision; 173*4882a593Smuzhiyun uint32_t LfPrecision; 174*4882a593Smuzhiyun uint32_t LfOffset; 175*4882a593Smuzhiyun uint32_t MaxState; 176*4882a593Smuzhiyun uint32_t MaxLfFraction; 177*4882a593Smuzhiyun uint32_t StateShift; 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun typedef struct SMU75_PIDController SMU75_PIDController; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun struct SMU7_LocalDpmScoreboard { 183*4882a593Smuzhiyun uint32_t PercentageBusy; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun int32_t PIDError; 186*4882a593Smuzhiyun int32_t PIDIntegral; 187*4882a593Smuzhiyun int32_t PIDOutput; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun uint32_t SigmaDeltaAccum; 190*4882a593Smuzhiyun uint32_t SigmaDeltaOutput; 191*4882a593Smuzhiyun uint32_t SigmaDeltaLevel; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun uint32_t UtilizationSetpoint; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun uint8_t TdpClampMode; 196*4882a593Smuzhiyun uint8_t TdcClampMode; 197*4882a593Smuzhiyun uint8_t ThermClampMode; 198*4882a593Smuzhiyun uint8_t VoltageBusy; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun int8_t CurrLevel; 201*4882a593Smuzhiyun int8_t TargLevel; 202*4882a593Smuzhiyun uint8_t LevelChangeInProgress; 203*4882a593Smuzhiyun uint8_t UpHyst; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun uint8_t DownHyst; 206*4882a593Smuzhiyun uint8_t VoltageDownHyst; 207*4882a593Smuzhiyun uint8_t DpmEnable; 208*4882a593Smuzhiyun uint8_t DpmRunning; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun uint8_t DpmForce; 211*4882a593Smuzhiyun uint8_t DpmForceLevel; 212*4882a593Smuzhiyun uint8_t DisplayWatermark; 213*4882a593Smuzhiyun uint8_t McArbIndex; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun uint32_t MinimumPerfSclk; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun uint8_t AcpiReq; 218*4882a593Smuzhiyun uint8_t AcpiAck; 219*4882a593Smuzhiyun uint8_t GfxClkSlow; 220*4882a593Smuzhiyun uint8_t GpioClampMode; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun uint8_t EnableModeSwitchRLCNotification; 223*4882a593Smuzhiyun uint8_t EnabledLevelsChange; 224*4882a593Smuzhiyun uint8_t DteClampMode; 225*4882a593Smuzhiyun uint8_t FpsClampMode; 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun uint16_t LevelResidencyCounters [SMU75_MAX_LEVELS_GRAPHICS]; 228*4882a593Smuzhiyun uint16_t LevelSwitchCounters [SMU75_MAX_LEVELS_GRAPHICS]; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun void (*TargetStateCalculator)(uint8_t); 231*4882a593Smuzhiyun void (*SavedTargetStateCalculator)(uint8_t); 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun uint16_t AutoDpmInterval; 234*4882a593Smuzhiyun uint16_t AutoDpmRange; 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun uint8_t FpsEnabled; 237*4882a593Smuzhiyun uint8_t MaxPerfLevel; 238*4882a593Smuzhiyun uint8_t AllowLowClkInterruptToHost; 239*4882a593Smuzhiyun uint8_t FpsRunning; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun uint32_t MaxAllowedFrequency; 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun uint32_t FilteredSclkFrequency; 244*4882a593Smuzhiyun uint32_t LastSclkFrequency; 245*4882a593Smuzhiyun uint32_t FilteredSclkFrequencyCnt; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun uint8_t MinPerfLevel; 248*4882a593Smuzhiyun #ifdef SMU__FIRMWARE_SCKS_PRESENT__1 249*4882a593Smuzhiyun uint8_t ScksClampMode; 250*4882a593Smuzhiyun uint8_t padding[2]; 251*4882a593Smuzhiyun #else 252*4882a593Smuzhiyun uint8_t padding[3]; 253*4882a593Smuzhiyun #endif 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun uint16_t FpsAlpha; 256*4882a593Smuzhiyun uint16_t DeltaTime; 257*4882a593Smuzhiyun uint32_t CurrentFps; 258*4882a593Smuzhiyun uint32_t FilteredFps; 259*4882a593Smuzhiyun uint32_t FrameCount; 260*4882a593Smuzhiyun uint32_t FrameCountLast; 261*4882a593Smuzhiyun uint16_t FpsTargetScalar; 262*4882a593Smuzhiyun uint16_t FpsWaterfallLimitScalar; 263*4882a593Smuzhiyun uint16_t FpsAlphaScalar; 264*4882a593Smuzhiyun uint16_t spare8; 265*4882a593Smuzhiyun SMU7_HystController_Data HystControllerData; 266*4882a593Smuzhiyun }; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun typedef struct SMU7_LocalDpmScoreboard SMU7_LocalDpmScoreboard; 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun #define SMU7_MAX_VOLTAGE_CLIENTS 12 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun typedef uint8_t (*VoltageChangeHandler_t)(uint16_t, uint8_t); 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun #define VDDC_MASK 0x00007FFF 275*4882a593Smuzhiyun #define VDDC_SHIFT 0 276*4882a593Smuzhiyun #define VDDCI_MASK 0x3FFF8000 277*4882a593Smuzhiyun #define VDDCI_SHIFT 15 278*4882a593Smuzhiyun #define PHASES_MASK 0xC0000000 279*4882a593Smuzhiyun #define PHASES_SHIFT 30 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun typedef uint32_t SMU_VoltageLevel; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun struct SMU7_VoltageScoreboard { 284*4882a593Smuzhiyun SMU_VoltageLevel TargetVoltage; 285*4882a593Smuzhiyun uint16_t MaxVid; 286*4882a593Smuzhiyun uint8_t HighestVidOffset; 287*4882a593Smuzhiyun uint8_t CurrentVidOffset; 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun uint16_t CurrentVddc; 290*4882a593Smuzhiyun uint16_t CurrentVddci; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun uint8_t ControllerBusy; 293*4882a593Smuzhiyun uint8_t CurrentVid; 294*4882a593Smuzhiyun uint8_t CurrentVddciVid; 295*4882a593Smuzhiyun uint8_t padding; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun SMU_VoltageLevel RequestedVoltage[SMU7_MAX_VOLTAGE_CLIENTS]; 298*4882a593Smuzhiyun SMU_VoltageLevel TargetVoltageState; 299*4882a593Smuzhiyun uint8_t EnabledRequest[SMU7_MAX_VOLTAGE_CLIENTS]; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun uint8_t padding2; 302*4882a593Smuzhiyun uint8_t padding3; 303*4882a593Smuzhiyun uint8_t ControllerEnable; 304*4882a593Smuzhiyun uint8_t ControllerRunning; 305*4882a593Smuzhiyun uint16_t CurrentStdVoltageHiSidd; 306*4882a593Smuzhiyun uint16_t CurrentStdVoltageLoSidd; 307*4882a593Smuzhiyun uint8_t OverrideVoltage; 308*4882a593Smuzhiyun uint8_t padding4; 309*4882a593Smuzhiyun uint8_t padding5; 310*4882a593Smuzhiyun uint8_t CurrentPhases; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun VoltageChangeHandler_t ChangeVddc; 313*4882a593Smuzhiyun VoltageChangeHandler_t ChangeVddci; 314*4882a593Smuzhiyun VoltageChangeHandler_t ChangePhase; 315*4882a593Smuzhiyun VoltageChangeHandler_t ChangeMvdd; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun VoltageChangeHandler_t functionLinks[6]; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun uint16_t * VddcFollower1; 320*4882a593Smuzhiyun int16_t Driver_OD_RequestedVidOffset1; 321*4882a593Smuzhiyun int16_t Driver_OD_RequestedVidOffset2; 322*4882a593Smuzhiyun }; 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun typedef struct SMU7_VoltageScoreboard SMU7_VoltageScoreboard; 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun #define SMU7_MAX_PCIE_LINK_SPEEDS 3 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun struct SMU7_PCIeLinkSpeedScoreboard { 329*4882a593Smuzhiyun uint8_t DpmEnable; 330*4882a593Smuzhiyun uint8_t DpmRunning; 331*4882a593Smuzhiyun uint8_t DpmForce; 332*4882a593Smuzhiyun uint8_t DpmForceLevel; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun uint8_t CurrentLinkSpeed; 335*4882a593Smuzhiyun uint8_t EnabledLevelsChange; 336*4882a593Smuzhiyun uint16_t AutoDpmInterval; 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun uint16_t AutoDpmRange; 339*4882a593Smuzhiyun uint16_t AutoDpmCount; 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun uint8_t DpmMode; 342*4882a593Smuzhiyun uint8_t AcpiReq; 343*4882a593Smuzhiyun uint8_t AcpiAck; 344*4882a593Smuzhiyun uint8_t CurrentLinkLevel; 345*4882a593Smuzhiyun }; 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun typedef struct SMU7_PCIeLinkSpeedScoreboard SMU7_PCIeLinkSpeedScoreboard; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun #define SMU7_LKGE_LUT_NUM_OF_TEMP_ENTRIES 16 350*4882a593Smuzhiyun #define SMU7_LKGE_LUT_NUM_OF_VOLT_ENTRIES 16 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun #define SMU7_SCALE_I 7 353*4882a593Smuzhiyun #define SMU7_SCALE_R 12 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun struct SMU7_PowerScoreboard { 356*4882a593Smuzhiyun uint32_t GpuPower; 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun uint32_t VddcPower; 359*4882a593Smuzhiyun uint32_t VddcVoltage; 360*4882a593Smuzhiyun uint32_t VddcCurrent; 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun uint32_t VddciPower; 363*4882a593Smuzhiyun uint32_t VddciVoltage; 364*4882a593Smuzhiyun uint32_t VddciCurrent; 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun uint32_t RocPower; 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun uint16_t Telemetry_1_slope; 369*4882a593Smuzhiyun uint16_t Telemetry_2_slope; 370*4882a593Smuzhiyun int32_t Telemetry_1_offset; 371*4882a593Smuzhiyun int32_t Telemetry_2_offset; 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun uint8_t MCLK_patch_flag; 374*4882a593Smuzhiyun uint8_t reserved[3]; 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun typedef struct SMU7_PowerScoreboard SMU7_PowerScoreboard; 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun #define SMU7_SCLK_DPM_CONFIG_MASK 0x01 380*4882a593Smuzhiyun #define SMU7_VOLTAGE_CONTROLLER_CONFIG_MASK 0x02 381*4882a593Smuzhiyun #define SMU7_THERMAL_CONTROLLER_CONFIG_MASK 0x04 382*4882a593Smuzhiyun #define SMU7_MCLK_DPM_CONFIG_MASK 0x08 383*4882a593Smuzhiyun #define SMU7_UVD_DPM_CONFIG_MASK 0x10 384*4882a593Smuzhiyun #define SMU7_VCE_DPM_CONFIG_MASK 0x20 385*4882a593Smuzhiyun #define SMU7_ACP_DPM_CONFIG_MASK 0x40 386*4882a593Smuzhiyun #define SMU7_SAMU_DPM_CONFIG_MASK 0x80 387*4882a593Smuzhiyun #define SMU7_PCIEGEN_DPM_CONFIG_MASK 0x100 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun #define SMU7_ACP_MCLK_HANDSHAKE_DISABLE 0x00000001 390*4882a593Smuzhiyun #define SMU7_ACP_SCLK_HANDSHAKE_DISABLE 0x00000002 391*4882a593Smuzhiyun #define SMU7_UVD_MCLK_HANDSHAKE_DISABLE 0x00000100 392*4882a593Smuzhiyun #define SMU7_UVD_SCLK_HANDSHAKE_DISABLE 0x00000200 393*4882a593Smuzhiyun #define SMU7_VCE_MCLK_HANDSHAKE_DISABLE 0x00010000 394*4882a593Smuzhiyun #define SMU7_VCE_SCLK_HANDSHAKE_DISABLE 0x00020000 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun struct SMU75_SoftRegisters { 397*4882a593Smuzhiyun uint32_t RefClockFrequency; 398*4882a593Smuzhiyun uint32_t PmTimerPeriod; 399*4882a593Smuzhiyun uint32_t FeatureEnables; 400*4882a593Smuzhiyun #if defined (SMU__DGPU_ONLY) 401*4882a593Smuzhiyun uint32_t PreVBlankGap; 402*4882a593Smuzhiyun uint32_t VBlankTimeout; 403*4882a593Smuzhiyun uint32_t TrainTimeGap; 404*4882a593Smuzhiyun uint32_t MvddSwitchTime; 405*4882a593Smuzhiyun uint32_t LongestAcpiTrainTime; 406*4882a593Smuzhiyun uint32_t AcpiDelay; 407*4882a593Smuzhiyun uint32_t G5TrainTime; 408*4882a593Smuzhiyun uint32_t DelayMpllPwron; 409*4882a593Smuzhiyun uint32_t VoltageChangeTimeout; 410*4882a593Smuzhiyun #endif 411*4882a593Smuzhiyun uint32_t HandshakeDisables; 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun uint8_t DisplayPhy1Config; 414*4882a593Smuzhiyun uint8_t DisplayPhy2Config; 415*4882a593Smuzhiyun uint8_t DisplayPhy3Config; 416*4882a593Smuzhiyun uint8_t DisplayPhy4Config; 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun uint8_t DisplayPhy5Config; 419*4882a593Smuzhiyun uint8_t DisplayPhy6Config; 420*4882a593Smuzhiyun uint8_t DisplayPhy7Config; 421*4882a593Smuzhiyun uint8_t DisplayPhy8Config; 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun uint32_t AverageGraphicsActivity; 424*4882a593Smuzhiyun uint32_t AverageMemoryActivity; 425*4882a593Smuzhiyun uint32_t AverageGioActivity; 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun uint8_t SClkDpmEnabledLevels; 428*4882a593Smuzhiyun uint8_t MClkDpmEnabledLevels; 429*4882a593Smuzhiyun uint8_t LClkDpmEnabledLevels; 430*4882a593Smuzhiyun uint8_t PCIeDpmEnabledLevels; 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun uint8_t UVDDpmEnabledLevels; 433*4882a593Smuzhiyun uint8_t SAMUDpmEnabledLevels; 434*4882a593Smuzhiyun uint8_t ACPDpmEnabledLevels; 435*4882a593Smuzhiyun uint8_t VCEDpmEnabledLevels; 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun uint32_t DRAM_LOG_ADDR_H; 438*4882a593Smuzhiyun uint32_t DRAM_LOG_ADDR_L; 439*4882a593Smuzhiyun uint32_t DRAM_LOG_PHY_ADDR_H; 440*4882a593Smuzhiyun uint32_t DRAM_LOG_PHY_ADDR_L; 441*4882a593Smuzhiyun uint32_t DRAM_LOG_BUFF_SIZE; 442*4882a593Smuzhiyun uint32_t UlvEnterCount; 443*4882a593Smuzhiyun uint32_t UlvTime; 444*4882a593Smuzhiyun uint32_t UcodeLoadStatus; 445*4882a593Smuzhiyun uint32_t AllowMvddSwitch; 446*4882a593Smuzhiyun uint8_t Activity_Weight; 447*4882a593Smuzhiyun uint8_t Reserved8[3]; 448*4882a593Smuzhiyun }; 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun typedef struct SMU75_SoftRegisters SMU75_SoftRegisters; 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun struct SMU75_Firmware_Header { 453*4882a593Smuzhiyun uint32_t Digest[5]; 454*4882a593Smuzhiyun uint32_t Version; 455*4882a593Smuzhiyun uint32_t HeaderSize; 456*4882a593Smuzhiyun uint32_t Flags; 457*4882a593Smuzhiyun uint32_t EntryPoint; 458*4882a593Smuzhiyun uint32_t CodeSize; 459*4882a593Smuzhiyun uint32_t ImageSize; 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun uint32_t Rtos; 462*4882a593Smuzhiyun uint32_t SoftRegisters; 463*4882a593Smuzhiyun uint32_t DpmTable; 464*4882a593Smuzhiyun uint32_t FanTable; 465*4882a593Smuzhiyun uint32_t CacConfigTable; 466*4882a593Smuzhiyun uint32_t CacStatusTable; 467*4882a593Smuzhiyun uint32_t mcRegisterTable; 468*4882a593Smuzhiyun uint32_t mcArbDramTimingTable; 469*4882a593Smuzhiyun uint32_t PmFuseTable; 470*4882a593Smuzhiyun uint32_t Globals; 471*4882a593Smuzhiyun uint32_t ClockStretcherTable; 472*4882a593Smuzhiyun uint32_t VftTable; 473*4882a593Smuzhiyun uint32_t Reserved1; 474*4882a593Smuzhiyun uint32_t AvfsCksOff_AvfsGbvTable; 475*4882a593Smuzhiyun uint32_t AvfsCksOff_BtcGbvTable; 476*4882a593Smuzhiyun uint32_t MM_AvfsTable; 477*4882a593Smuzhiyun uint32_t PowerSharingTable; 478*4882a593Smuzhiyun uint32_t AvfsTable; 479*4882a593Smuzhiyun uint32_t AvfsCksOffGbvTable; 480*4882a593Smuzhiyun uint32_t AvfsMeanNSigma; 481*4882a593Smuzhiyun uint32_t AvfsSclkOffsetTable; 482*4882a593Smuzhiyun uint32_t Reserved[12]; 483*4882a593Smuzhiyun uint32_t Signature; 484*4882a593Smuzhiyun }; 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun typedef struct SMU75_Firmware_Header SMU75_Firmware_Header; 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun #define SMU7_FIRMWARE_HEADER_LOCATION 0x20000 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun enum DisplayConfig { 491*4882a593Smuzhiyun PowerDown = 1, 492*4882a593Smuzhiyun DP54x4, 493*4882a593Smuzhiyun DP54x2, 494*4882a593Smuzhiyun DP54x1, 495*4882a593Smuzhiyun DP27x4, 496*4882a593Smuzhiyun DP27x2, 497*4882a593Smuzhiyun DP27x1, 498*4882a593Smuzhiyun HDMI297, 499*4882a593Smuzhiyun HDMI162, 500*4882a593Smuzhiyun LVDS, 501*4882a593Smuzhiyun DP324x4, 502*4882a593Smuzhiyun DP324x2, 503*4882a593Smuzhiyun DP324x1 504*4882a593Smuzhiyun }; 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun #define MC_BLOCK_COUNT 1 507*4882a593Smuzhiyun #define CPL_BLOCK_COUNT 5 508*4882a593Smuzhiyun #define SE_BLOCK_COUNT 15 509*4882a593Smuzhiyun #define GC_BLOCK_COUNT 24 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun struct SMU7_Local_Cac { 512*4882a593Smuzhiyun uint8_t BlockId; 513*4882a593Smuzhiyun uint8_t SignalId; 514*4882a593Smuzhiyun uint8_t Threshold; 515*4882a593Smuzhiyun uint8_t Padding; 516*4882a593Smuzhiyun }; 517*4882a593Smuzhiyun 518*4882a593Smuzhiyun typedef struct SMU7_Local_Cac SMU7_Local_Cac; 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun struct SMU7_Local_Cac_Table { 521*4882a593Smuzhiyun SMU7_Local_Cac CplLocalCac[CPL_BLOCK_COUNT]; 522*4882a593Smuzhiyun SMU7_Local_Cac McLocalCac[MC_BLOCK_COUNT]; 523*4882a593Smuzhiyun SMU7_Local_Cac SeLocalCac[SE_BLOCK_COUNT]; 524*4882a593Smuzhiyun SMU7_Local_Cac GcLocalCac[GC_BLOCK_COUNT]; 525*4882a593Smuzhiyun }; 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun typedef struct SMU7_Local_Cac_Table SMU7_Local_Cac_Table; 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun #pragma pack(pop) 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun #define CG_SYS_BITMASK_FIRST_BIT 0 532*4882a593Smuzhiyun #define CG_SYS_BITMASK_LAST_BIT 10 533*4882a593Smuzhiyun #define CG_SYS_BIF_MGLS_SHIFT 0 534*4882a593Smuzhiyun #define CG_SYS_ROM_SHIFT 1 535*4882a593Smuzhiyun #define CG_SYS_MC_MGCG_SHIFT 2 536*4882a593Smuzhiyun #define CG_SYS_MC_MGLS_SHIFT 3 537*4882a593Smuzhiyun #define CG_SYS_SDMA_MGCG_SHIFT 4 538*4882a593Smuzhiyun #define CG_SYS_SDMA_MGLS_SHIFT 5 539*4882a593Smuzhiyun #define CG_SYS_DRM_MGCG_SHIFT 6 540*4882a593Smuzhiyun #define CG_SYS_HDP_MGCG_SHIFT 7 541*4882a593Smuzhiyun #define CG_SYS_HDP_MGLS_SHIFT 8 542*4882a593Smuzhiyun #define CG_SYS_DRM_MGLS_SHIFT 9 543*4882a593Smuzhiyun #define CG_SYS_BIF_MGCG_SHIFT 10 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun #define CG_SYS_BIF_MGLS_MASK 0x1 546*4882a593Smuzhiyun #define CG_SYS_ROM_MASK 0x2 547*4882a593Smuzhiyun #define CG_SYS_MC_MGCG_MASK 0x4 548*4882a593Smuzhiyun #define CG_SYS_MC_MGLS_MASK 0x8 549*4882a593Smuzhiyun #define CG_SYS_SDMA_MGCG_MASK 0x10 550*4882a593Smuzhiyun #define CG_SYS_SDMA_MGLS_MASK 0x20 551*4882a593Smuzhiyun #define CG_SYS_DRM_MGCG_MASK 0x40 552*4882a593Smuzhiyun #define CG_SYS_HDP_MGCG_MASK 0x80 553*4882a593Smuzhiyun #define CG_SYS_HDP_MGLS_MASK 0x100 554*4882a593Smuzhiyun #define CG_SYS_DRM_MGLS_MASK 0x200 555*4882a593Smuzhiyun #define CG_SYS_BIF_MGCG_MASK 0x400 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun #define CG_GFX_BITMASK_FIRST_BIT 16 558*4882a593Smuzhiyun #define CG_GFX_BITMASK_LAST_BIT 24 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun #define CG_GFX_CGCG_SHIFT 16 561*4882a593Smuzhiyun #define CG_GFX_CGLS_SHIFT 17 562*4882a593Smuzhiyun #define CG_CPF_MGCG_SHIFT 18 563*4882a593Smuzhiyun #define CG_RLC_MGCG_SHIFT 19 564*4882a593Smuzhiyun #define CG_GFX_OTHERS_MGCG_SHIFT 20 565*4882a593Smuzhiyun #define CG_GFX_3DCG_SHIFT 21 566*4882a593Smuzhiyun #define CG_GFX_3DLS_SHIFT 22 567*4882a593Smuzhiyun #define CG_GFX_RLC_LS_SHIFT 23 568*4882a593Smuzhiyun #define CG_GFX_CP_LS_SHIFT 24 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun #define CG_GFX_CGCG_MASK 0x00010000 571*4882a593Smuzhiyun #define CG_GFX_CGLS_MASK 0x00020000 572*4882a593Smuzhiyun #define CG_CPF_MGCG_MASK 0x00040000 573*4882a593Smuzhiyun #define CG_RLC_MGCG_MASK 0x00080000 574*4882a593Smuzhiyun #define CG_GFX_OTHERS_MGCG_MASK 0x00100000 575*4882a593Smuzhiyun #define CG_GFX_3DCG_MASK 0x00200000 576*4882a593Smuzhiyun #define CG_GFX_3DLS_MASK 0x00400000 577*4882a593Smuzhiyun #define CG_GFX_RLC_LS_MASK 0x00800000 578*4882a593Smuzhiyun #define CG_GFX_CP_LS_MASK 0x01000000 579*4882a593Smuzhiyun 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun #define VRCONF_VDDC_MASK 0x000000FF 582*4882a593Smuzhiyun #define VRCONF_VDDC_SHIFT 0 583*4882a593Smuzhiyun #define VRCONF_VDDGFX_MASK 0x0000FF00 584*4882a593Smuzhiyun #define VRCONF_VDDGFX_SHIFT 8 585*4882a593Smuzhiyun #define VRCONF_VDDCI_MASK 0x00FF0000 586*4882a593Smuzhiyun #define VRCONF_VDDCI_SHIFT 16 587*4882a593Smuzhiyun #define VRCONF_MVDD_MASK 0xFF000000 588*4882a593Smuzhiyun #define VRCONF_MVDD_SHIFT 24 589*4882a593Smuzhiyun 590*4882a593Smuzhiyun #define VR_MERGED_WITH_VDDC 0 591*4882a593Smuzhiyun #define VR_SVI2_PLANE_1 1 592*4882a593Smuzhiyun #define VR_SVI2_PLANE_2 2 593*4882a593Smuzhiyun #define VR_SMIO_PATTERN_1 3 594*4882a593Smuzhiyun #define VR_SMIO_PATTERN_2 4 595*4882a593Smuzhiyun #define VR_STATIC_VOLTAGE 5 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun #define CLOCK_STRETCHER_MAX_ENTRIES 0x4 598*4882a593Smuzhiyun #define CKS_LOOKUPTable_MAX_ENTRIES 0x4 599*4882a593Smuzhiyun 600*4882a593Smuzhiyun #define CLOCK_STRETCHER_SETTING_DDT_MASK 0x01 601*4882a593Smuzhiyun #define CLOCK_STRETCHER_SETTING_DDT_SHIFT 0x0 602*4882a593Smuzhiyun #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_MASK 0x1E 603*4882a593Smuzhiyun #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_SHIFT 0x1 604*4882a593Smuzhiyun #define CLOCK_STRETCHER_SETTING_ENABLE_MASK 0x80 605*4882a593Smuzhiyun #define CLOCK_STRETCHER_SETTING_ENABLE_SHIFT 0x7 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun struct SMU_ClockStretcherDataTableEntry { 608*4882a593Smuzhiyun uint8_t minVID; 609*4882a593Smuzhiyun uint8_t maxVID; 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun uint16_t setting; 612*4882a593Smuzhiyun }; 613*4882a593Smuzhiyun typedef struct SMU_ClockStretcherDataTableEntry SMU_ClockStretcherDataTableEntry; 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun struct SMU_ClockStretcherDataTable { 616*4882a593Smuzhiyun SMU_ClockStretcherDataTableEntry ClockStretcherDataTableEntry[CLOCK_STRETCHER_MAX_ENTRIES]; 617*4882a593Smuzhiyun }; 618*4882a593Smuzhiyun typedef struct SMU_ClockStretcherDataTable SMU_ClockStretcherDataTable; 619*4882a593Smuzhiyun 620*4882a593Smuzhiyun struct SMU_CKS_LOOKUPTableEntry { 621*4882a593Smuzhiyun uint16_t minFreq; 622*4882a593Smuzhiyun uint16_t maxFreq; 623*4882a593Smuzhiyun 624*4882a593Smuzhiyun uint8_t setting; 625*4882a593Smuzhiyun uint8_t padding[3]; 626*4882a593Smuzhiyun }; 627*4882a593Smuzhiyun typedef struct SMU_CKS_LOOKUPTableEntry SMU_CKS_LOOKUPTableEntry; 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun struct SMU_CKS_LOOKUPTable { 630*4882a593Smuzhiyun SMU_CKS_LOOKUPTableEntry CKS_LOOKUPTableEntry[CKS_LOOKUPTable_MAX_ENTRIES]; 631*4882a593Smuzhiyun }; 632*4882a593Smuzhiyun typedef struct SMU_CKS_LOOKUPTable SMU_CKS_LOOKUPTable; 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun struct AgmAvfsData_t { 635*4882a593Smuzhiyun uint16_t avgPsmCount[28]; 636*4882a593Smuzhiyun uint16_t minPsmCount[28]; 637*4882a593Smuzhiyun }; 638*4882a593Smuzhiyun typedef struct AgmAvfsData_t AgmAvfsData_t; 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun enum VFT_COLUMNS { 641*4882a593Smuzhiyun SCLK0, 642*4882a593Smuzhiyun SCLK1, 643*4882a593Smuzhiyun SCLK2, 644*4882a593Smuzhiyun SCLK3, 645*4882a593Smuzhiyun SCLK4, 646*4882a593Smuzhiyun SCLK5, 647*4882a593Smuzhiyun SCLK6, 648*4882a593Smuzhiyun SCLK7, 649*4882a593Smuzhiyun 650*4882a593Smuzhiyun NUM_VFT_COLUMNS 651*4882a593Smuzhiyun }; 652*4882a593Smuzhiyun enum { 653*4882a593Smuzhiyun SCS_FUSE_T0, 654*4882a593Smuzhiyun SCS_FUSE_T1, 655*4882a593Smuzhiyun NUM_SCS_FUSE_TEMPERATURE 656*4882a593Smuzhiyun }; 657*4882a593Smuzhiyun enum { 658*4882a593Smuzhiyun SCKS_ON, 659*4882a593Smuzhiyun SCKS_OFF, 660*4882a593Smuzhiyun NUM_SCKS_STATE_TYPES 661*4882a593Smuzhiyun }; 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun #define VFT_TABLE_DEFINED 664*4882a593Smuzhiyun 665*4882a593Smuzhiyun #define TEMP_RANGE_MAXSTEPS 12 666*4882a593Smuzhiyun struct VFT_CELL_t { 667*4882a593Smuzhiyun uint16_t Voltage; 668*4882a593Smuzhiyun }; 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun typedef struct VFT_CELL_t VFT_CELL_t; 671*4882a593Smuzhiyun #ifdef SMU__FIRMWARE_SCKS_PRESENT__1 672*4882a593Smuzhiyun struct SCS_CELL_t { 673*4882a593Smuzhiyun uint16_t PsmCnt[NUM_SCKS_STATE_TYPES]; 674*4882a593Smuzhiyun }; 675*4882a593Smuzhiyun typedef struct SCS_CELL_t SCS_CELL_t; 676*4882a593Smuzhiyun #endif 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun struct VFT_TABLE_t { 679*4882a593Smuzhiyun VFT_CELL_t Cell[TEMP_RANGE_MAXSTEPS][NUM_VFT_COLUMNS]; 680*4882a593Smuzhiyun uint16_t AvfsGbv [NUM_VFT_COLUMNS]; 681*4882a593Smuzhiyun uint16_t BtcGbv [NUM_VFT_COLUMNS]; 682*4882a593Smuzhiyun int16_t Temperature [TEMP_RANGE_MAXSTEPS]; 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun #ifdef SMU__FIRMWARE_SCKS_PRESENT__1 685*4882a593Smuzhiyun SCS_CELL_t ScksCell[TEMP_RANGE_MAXSTEPS][NUM_VFT_COLUMNS]; 686*4882a593Smuzhiyun #endif 687*4882a593Smuzhiyun 688*4882a593Smuzhiyun uint8_t NumTemperatureSteps; 689*4882a593Smuzhiyun uint8_t padding[3]; 690*4882a593Smuzhiyun }; 691*4882a593Smuzhiyun typedef struct VFT_TABLE_t VFT_TABLE_t; 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun #define BTCGB_VDROOP_TABLE_MAX_ENTRIES 2 694*4882a593Smuzhiyun #define AVFSGB_VDROOP_TABLE_MAX_ENTRIES 2 695*4882a593Smuzhiyun 696*4882a593Smuzhiyun struct GB_VDROOP_TABLE_t { 697*4882a593Smuzhiyun int32_t a0; 698*4882a593Smuzhiyun int32_t a1; 699*4882a593Smuzhiyun int32_t a2; 700*4882a593Smuzhiyun uint32_t spare; 701*4882a593Smuzhiyun }; 702*4882a593Smuzhiyun typedef struct GB_VDROOP_TABLE_t GB_VDROOP_TABLE_t; 703*4882a593Smuzhiyun 704*4882a593Smuzhiyun struct SMU_QuadraticCoeffs { 705*4882a593Smuzhiyun int32_t m1; 706*4882a593Smuzhiyun int32_t b; 707*4882a593Smuzhiyun 708*4882a593Smuzhiyun int16_t m2; 709*4882a593Smuzhiyun uint8_t m1_shift; 710*4882a593Smuzhiyun uint8_t m2_shift; 711*4882a593Smuzhiyun }; 712*4882a593Smuzhiyun typedef struct SMU_QuadraticCoeffs SMU_QuadraticCoeffs; 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun struct AVFS_Margin_t { 715*4882a593Smuzhiyun VFT_CELL_t Cell[NUM_VFT_COLUMNS]; 716*4882a593Smuzhiyun }; 717*4882a593Smuzhiyun typedef struct AVFS_Margin_t AVFS_Margin_t; 718*4882a593Smuzhiyun 719*4882a593Smuzhiyun struct AVFS_CksOff_Gbv_t { 720*4882a593Smuzhiyun VFT_CELL_t Cell[NUM_VFT_COLUMNS]; 721*4882a593Smuzhiyun }; 722*4882a593Smuzhiyun typedef struct AVFS_CksOff_Gbv_t AVFS_CksOff_Gbv_t; 723*4882a593Smuzhiyun 724*4882a593Smuzhiyun struct AVFS_CksOff_AvfsGbv_t { 725*4882a593Smuzhiyun VFT_CELL_t Cell[NUM_VFT_COLUMNS]; 726*4882a593Smuzhiyun }; 727*4882a593Smuzhiyun typedef struct AVFS_CksOff_AvfsGbv_t AVFS_CksOff_AvfsGbv_t; 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun struct AVFS_CksOff_BtcGbv_t { 730*4882a593Smuzhiyun VFT_CELL_t Cell[NUM_VFT_COLUMNS]; 731*4882a593Smuzhiyun }; 732*4882a593Smuzhiyun typedef struct AVFS_CksOff_BtcGbv_t AVFS_CksOff_BtcGbv_t; 733*4882a593Smuzhiyun 734*4882a593Smuzhiyun struct AVFS_meanNsigma_t { 735*4882a593Smuzhiyun uint32_t Aconstant[3]; 736*4882a593Smuzhiyun uint16_t DC_tol_sigma; 737*4882a593Smuzhiyun uint16_t Platform_mean; 738*4882a593Smuzhiyun uint16_t Platform_sigma; 739*4882a593Smuzhiyun uint16_t PSM_Age_CompFactor; 740*4882a593Smuzhiyun uint8_t Static_Voltage_Offset[NUM_VFT_COLUMNS]; 741*4882a593Smuzhiyun }; 742*4882a593Smuzhiyun typedef struct AVFS_meanNsigma_t AVFS_meanNsigma_t; 743*4882a593Smuzhiyun 744*4882a593Smuzhiyun struct AVFS_Sclk_Offset_t { 745*4882a593Smuzhiyun uint16_t Sclk_Offset[8]; 746*4882a593Smuzhiyun }; 747*4882a593Smuzhiyun typedef struct AVFS_Sclk_Offset_t AVFS_Sclk_Offset_t; 748*4882a593Smuzhiyun 749*4882a593Smuzhiyun struct Power_Sharing_t { 750*4882a593Smuzhiyun uint32_t EnergyCounter; 751*4882a593Smuzhiyun uint32_t EngeryThreshold; 752*4882a593Smuzhiyun uint64_t AM_SCLK_CNT; 753*4882a593Smuzhiyun uint64_t AM_0_BUSY_CNT; 754*4882a593Smuzhiyun }; 755*4882a593Smuzhiyun typedef struct Power_Sharing_t Power_Sharing_t; 756*4882a593Smuzhiyun 757*4882a593Smuzhiyun 758*4882a593Smuzhiyun #endif 759*4882a593Smuzhiyun 760*4882a593Smuzhiyun 761