xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/pm/inc/smu74.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2014 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #ifndef SMU74_H
26*4882a593Smuzhiyun #define SMU74_H
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #pragma pack(push, 1)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define SMU__DGPU_ONLY
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define SMU__NUM_SCLK_DPM_STATE  8
33*4882a593Smuzhiyun #define SMU__NUM_MCLK_DPM_LEVELS 4
34*4882a593Smuzhiyun #define SMU__NUM_LCLK_DPM_LEVELS 8
35*4882a593Smuzhiyun #define SMU__NUM_PCIE_DPM_LEVELS 8
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define EXP_M1  35
38*4882a593Smuzhiyun #define EXP_M2  92821
39*4882a593Smuzhiyun #define EXP_B   66629747
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define EXP_M1_1  365
42*4882a593Smuzhiyun #define EXP_M2_1  658700
43*4882a593Smuzhiyun #define EXP_B_1   305506134
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define EXP_M1_2  189
46*4882a593Smuzhiyun #define EXP_M2_2  379692
47*4882a593Smuzhiyun #define EXP_B_2   194609469
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define EXP_M1_3  99
50*4882a593Smuzhiyun #define EXP_M2_3  217915
51*4882a593Smuzhiyun #define EXP_B_3   122255994
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define EXP_M1_4  51
54*4882a593Smuzhiyun #define EXP_M2_4  122643
55*4882a593Smuzhiyun #define EXP_B_4   74893384
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define EXP_M1_5  423
58*4882a593Smuzhiyun #define EXP_M2_5  1103326
59*4882a593Smuzhiyun #define EXP_B_5   728122621
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun enum SID_OPTION {
62*4882a593Smuzhiyun 	SID_OPTION_HI,
63*4882a593Smuzhiyun 	SID_OPTION_LO,
64*4882a593Smuzhiyun 	SID_OPTION_COUNT
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun enum Poly3rdOrderCoeff {
68*4882a593Smuzhiyun 	LEAKAGE_TEMPERATURE_SCALAR,
69*4882a593Smuzhiyun 	LEAKAGE_VOLTAGE_SCALAR,
70*4882a593Smuzhiyun 	DYNAMIC_VOLTAGE_SCALAR,
71*4882a593Smuzhiyun 	POLY_3RD_ORDER_COUNT
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun struct SMU7_Poly3rdOrder_Data {
75*4882a593Smuzhiyun 	int32_t a;
76*4882a593Smuzhiyun 	int32_t b;
77*4882a593Smuzhiyun 	int32_t c;
78*4882a593Smuzhiyun 	int32_t d;
79*4882a593Smuzhiyun 	uint8_t a_shift;
80*4882a593Smuzhiyun 	uint8_t b_shift;
81*4882a593Smuzhiyun 	uint8_t c_shift;
82*4882a593Smuzhiyun 	uint8_t x_shift;
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun typedef struct SMU7_Poly3rdOrder_Data SMU7_Poly3rdOrder_Data;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun struct Power_Calculator_Data {
88*4882a593Smuzhiyun 	uint16_t NoLoadVoltage;
89*4882a593Smuzhiyun 	uint16_t LoadVoltage;
90*4882a593Smuzhiyun 	uint16_t Resistance;
91*4882a593Smuzhiyun 	uint16_t Temperature;
92*4882a593Smuzhiyun 	uint16_t BaseLeakage;
93*4882a593Smuzhiyun 	uint16_t LkgTempScalar;
94*4882a593Smuzhiyun 	uint16_t LkgVoltScalar;
95*4882a593Smuzhiyun 	uint16_t LkgAreaScalar;
96*4882a593Smuzhiyun 	uint16_t LkgPower;
97*4882a593Smuzhiyun 	uint16_t DynVoltScalar;
98*4882a593Smuzhiyun 	uint32_t Cac;
99*4882a593Smuzhiyun 	uint32_t DynPower;
100*4882a593Smuzhiyun 	uint32_t TotalCurrent;
101*4882a593Smuzhiyun 	uint32_t TotalPower;
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun typedef struct Power_Calculator_Data PowerCalculatorData_t;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun struct Gc_Cac_Weight_Data {
107*4882a593Smuzhiyun 	uint8_t index;
108*4882a593Smuzhiyun 	uint32_t value;
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun typedef struct Gc_Cac_Weight_Data GcCacWeight_Data;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun typedef struct {
115*4882a593Smuzhiyun 	uint32_t high;
116*4882a593Smuzhiyun 	uint32_t low;
117*4882a593Smuzhiyun } data_64_t;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun typedef struct {
120*4882a593Smuzhiyun 	data_64_t high;
121*4882a593Smuzhiyun 	data_64_t low;
122*4882a593Smuzhiyun } data_128_t;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define SMU7_CONTEXT_ID_SMC        1
125*4882a593Smuzhiyun #define SMU7_CONTEXT_ID_VBIOS      2
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define SMU74_MAX_LEVELS_VDDC            16
128*4882a593Smuzhiyun #define SMU74_MAX_LEVELS_VDDGFX          16
129*4882a593Smuzhiyun #define SMU74_MAX_LEVELS_VDDCI           8
130*4882a593Smuzhiyun #define SMU74_MAX_LEVELS_MVDD            4
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define SMU_MAX_SMIO_LEVELS              4
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define SMU74_MAX_LEVELS_GRAPHICS        SMU__NUM_SCLK_DPM_STATE   /* SCLK + SQ DPM + ULV */
135*4882a593Smuzhiyun #define SMU74_MAX_LEVELS_MEMORY          SMU__NUM_MCLK_DPM_LEVELS   /* MCLK Levels DPM */
136*4882a593Smuzhiyun #define SMU74_MAX_LEVELS_GIO             SMU__NUM_LCLK_DPM_LEVELS  /* LCLK Levels */
137*4882a593Smuzhiyun #define SMU74_MAX_LEVELS_LINK            SMU__NUM_PCIE_DPM_LEVELS  /* PCIe speed and number of lanes */
138*4882a593Smuzhiyun #define SMU74_MAX_LEVELS_UVD             8   /* VCLK/DCLK levels for UVD */
139*4882a593Smuzhiyun #define SMU74_MAX_LEVELS_VCE             8   /* ECLK levels for VCE */
140*4882a593Smuzhiyun #define SMU74_MAX_LEVELS_ACP             8   /* ACLK levels for ACP */
141*4882a593Smuzhiyun #define SMU74_MAX_LEVELS_SAMU            8   /* SAMCLK levels for SAMU */
142*4882a593Smuzhiyun #define SMU74_MAX_ENTRIES_SMIO           32  /* Number of entries in SMIO table */
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define DPM_NO_LIMIT 0
145*4882a593Smuzhiyun #define DPM_NO_UP 1
146*4882a593Smuzhiyun #define DPM_GO_DOWN 2
147*4882a593Smuzhiyun #define DPM_GO_UP 3
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define SMU7_FIRST_DPM_GRAPHICS_LEVEL    0
150*4882a593Smuzhiyun #define SMU7_FIRST_DPM_MEMORY_LEVEL      0
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define GPIO_CLAMP_MODE_VRHOT      1
153*4882a593Smuzhiyun #define GPIO_CLAMP_MODE_THERM      2
154*4882a593Smuzhiyun #define GPIO_CLAMP_MODE_DC         4
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define SCRATCH_B_TARG_PCIE_INDEX_SHIFT 0
157*4882a593Smuzhiyun #define SCRATCH_B_TARG_PCIE_INDEX_MASK  (0x7<<SCRATCH_B_TARG_PCIE_INDEX_SHIFT)
158*4882a593Smuzhiyun #define SCRATCH_B_CURR_PCIE_INDEX_SHIFT 3
159*4882a593Smuzhiyun #define SCRATCH_B_CURR_PCIE_INDEX_MASK  (0x7<<SCRATCH_B_CURR_PCIE_INDEX_SHIFT)
160*4882a593Smuzhiyun #define SCRATCH_B_TARG_UVD_INDEX_SHIFT  6
161*4882a593Smuzhiyun #define SCRATCH_B_TARG_UVD_INDEX_MASK   (0x7<<SCRATCH_B_TARG_UVD_INDEX_SHIFT)
162*4882a593Smuzhiyun #define SCRATCH_B_CURR_UVD_INDEX_SHIFT  9
163*4882a593Smuzhiyun #define SCRATCH_B_CURR_UVD_INDEX_MASK   (0x7<<SCRATCH_B_CURR_UVD_INDEX_SHIFT)
164*4882a593Smuzhiyun #define SCRATCH_B_TARG_VCE_INDEX_SHIFT  12
165*4882a593Smuzhiyun #define SCRATCH_B_TARG_VCE_INDEX_MASK   (0x7<<SCRATCH_B_TARG_VCE_INDEX_SHIFT)
166*4882a593Smuzhiyun #define SCRATCH_B_CURR_VCE_INDEX_SHIFT  15
167*4882a593Smuzhiyun #define SCRATCH_B_CURR_VCE_INDEX_MASK   (0x7<<SCRATCH_B_CURR_VCE_INDEX_SHIFT)
168*4882a593Smuzhiyun #define SCRATCH_B_TARG_ACP_INDEX_SHIFT  18
169*4882a593Smuzhiyun #define SCRATCH_B_TARG_ACP_INDEX_MASK   (0x7<<SCRATCH_B_TARG_ACP_INDEX_SHIFT)
170*4882a593Smuzhiyun #define SCRATCH_B_CURR_ACP_INDEX_SHIFT  21
171*4882a593Smuzhiyun #define SCRATCH_B_CURR_ACP_INDEX_MASK   (0x7<<SCRATCH_B_CURR_ACP_INDEX_SHIFT)
172*4882a593Smuzhiyun #define SCRATCH_B_TARG_SAMU_INDEX_SHIFT 24
173*4882a593Smuzhiyun #define SCRATCH_B_TARG_SAMU_INDEX_MASK  (0x7<<SCRATCH_B_TARG_SAMU_INDEX_SHIFT)
174*4882a593Smuzhiyun #define SCRATCH_B_CURR_SAMU_INDEX_SHIFT 27
175*4882a593Smuzhiyun #define SCRATCH_B_CURR_SAMU_INDEX_MASK  (0x7<<SCRATCH_B_CURR_SAMU_INDEX_SHIFT)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /* Virtualization Defines */
178*4882a593Smuzhiyun #define CG_XDMA_MASK  0x1
179*4882a593Smuzhiyun #define CG_XDMA_SHIFT 0
180*4882a593Smuzhiyun #define CG_UVD_MASK   0x2
181*4882a593Smuzhiyun #define CG_UVD_SHIFT  1
182*4882a593Smuzhiyun #define CG_VCE_MASK   0x4
183*4882a593Smuzhiyun #define CG_VCE_SHIFT  2
184*4882a593Smuzhiyun #define CG_SAMU_MASK  0x8
185*4882a593Smuzhiyun #define CG_SAMU_SHIFT 3
186*4882a593Smuzhiyun #define CG_GFX_MASK   0x10
187*4882a593Smuzhiyun #define CG_GFX_SHIFT  4
188*4882a593Smuzhiyun #define CG_SDMA_MASK  0x20
189*4882a593Smuzhiyun #define CG_SDMA_SHIFT 5
190*4882a593Smuzhiyun #define CG_HDP_MASK   0x40
191*4882a593Smuzhiyun #define CG_HDP_SHIFT  6
192*4882a593Smuzhiyun #define CG_MC_MASK    0x80
193*4882a593Smuzhiyun #define CG_MC_SHIFT   7
194*4882a593Smuzhiyun #define CG_DRM_MASK   0x100
195*4882a593Smuzhiyun #define CG_DRM_SHIFT  8
196*4882a593Smuzhiyun #define CG_ROM_MASK   0x200
197*4882a593Smuzhiyun #define CG_ROM_SHIFT  9
198*4882a593Smuzhiyun #define CG_BIF_MASK   0x400
199*4882a593Smuzhiyun #define CG_BIF_SHIFT  10
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define SMU74_DTE_ITERATIONS 5
203*4882a593Smuzhiyun #define SMU74_DTE_SOURCES 3
204*4882a593Smuzhiyun #define SMU74_DTE_SINKS 1
205*4882a593Smuzhiyun #define SMU74_NUM_CPU_TES 0
206*4882a593Smuzhiyun #define SMU74_NUM_GPU_TES 1
207*4882a593Smuzhiyun #define SMU74_NUM_NON_TES 2
208*4882a593Smuzhiyun #define SMU74_DTE_FAN_SCALAR_MIN 0x100
209*4882a593Smuzhiyun #define SMU74_DTE_FAN_SCALAR_MAX 0x166
210*4882a593Smuzhiyun #define SMU74_DTE_FAN_TEMP_MAX 93
211*4882a593Smuzhiyun #define SMU74_DTE_FAN_TEMP_MIN 83
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #if defined SMU__FUSION_ONLY
215*4882a593Smuzhiyun #define SMU7_DTE_ITERATIONS 5
216*4882a593Smuzhiyun #define SMU7_DTE_SOURCES 5
217*4882a593Smuzhiyun #define SMU7_DTE_SINKS 3
218*4882a593Smuzhiyun #define SMU7_NUM_CPU_TES 2
219*4882a593Smuzhiyun #define SMU7_NUM_GPU_TES 1
220*4882a593Smuzhiyun #define SMU7_NUM_NON_TES 2
221*4882a593Smuzhiyun #endif
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun struct SMU7_HystController_Data {
224*4882a593Smuzhiyun 	uint8_t waterfall_up;
225*4882a593Smuzhiyun 	uint8_t waterfall_down;
226*4882a593Smuzhiyun 	uint8_t waterfall_limit;
227*4882a593Smuzhiyun 	uint8_t spare;
228*4882a593Smuzhiyun 	uint16_t release_cnt;
229*4882a593Smuzhiyun 	uint16_t release_limit;
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun typedef struct SMU7_HystController_Data SMU7_HystController_Data;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun struct SMU74_PIDController {
235*4882a593Smuzhiyun 	uint32_t Ki;
236*4882a593Smuzhiyun 	int32_t LFWindupUpperLim;
237*4882a593Smuzhiyun 	int32_t LFWindupLowerLim;
238*4882a593Smuzhiyun 	uint32_t StatePrecision;
239*4882a593Smuzhiyun 	uint32_t LfPrecision;
240*4882a593Smuzhiyun 	uint32_t LfOffset;
241*4882a593Smuzhiyun 	uint32_t MaxState;
242*4882a593Smuzhiyun 	uint32_t MaxLfFraction;
243*4882a593Smuzhiyun 	uint32_t StateShift;
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun typedef struct SMU74_PIDController SMU74_PIDController;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun struct SMU7_LocalDpmScoreboard {
249*4882a593Smuzhiyun 	uint32_t PercentageBusy;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	int32_t  PIDError;
252*4882a593Smuzhiyun 	int32_t  PIDIntegral;
253*4882a593Smuzhiyun 	int32_t  PIDOutput;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	uint32_t SigmaDeltaAccum;
256*4882a593Smuzhiyun 	uint32_t SigmaDeltaOutput;
257*4882a593Smuzhiyun 	uint32_t SigmaDeltaLevel;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	uint32_t UtilizationSetpoint;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	uint8_t  TdpClampMode;
262*4882a593Smuzhiyun 	uint8_t  TdcClampMode;
263*4882a593Smuzhiyun 	uint8_t  ThermClampMode;
264*4882a593Smuzhiyun 	uint8_t  VoltageBusy;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	int8_t   CurrLevel;
267*4882a593Smuzhiyun 	int8_t   TargLevel;
268*4882a593Smuzhiyun 	uint8_t  LevelChangeInProgress;
269*4882a593Smuzhiyun 	uint8_t  UpHyst;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	uint8_t  DownHyst;
272*4882a593Smuzhiyun 	uint8_t  VoltageDownHyst;
273*4882a593Smuzhiyun 	uint8_t  DpmEnable;
274*4882a593Smuzhiyun 	uint8_t  DpmRunning;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	uint8_t  DpmForce;
277*4882a593Smuzhiyun 	uint8_t  DpmForceLevel;
278*4882a593Smuzhiyun 	uint8_t  DisplayWatermark;
279*4882a593Smuzhiyun 	uint8_t  McArbIndex;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	uint32_t MinimumPerfSclk;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	uint8_t  AcpiReq;
284*4882a593Smuzhiyun 	uint8_t  AcpiAck;
285*4882a593Smuzhiyun 	uint8_t  GfxClkSlow;
286*4882a593Smuzhiyun 	uint8_t  GpioClampMode;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	uint8_t  spare2;
289*4882a593Smuzhiyun 	uint8_t  EnabledLevelsChange;
290*4882a593Smuzhiyun 	uint8_t  DteClampMode;
291*4882a593Smuzhiyun 	uint8_t  FpsClampMode;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	uint16_t LevelResidencyCounters[SMU74_MAX_LEVELS_GRAPHICS];
294*4882a593Smuzhiyun 	uint16_t LevelSwitchCounters[SMU74_MAX_LEVELS_GRAPHICS];
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	void     (*TargetStateCalculator)(uint8_t);
297*4882a593Smuzhiyun 	void     (*SavedTargetStateCalculator)(uint8_t);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	uint16_t AutoDpmInterval;
300*4882a593Smuzhiyun 	uint16_t AutoDpmRange;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	uint8_t  FpsEnabled;
303*4882a593Smuzhiyun 	uint8_t  MaxPerfLevel;
304*4882a593Smuzhiyun 	uint8_t  AllowLowClkInterruptToHost;
305*4882a593Smuzhiyun 	uint8_t  FpsRunning;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	uint32_t MaxAllowedFrequency;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	uint32_t FilteredSclkFrequency;
310*4882a593Smuzhiyun 	uint32_t LastSclkFrequency;
311*4882a593Smuzhiyun 	uint32_t FilteredSclkFrequencyCnt;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	uint8_t MinPerfLevel;
314*4882a593Smuzhiyun 	uint8_t padding[3];
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	uint16_t FpsAlpha;
317*4882a593Smuzhiyun 	uint16_t DeltaTime;
318*4882a593Smuzhiyun 	uint32_t CurrentFps;
319*4882a593Smuzhiyun 	uint32_t FilteredFps;
320*4882a593Smuzhiyun 	uint32_t FrameCount;
321*4882a593Smuzhiyun 	uint32_t FrameCountLast;
322*4882a593Smuzhiyun 	uint16_t FpsTargetScalar;
323*4882a593Smuzhiyun 	uint16_t FpsWaterfallLimitScalar;
324*4882a593Smuzhiyun 	uint16_t FpsAlphaScalar;
325*4882a593Smuzhiyun 	uint16_t spare8;
326*4882a593Smuzhiyun 	SMU7_HystController_Data HystControllerData;
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun typedef struct SMU7_LocalDpmScoreboard SMU7_LocalDpmScoreboard;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun #define SMU7_MAX_VOLTAGE_CLIENTS 12
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun typedef uint8_t (*VoltageChangeHandler_t)(uint16_t, uint8_t);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun #define VDDC_MASK    0x00007FFF
336*4882a593Smuzhiyun #define VDDC_SHIFT   0
337*4882a593Smuzhiyun #define VDDCI_MASK   0x3FFF8000
338*4882a593Smuzhiyun #define VDDCI_SHIFT  15
339*4882a593Smuzhiyun #define PHASES_MASK  0xC0000000
340*4882a593Smuzhiyun #define PHASES_SHIFT 30
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun typedef uint32_t SMU_VoltageLevel;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun struct SMU7_VoltageScoreboard {
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	SMU_VoltageLevel TargetVoltage;
347*4882a593Smuzhiyun 	uint16_t MaxVid;
348*4882a593Smuzhiyun 	uint8_t  HighestVidOffset;
349*4882a593Smuzhiyun 	uint8_t  CurrentVidOffset;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	uint16_t CurrentVddc;
352*4882a593Smuzhiyun 	uint16_t CurrentVddci;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	uint8_t  ControllerBusy;
356*4882a593Smuzhiyun 	uint8_t  CurrentVid;
357*4882a593Smuzhiyun 	uint8_t  CurrentVddciVid;
358*4882a593Smuzhiyun 	uint8_t  padding;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	SMU_VoltageLevel RequestedVoltage[SMU7_MAX_VOLTAGE_CLIENTS];
361*4882a593Smuzhiyun 	SMU_VoltageLevel TargetVoltageState;
362*4882a593Smuzhiyun 	uint8_t  EnabledRequest[SMU7_MAX_VOLTAGE_CLIENTS];
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	uint8_t  padding2;
365*4882a593Smuzhiyun 	uint8_t  padding3;
366*4882a593Smuzhiyun 	uint8_t  ControllerEnable;
367*4882a593Smuzhiyun 	uint8_t  ControllerRunning;
368*4882a593Smuzhiyun 	uint16_t CurrentStdVoltageHiSidd;
369*4882a593Smuzhiyun 	uint16_t CurrentStdVoltageLoSidd;
370*4882a593Smuzhiyun 	uint8_t  OverrideVoltage;
371*4882a593Smuzhiyun 	uint8_t  padding4;
372*4882a593Smuzhiyun 	uint8_t  padding5;
373*4882a593Smuzhiyun 	uint8_t  CurrentPhases;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	VoltageChangeHandler_t ChangeVddc;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	VoltageChangeHandler_t ChangeVddci;
378*4882a593Smuzhiyun 	VoltageChangeHandler_t ChangePhase;
379*4882a593Smuzhiyun 	VoltageChangeHandler_t ChangeMvdd;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	VoltageChangeHandler_t functionLinks[6];
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	uint16_t *VddcFollower1;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	int16_t  Driver_OD_RequestedVidOffset1;
386*4882a593Smuzhiyun 	int16_t  Driver_OD_RequestedVidOffset2;
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun typedef struct SMU7_VoltageScoreboard SMU7_VoltageScoreboard;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun #define SMU7_MAX_PCIE_LINK_SPEEDS 3 /* 0:Gen1 1:Gen2 2:Gen3 */
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun struct SMU7_PCIeLinkSpeedScoreboard {
394*4882a593Smuzhiyun 	uint8_t     DpmEnable;
395*4882a593Smuzhiyun 	uint8_t     DpmRunning;
396*4882a593Smuzhiyun 	uint8_t     DpmForce;
397*4882a593Smuzhiyun 	uint8_t     DpmForceLevel;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	uint8_t     CurrentLinkSpeed;
400*4882a593Smuzhiyun 	uint8_t     EnabledLevelsChange;
401*4882a593Smuzhiyun 	uint16_t    AutoDpmInterval;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	uint16_t    AutoDpmRange;
404*4882a593Smuzhiyun 	uint16_t    AutoDpmCount;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	uint8_t     DpmMode;
407*4882a593Smuzhiyun 	uint8_t     AcpiReq;
408*4882a593Smuzhiyun 	uint8_t     AcpiAck;
409*4882a593Smuzhiyun 	uint8_t     CurrentLinkLevel;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun typedef struct SMU7_PCIeLinkSpeedScoreboard SMU7_PCIeLinkSpeedScoreboard;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun #define SMU7_LKGE_LUT_NUM_OF_TEMP_ENTRIES 16
416*4882a593Smuzhiyun #define SMU7_LKGE_LUT_NUM_OF_VOLT_ENTRIES 16
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun #define SMU7_SCALE_I  7
419*4882a593Smuzhiyun #define SMU7_SCALE_R 12
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun struct SMU7_PowerScoreboard {
422*4882a593Smuzhiyun 	PowerCalculatorData_t VddcPowerData[SID_OPTION_COUNT];
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	uint32_t TotalGpuPower;
425*4882a593Smuzhiyun 	uint32_t TdcCurrent;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	uint16_t   VddciTotalPower;
428*4882a593Smuzhiyun 	uint16_t   sparesasfsdfd;
429*4882a593Smuzhiyun 	uint16_t   Vddr1Power;
430*4882a593Smuzhiyun 	uint16_t   RocPower;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	uint16_t   CalcMeasPowerBlend;
433*4882a593Smuzhiyun 	uint8_t    SidOptionPower;
434*4882a593Smuzhiyun 	uint8_t    SidOptionCurrent;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	uint32_t   WinTime;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	uint16_t Telemetry_1_slope;
439*4882a593Smuzhiyun 	uint16_t Telemetry_2_slope;
440*4882a593Smuzhiyun 	int32_t Telemetry_1_offset;
441*4882a593Smuzhiyun 	int32_t Telemetry_2_offset;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	uint32_t VddcCurrentTelemetry;
444*4882a593Smuzhiyun 	uint32_t VddGfxCurrentTelemetry;
445*4882a593Smuzhiyun 	uint32_t VddcPowerTelemetry;
446*4882a593Smuzhiyun 	uint32_t VddGfxPowerTelemetry;
447*4882a593Smuzhiyun 	uint32_t VddciPowerTelemetry;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	uint32_t VddcPower;
450*4882a593Smuzhiyun 	uint32_t VddGfxPower;
451*4882a593Smuzhiyun 	uint32_t VddciPower;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	uint32_t TelemetryCurrent[2];
454*4882a593Smuzhiyun 	uint32_t TelemetryVoltage[2];
455*4882a593Smuzhiyun 	uint32_t TelemetryPower[2];
456*4882a593Smuzhiyun };
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun typedef struct SMU7_PowerScoreboard SMU7_PowerScoreboard;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun struct SMU7_ThermalScoreboard {
461*4882a593Smuzhiyun 	int16_t  GpuLimit;
462*4882a593Smuzhiyun 	int16_t  GpuHyst;
463*4882a593Smuzhiyun 	uint16_t CurrGnbTemp;
464*4882a593Smuzhiyun 	uint16_t FilteredGnbTemp;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	uint8_t  ControllerEnable;
467*4882a593Smuzhiyun 	uint8_t  ControllerRunning;
468*4882a593Smuzhiyun 	uint8_t  AutoTmonCalInterval;
469*4882a593Smuzhiyun 	uint8_t  AutoTmonCalEnable;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	uint8_t  ThermalDpmEnabled;
472*4882a593Smuzhiyun 	uint8_t  SclkEnabledMask;
473*4882a593Smuzhiyun 	uint8_t  spare[2];
474*4882a593Smuzhiyun 	int32_t  temperature_gradient;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	SMU7_HystController_Data HystControllerData;
477*4882a593Smuzhiyun 	int32_t  WeightedSensorTemperature;
478*4882a593Smuzhiyun 	uint16_t TemperatureLimit[SMU74_MAX_LEVELS_GRAPHICS];
479*4882a593Smuzhiyun 	uint32_t Alpha;
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun typedef struct SMU7_ThermalScoreboard SMU7_ThermalScoreboard;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun #define SMU7_SCLK_DPM_CONFIG_MASK                        0x01
485*4882a593Smuzhiyun #define SMU7_VOLTAGE_CONTROLLER_CONFIG_MASK              0x02
486*4882a593Smuzhiyun #define SMU7_THERMAL_CONTROLLER_CONFIG_MASK              0x04
487*4882a593Smuzhiyun #define SMU7_MCLK_DPM_CONFIG_MASK                        0x08
488*4882a593Smuzhiyun #define SMU7_UVD_DPM_CONFIG_MASK                         0x10
489*4882a593Smuzhiyun #define SMU7_VCE_DPM_CONFIG_MASK                         0x20
490*4882a593Smuzhiyun #define SMU7_ACP_DPM_CONFIG_MASK                         0x40
491*4882a593Smuzhiyun #define SMU7_SAMU_DPM_CONFIG_MASK                        0x80
492*4882a593Smuzhiyun #define SMU7_PCIEGEN_DPM_CONFIG_MASK                    0x100
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun #define SMU7_ACP_MCLK_HANDSHAKE_DISABLE                  0x00000001
495*4882a593Smuzhiyun #define SMU7_ACP_SCLK_HANDSHAKE_DISABLE                  0x00000002
496*4882a593Smuzhiyun #define SMU7_UVD_MCLK_HANDSHAKE_DISABLE                  0x00000100
497*4882a593Smuzhiyun #define SMU7_UVD_SCLK_HANDSHAKE_DISABLE                  0x00000200
498*4882a593Smuzhiyun #define SMU7_VCE_MCLK_HANDSHAKE_DISABLE                  0x00010000
499*4882a593Smuzhiyun #define SMU7_VCE_SCLK_HANDSHAKE_DISABLE                  0x00020000
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun /* All 'soft registers' should be uint32_t. */
502*4882a593Smuzhiyun struct SMU74_SoftRegisters {
503*4882a593Smuzhiyun 	uint32_t        RefClockFrequency;
504*4882a593Smuzhiyun 	uint32_t        PmTimerPeriod;
505*4882a593Smuzhiyun 	uint32_t        FeatureEnables;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	uint32_t        PreVBlankGap;
508*4882a593Smuzhiyun 	uint32_t        VBlankTimeout;
509*4882a593Smuzhiyun 	uint32_t        TrainTimeGap;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	uint32_t        MvddSwitchTime;
512*4882a593Smuzhiyun 	uint32_t        LongestAcpiTrainTime;
513*4882a593Smuzhiyun 	uint32_t        AcpiDelay;
514*4882a593Smuzhiyun 	uint32_t        G5TrainTime;
515*4882a593Smuzhiyun 	uint32_t        DelayMpllPwron;
516*4882a593Smuzhiyun 	uint32_t        VoltageChangeTimeout;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	uint32_t        HandshakeDisables;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	uint8_t         DisplayPhy1Config;
521*4882a593Smuzhiyun 	uint8_t         DisplayPhy2Config;
522*4882a593Smuzhiyun 	uint8_t         DisplayPhy3Config;
523*4882a593Smuzhiyun 	uint8_t         DisplayPhy4Config;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	uint8_t         DisplayPhy5Config;
526*4882a593Smuzhiyun 	uint8_t         DisplayPhy6Config;
527*4882a593Smuzhiyun 	uint8_t         DisplayPhy7Config;
528*4882a593Smuzhiyun 	uint8_t         DisplayPhy8Config;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	uint32_t        AverageGraphicsActivity;
531*4882a593Smuzhiyun 	uint32_t        AverageMemoryActivity;
532*4882a593Smuzhiyun 	uint32_t        AverageGioActivity;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	uint8_t         SClkDpmEnabledLevels;
535*4882a593Smuzhiyun 	uint8_t         MClkDpmEnabledLevels;
536*4882a593Smuzhiyun 	uint8_t         LClkDpmEnabledLevels;
537*4882a593Smuzhiyun 	uint8_t         PCIeDpmEnabledLevels;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	uint8_t         UVDDpmEnabledLevels;
540*4882a593Smuzhiyun 	uint8_t         SAMUDpmEnabledLevels;
541*4882a593Smuzhiyun 	uint8_t         ACPDpmEnabledLevels;
542*4882a593Smuzhiyun 	uint8_t         VCEDpmEnabledLevels;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	uint32_t        DRAM_LOG_ADDR_H;
545*4882a593Smuzhiyun 	uint32_t        DRAM_LOG_ADDR_L;
546*4882a593Smuzhiyun 	uint32_t        DRAM_LOG_PHY_ADDR_H;
547*4882a593Smuzhiyun 	uint32_t        DRAM_LOG_PHY_ADDR_L;
548*4882a593Smuzhiyun 	uint32_t        DRAM_LOG_BUFF_SIZE;
549*4882a593Smuzhiyun 	uint32_t        UlvEnterCount;
550*4882a593Smuzhiyun 	uint32_t        UlvTime;
551*4882a593Smuzhiyun 	uint32_t        UcodeLoadStatus;
552*4882a593Smuzhiyun 	uint32_t        AllowMvddSwitch;
553*4882a593Smuzhiyun 	uint8_t         Activity_Weight;
554*4882a593Smuzhiyun 	uint8_t         Reserved8[3];
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun typedef struct SMU74_SoftRegisters SMU74_SoftRegisters;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun struct SMU74_Firmware_Header {
560*4882a593Smuzhiyun 	uint32_t Digest[5];
561*4882a593Smuzhiyun 	uint32_t Version;
562*4882a593Smuzhiyun 	uint32_t HeaderSize;
563*4882a593Smuzhiyun 	uint32_t Flags;
564*4882a593Smuzhiyun 	uint32_t EntryPoint;
565*4882a593Smuzhiyun 	uint32_t CodeSize;
566*4882a593Smuzhiyun 	uint32_t ImageSize;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	uint32_t Rtos;
569*4882a593Smuzhiyun 	uint32_t SoftRegisters;
570*4882a593Smuzhiyun 	uint32_t DpmTable;
571*4882a593Smuzhiyun 	uint32_t FanTable;
572*4882a593Smuzhiyun 	uint32_t CacConfigTable;
573*4882a593Smuzhiyun 	uint32_t CacStatusTable;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	uint32_t mcRegisterTable;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	uint32_t mcArbDramTimingTable;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	uint32_t PmFuseTable;
580*4882a593Smuzhiyun 	uint32_t Globals;
581*4882a593Smuzhiyun 	uint32_t ClockStretcherTable;
582*4882a593Smuzhiyun 	uint32_t VftTable;
583*4882a593Smuzhiyun 	uint32_t Reserved1;
584*4882a593Smuzhiyun 	uint32_t AvfsTable;
585*4882a593Smuzhiyun 	uint32_t AvfsCksOffGbvTable;
586*4882a593Smuzhiyun 	uint32_t AvfsMeanNSigma;
587*4882a593Smuzhiyun 	uint32_t AvfsSclkOffsetTable;
588*4882a593Smuzhiyun 	uint32_t Reserved[16];
589*4882a593Smuzhiyun 	uint32_t Signature;
590*4882a593Smuzhiyun };
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun typedef struct SMU74_Firmware_Header SMU74_Firmware_Header;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun #define SMU7_FIRMWARE_HEADER_LOCATION 0x20000
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun enum  DisplayConfig {
597*4882a593Smuzhiyun 	PowerDown = 1,
598*4882a593Smuzhiyun 	DP54x4,
599*4882a593Smuzhiyun 	DP54x2,
600*4882a593Smuzhiyun 	DP54x1,
601*4882a593Smuzhiyun 	DP27x4,
602*4882a593Smuzhiyun 	DP27x2,
603*4882a593Smuzhiyun 	DP27x1,
604*4882a593Smuzhiyun 	HDMI297,
605*4882a593Smuzhiyun 	HDMI162,
606*4882a593Smuzhiyun 	LVDS,
607*4882a593Smuzhiyun 	DP324x4,
608*4882a593Smuzhiyun 	DP324x2,
609*4882a593Smuzhiyun 	DP324x1
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun #define MC_BLOCK_COUNT 1
614*4882a593Smuzhiyun #define CPL_BLOCK_COUNT 5
615*4882a593Smuzhiyun #define SE_BLOCK_COUNT 15
616*4882a593Smuzhiyun #define GC_BLOCK_COUNT 24
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun struct SMU7_Local_Cac {
619*4882a593Smuzhiyun 	uint8_t BlockId;
620*4882a593Smuzhiyun 	uint8_t SignalId;
621*4882a593Smuzhiyun 	uint8_t Threshold;
622*4882a593Smuzhiyun 	uint8_t Padding;
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun typedef struct SMU7_Local_Cac SMU7_Local_Cac;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun struct SMU7_Local_Cac_Table {
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	SMU7_Local_Cac CplLocalCac[CPL_BLOCK_COUNT];
630*4882a593Smuzhiyun 	SMU7_Local_Cac McLocalCac[MC_BLOCK_COUNT];
631*4882a593Smuzhiyun 	SMU7_Local_Cac SeLocalCac[SE_BLOCK_COUNT];
632*4882a593Smuzhiyun 	SMU7_Local_Cac GcLocalCac[GC_BLOCK_COUNT];
633*4882a593Smuzhiyun };
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun typedef struct SMU7_Local_Cac_Table SMU7_Local_Cac_Table;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun #pragma pack(pop)
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun /* Description of Clock Gating bitmask for Tonga:
640*4882a593Smuzhiyun  * System Clock Gating
641*4882a593Smuzhiyun  */
642*4882a593Smuzhiyun #define CG_SYS_BITMASK_FIRST_BIT      0  /* First bit of Sys CG bitmask */
643*4882a593Smuzhiyun #define CG_SYS_BITMASK_LAST_BIT       9  /* Last bit of Sys CG bitmask */
644*4882a593Smuzhiyun #define CG_SYS_BIF_MGLS_SHIFT         0
645*4882a593Smuzhiyun #define CG_SYS_ROM_SHIFT              1
646*4882a593Smuzhiyun #define CG_SYS_MC_MGCG_SHIFT          2
647*4882a593Smuzhiyun #define CG_SYS_MC_MGLS_SHIFT          3
648*4882a593Smuzhiyun #define CG_SYS_SDMA_MGCG_SHIFT        4
649*4882a593Smuzhiyun #define CG_SYS_SDMA_MGLS_SHIFT        5
650*4882a593Smuzhiyun #define CG_SYS_DRM_MGCG_SHIFT         6
651*4882a593Smuzhiyun #define CG_SYS_HDP_MGCG_SHIFT         7
652*4882a593Smuzhiyun #define CG_SYS_HDP_MGLS_SHIFT         8
653*4882a593Smuzhiyun #define CG_SYS_DRM_MGLS_SHIFT         9
654*4882a593Smuzhiyun #define CG_SYS_BIF_MGCG_SHIFT         10
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun #define CG_SYS_BIF_MGLS_MASK          0x1
657*4882a593Smuzhiyun #define CG_SYS_ROM_MASK               0x2
658*4882a593Smuzhiyun #define CG_SYS_MC_MGCG_MASK           0x4
659*4882a593Smuzhiyun #define CG_SYS_MC_MGLS_MASK           0x8
660*4882a593Smuzhiyun #define CG_SYS_SDMA_MGCG_MASK         0x10
661*4882a593Smuzhiyun #define CG_SYS_SDMA_MGLS_MASK         0x20
662*4882a593Smuzhiyun #define CG_SYS_DRM_MGCG_MASK          0x40
663*4882a593Smuzhiyun #define CG_SYS_HDP_MGCG_MASK          0x80
664*4882a593Smuzhiyun #define CG_SYS_HDP_MGLS_MASK          0x100
665*4882a593Smuzhiyun #define CG_SYS_DRM_MGLS_MASK          0x200
666*4882a593Smuzhiyun #define CG_SYS_BIF_MGCG_MASK          0x400
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun /* Graphics Clock Gating */
669*4882a593Smuzhiyun #define CG_GFX_BITMASK_FIRST_BIT      16 /* First bit of Gfx CG bitmask */
670*4882a593Smuzhiyun #define CG_GFX_BITMASK_LAST_BIT       24 /* Last bit of Gfx CG bitmask */
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun #define CG_GFX_CGCG_SHIFT             16
673*4882a593Smuzhiyun #define CG_GFX_CGLS_SHIFT             17
674*4882a593Smuzhiyun #define CG_CPF_MGCG_SHIFT             18
675*4882a593Smuzhiyun #define CG_RLC_MGCG_SHIFT             19
676*4882a593Smuzhiyun #define CG_GFX_OTHERS_MGCG_SHIFT      20
677*4882a593Smuzhiyun #define CG_GFX_3DCG_SHIFT             21
678*4882a593Smuzhiyun #define CG_GFX_3DLS_SHIFT             22
679*4882a593Smuzhiyun #define CG_GFX_RLC_LS_SHIFT           23
680*4882a593Smuzhiyun #define CG_GFX_CP_LS_SHIFT            24
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun #define CG_GFX_CGCG_MASK              0x00010000
683*4882a593Smuzhiyun #define CG_GFX_CGLS_MASK              0x00020000
684*4882a593Smuzhiyun #define CG_CPF_MGCG_MASK              0x00040000
685*4882a593Smuzhiyun #define CG_RLC_MGCG_MASK              0x00080000
686*4882a593Smuzhiyun #define CG_GFX_OTHERS_MGCG_MASK       0x00100000
687*4882a593Smuzhiyun #define CG_GFX_3DCG_MASK              0x00200000
688*4882a593Smuzhiyun #define CG_GFX_3DLS_MASK              0x00400000
689*4882a593Smuzhiyun #define CG_GFX_RLC_LS_MASK            0x00800000
690*4882a593Smuzhiyun #define CG_GFX_CP_LS_MASK             0x01000000
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun /* Voltage Regulator Configuration
694*4882a593Smuzhiyun VR Config info is contained in dpmTable.VRConfig */
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun #define VRCONF_VDDC_MASK         0x000000FF
697*4882a593Smuzhiyun #define VRCONF_VDDC_SHIFT        0
698*4882a593Smuzhiyun #define VRCONF_VDDGFX_MASK       0x0000FF00
699*4882a593Smuzhiyun #define VRCONF_VDDGFX_SHIFT      8
700*4882a593Smuzhiyun #define VRCONF_VDDCI_MASK        0x00FF0000
701*4882a593Smuzhiyun #define VRCONF_VDDCI_SHIFT       16
702*4882a593Smuzhiyun #define VRCONF_MVDD_MASK         0xFF000000
703*4882a593Smuzhiyun #define VRCONF_MVDD_SHIFT        24
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun #define VR_MERGED_WITH_VDDC      0
706*4882a593Smuzhiyun #define VR_SVI2_PLANE_1          1
707*4882a593Smuzhiyun #define VR_SVI2_PLANE_2          2
708*4882a593Smuzhiyun #define VR_SMIO_PATTERN_1        3
709*4882a593Smuzhiyun #define VR_SMIO_PATTERN_2        4
710*4882a593Smuzhiyun #define VR_STATIC_VOLTAGE        5
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun /* Clock Stretcher Configuration */
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun #define CLOCK_STRETCHER_MAX_ENTRIES 0x4
715*4882a593Smuzhiyun #define CKS_LOOKUPTable_MAX_ENTRIES 0x4
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun /* The 'settings' field is subdivided in the following way: */
718*4882a593Smuzhiyun #define CLOCK_STRETCHER_SETTING_DDT_MASK             0x01
719*4882a593Smuzhiyun #define CLOCK_STRETCHER_SETTING_DDT_SHIFT            0x0
720*4882a593Smuzhiyun #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_MASK  0x1E
721*4882a593Smuzhiyun #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_SHIFT 0x1
722*4882a593Smuzhiyun #define CLOCK_STRETCHER_SETTING_ENABLE_MASK          0x80
723*4882a593Smuzhiyun #define CLOCK_STRETCHER_SETTING_ENABLE_SHIFT         0x7
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun struct SMU_ClockStretcherDataTableEntry {
726*4882a593Smuzhiyun 	uint8_t minVID;
727*4882a593Smuzhiyun 	uint8_t maxVID;
728*4882a593Smuzhiyun 	uint16_t setting;
729*4882a593Smuzhiyun };
730*4882a593Smuzhiyun typedef struct SMU_ClockStretcherDataTableEntry SMU_ClockStretcherDataTableEntry;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun struct SMU_ClockStretcherDataTable {
733*4882a593Smuzhiyun 	SMU_ClockStretcherDataTableEntry ClockStretcherDataTableEntry[CLOCK_STRETCHER_MAX_ENTRIES];
734*4882a593Smuzhiyun };
735*4882a593Smuzhiyun typedef struct SMU_ClockStretcherDataTable SMU_ClockStretcherDataTable;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun struct SMU_CKS_LOOKUPTableEntry {
738*4882a593Smuzhiyun 	uint16_t minFreq;
739*4882a593Smuzhiyun 	uint16_t maxFreq;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	uint8_t setting;
742*4882a593Smuzhiyun 	uint8_t padding[3];
743*4882a593Smuzhiyun };
744*4882a593Smuzhiyun typedef struct SMU_CKS_LOOKUPTableEntry SMU_CKS_LOOKUPTableEntry;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun struct SMU_CKS_LOOKUPTable {
747*4882a593Smuzhiyun 	SMU_CKS_LOOKUPTableEntry CKS_LOOKUPTableEntry[CKS_LOOKUPTable_MAX_ENTRIES];
748*4882a593Smuzhiyun };
749*4882a593Smuzhiyun typedef struct SMU_CKS_LOOKUPTable SMU_CKS_LOOKUPTable;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun struct AgmAvfsData_t {
752*4882a593Smuzhiyun 	uint16_t avgPsmCount[28];
753*4882a593Smuzhiyun 	uint16_t minPsmCount[28];
754*4882a593Smuzhiyun };
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun typedef struct AgmAvfsData_t AgmAvfsData_t;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun enum VFT_COLUMNS {
759*4882a593Smuzhiyun 	SCLK0,
760*4882a593Smuzhiyun 	SCLK1,
761*4882a593Smuzhiyun 	SCLK2,
762*4882a593Smuzhiyun 	SCLK3,
763*4882a593Smuzhiyun 	SCLK4,
764*4882a593Smuzhiyun 	SCLK5,
765*4882a593Smuzhiyun 	SCLK6,
766*4882a593Smuzhiyun 	SCLK7,
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	NUM_VFT_COLUMNS
769*4882a593Smuzhiyun };
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun #define VFT_TABLE_DEFINED
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun #define TEMP_RANGE_MAXSTEPS 12
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun struct VFT_CELL_t {
776*4882a593Smuzhiyun 	uint16_t Voltage;
777*4882a593Smuzhiyun };
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun typedef struct VFT_CELL_t VFT_CELL_t;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun struct VFT_TABLE_t {
782*4882a593Smuzhiyun 	VFT_CELL_t    Cell[TEMP_RANGE_MAXSTEPS][NUM_VFT_COLUMNS];
783*4882a593Smuzhiyun 	uint16_t      AvfsGbv[NUM_VFT_COLUMNS];
784*4882a593Smuzhiyun 	uint16_t      BtcGbv[NUM_VFT_COLUMNS];
785*4882a593Smuzhiyun 	uint16_t      Temperature[TEMP_RANGE_MAXSTEPS];
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	uint8_t       NumTemperatureSteps;
788*4882a593Smuzhiyun 	uint8_t       padding[3];
789*4882a593Smuzhiyun };
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun typedef struct VFT_TABLE_t VFT_TABLE_t;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun /* Total margin, root mean square of Fmax + DC + Platform */
795*4882a593Smuzhiyun struct AVFS_Margin_t {
796*4882a593Smuzhiyun 	VFT_CELL_t Cell[NUM_VFT_COLUMNS];
797*4882a593Smuzhiyun };
798*4882a593Smuzhiyun typedef struct AVFS_Margin_t AVFS_Margin_t;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun #define BTCGB_VDROOP_TABLE_MAX_ENTRIES 2
801*4882a593Smuzhiyun #define AVFSGB_VDROOP_TABLE_MAX_ENTRIES 2
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun struct GB_VDROOP_TABLE_t {
804*4882a593Smuzhiyun 	int32_t a0;
805*4882a593Smuzhiyun 	int32_t a1;
806*4882a593Smuzhiyun 	int32_t a2;
807*4882a593Smuzhiyun 	uint32_t spare;
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun typedef struct GB_VDROOP_TABLE_t GB_VDROOP_TABLE_t;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun struct AVFS_CksOff_Gbv_t {
812*4882a593Smuzhiyun 	VFT_CELL_t Cell[NUM_VFT_COLUMNS];
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun typedef struct AVFS_CksOff_Gbv_t AVFS_CksOff_Gbv_t;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun struct AVFS_meanNsigma_t {
817*4882a593Smuzhiyun 	uint32_t Aconstant[3];
818*4882a593Smuzhiyun 	uint16_t DC_tol_sigma;
819*4882a593Smuzhiyun 	uint16_t Platform_mean;
820*4882a593Smuzhiyun 	uint16_t Platform_sigma;
821*4882a593Smuzhiyun 	uint16_t PSM_Age_CompFactor;
822*4882a593Smuzhiyun 	uint8_t  Static_Voltage_Offset[NUM_VFT_COLUMNS];
823*4882a593Smuzhiyun };
824*4882a593Smuzhiyun typedef struct AVFS_meanNsigma_t AVFS_meanNsigma_t;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun struct AVFS_Sclk_Offset_t {
827*4882a593Smuzhiyun 	uint16_t Sclk_Offset[8];
828*4882a593Smuzhiyun };
829*4882a593Smuzhiyun typedef struct AVFS_Sclk_Offset_t AVFS_Sclk_Offset_t;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun #endif
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 
834