1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2017 Advanced Micro Devices, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in 12*4882a593Smuzhiyun * all copies or substantial portions of the Software. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #ifndef SMU72_H 25*4882a593Smuzhiyun #define SMU72_H 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #if !defined(SMC_MICROCODE) 28*4882a593Smuzhiyun #pragma pack(push, 1) 29*4882a593Smuzhiyun #endif 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define SMU__NUM_SCLK_DPM_STATE 8 32*4882a593Smuzhiyun #define SMU__NUM_MCLK_DPM_LEVELS 4 33*4882a593Smuzhiyun #define SMU__NUM_LCLK_DPM_LEVELS 8 34*4882a593Smuzhiyun #define SMU__NUM_PCIE_DPM_LEVELS 8 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun enum SID_OPTION { 37*4882a593Smuzhiyun SID_OPTION_HI, 38*4882a593Smuzhiyun SID_OPTION_LO, 39*4882a593Smuzhiyun SID_OPTION_COUNT 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun enum Poly3rdOrderCoeff { 43*4882a593Smuzhiyun LEAKAGE_TEMPERATURE_SCALAR, 44*4882a593Smuzhiyun LEAKAGE_VOLTAGE_SCALAR, 45*4882a593Smuzhiyun DYNAMIC_VOLTAGE_SCALAR, 46*4882a593Smuzhiyun POLY_3RD_ORDER_COUNT 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun struct SMU7_Poly3rdOrder_Data { 50*4882a593Smuzhiyun int32_t a; 51*4882a593Smuzhiyun int32_t b; 52*4882a593Smuzhiyun int32_t c; 53*4882a593Smuzhiyun int32_t d; 54*4882a593Smuzhiyun uint8_t a_shift; 55*4882a593Smuzhiyun uint8_t b_shift; 56*4882a593Smuzhiyun uint8_t c_shift; 57*4882a593Smuzhiyun uint8_t x_shift; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun typedef struct SMU7_Poly3rdOrder_Data SMU7_Poly3rdOrder_Data; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun struct Power_Calculator_Data { 63*4882a593Smuzhiyun uint16_t NoLoadVoltage; 64*4882a593Smuzhiyun uint16_t LoadVoltage; 65*4882a593Smuzhiyun uint16_t Resistance; 66*4882a593Smuzhiyun uint16_t Temperature; 67*4882a593Smuzhiyun uint16_t BaseLeakage; 68*4882a593Smuzhiyun uint16_t LkgTempScalar; 69*4882a593Smuzhiyun uint16_t LkgVoltScalar; 70*4882a593Smuzhiyun uint16_t LkgAreaScalar; 71*4882a593Smuzhiyun uint16_t LkgPower; 72*4882a593Smuzhiyun uint16_t DynVoltScalar; 73*4882a593Smuzhiyun uint32_t Cac; 74*4882a593Smuzhiyun uint32_t DynPower; 75*4882a593Smuzhiyun uint32_t TotalCurrent; 76*4882a593Smuzhiyun uint32_t TotalPower; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun typedef struct Power_Calculator_Data PowerCalculatorData_t; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun struct Gc_Cac_Weight_Data { 82*4882a593Smuzhiyun uint8_t index; 83*4882a593Smuzhiyun uint32_t value; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun typedef struct Gc_Cac_Weight_Data GcCacWeight_Data; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun typedef struct { 90*4882a593Smuzhiyun uint32_t high; 91*4882a593Smuzhiyun uint32_t low; 92*4882a593Smuzhiyun } data_64_t; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun typedef struct { 95*4882a593Smuzhiyun data_64_t high; 96*4882a593Smuzhiyun data_64_t low; 97*4882a593Smuzhiyun } data_128_t; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #define SMU7_CONTEXT_ID_SMC 1 100*4882a593Smuzhiyun #define SMU7_CONTEXT_ID_VBIOS 2 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun #define SMU72_MAX_LEVELS_VDDC 16 103*4882a593Smuzhiyun #define SMU72_MAX_LEVELS_VDDGFX 16 104*4882a593Smuzhiyun #define SMU72_MAX_LEVELS_VDDCI 8 105*4882a593Smuzhiyun #define SMU72_MAX_LEVELS_MVDD 4 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun #define SMU_MAX_SMIO_LEVELS 4 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #define SMU72_MAX_LEVELS_GRAPHICS SMU__NUM_SCLK_DPM_STATE /* SCLK + SQ DPM + ULV */ 110*4882a593Smuzhiyun #define SMU72_MAX_LEVELS_MEMORY SMU__NUM_MCLK_DPM_LEVELS /* MCLK Levels DPM */ 111*4882a593Smuzhiyun #define SMU72_MAX_LEVELS_GIO SMU__NUM_LCLK_DPM_LEVELS /* LCLK Levels */ 112*4882a593Smuzhiyun #define SMU72_MAX_LEVELS_LINK SMU__NUM_PCIE_DPM_LEVELS /* PCIe speed and number of lanes. */ 113*4882a593Smuzhiyun #define SMU72_MAX_LEVELS_UVD 8 /* VCLK/DCLK levels for UVD. */ 114*4882a593Smuzhiyun #define SMU72_MAX_LEVELS_VCE 8 /* ECLK levels for VCE. */ 115*4882a593Smuzhiyun #define SMU72_MAX_LEVELS_ACP 8 /* ACLK levels for ACP. */ 116*4882a593Smuzhiyun #define SMU72_MAX_LEVELS_SAMU 8 /* SAMCLK levels for SAMU. */ 117*4882a593Smuzhiyun #define SMU72_MAX_ENTRIES_SMIO 32 /* Number of entries in SMIO table. */ 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun #define DPM_NO_LIMIT 0 120*4882a593Smuzhiyun #define DPM_NO_UP 1 121*4882a593Smuzhiyun #define DPM_GO_DOWN 2 122*4882a593Smuzhiyun #define DPM_GO_UP 3 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define SMU7_FIRST_DPM_GRAPHICS_LEVEL 0 125*4882a593Smuzhiyun #define SMU7_FIRST_DPM_MEMORY_LEVEL 0 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define GPIO_CLAMP_MODE_VRHOT 1 128*4882a593Smuzhiyun #define GPIO_CLAMP_MODE_THERM 2 129*4882a593Smuzhiyun #define GPIO_CLAMP_MODE_DC 4 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun #define SCRATCH_B_TARG_PCIE_INDEX_SHIFT 0 132*4882a593Smuzhiyun #define SCRATCH_B_TARG_PCIE_INDEX_MASK (0x7<<SCRATCH_B_TARG_PCIE_INDEX_SHIFT) 133*4882a593Smuzhiyun #define SCRATCH_B_CURR_PCIE_INDEX_SHIFT 3 134*4882a593Smuzhiyun #define SCRATCH_B_CURR_PCIE_INDEX_MASK (0x7<<SCRATCH_B_CURR_PCIE_INDEX_SHIFT) 135*4882a593Smuzhiyun #define SCRATCH_B_TARG_UVD_INDEX_SHIFT 6 136*4882a593Smuzhiyun #define SCRATCH_B_TARG_UVD_INDEX_MASK (0x7<<SCRATCH_B_TARG_UVD_INDEX_SHIFT) 137*4882a593Smuzhiyun #define SCRATCH_B_CURR_UVD_INDEX_SHIFT 9 138*4882a593Smuzhiyun #define SCRATCH_B_CURR_UVD_INDEX_MASK (0x7<<SCRATCH_B_CURR_UVD_INDEX_SHIFT) 139*4882a593Smuzhiyun #define SCRATCH_B_TARG_VCE_INDEX_SHIFT 12 140*4882a593Smuzhiyun #define SCRATCH_B_TARG_VCE_INDEX_MASK (0x7<<SCRATCH_B_TARG_VCE_INDEX_SHIFT) 141*4882a593Smuzhiyun #define SCRATCH_B_CURR_VCE_INDEX_SHIFT 15 142*4882a593Smuzhiyun #define SCRATCH_B_CURR_VCE_INDEX_MASK (0x7<<SCRATCH_B_CURR_VCE_INDEX_SHIFT) 143*4882a593Smuzhiyun #define SCRATCH_B_TARG_ACP_INDEX_SHIFT 18 144*4882a593Smuzhiyun #define SCRATCH_B_TARG_ACP_INDEX_MASK (0x7<<SCRATCH_B_TARG_ACP_INDEX_SHIFT) 145*4882a593Smuzhiyun #define SCRATCH_B_CURR_ACP_INDEX_SHIFT 21 146*4882a593Smuzhiyun #define SCRATCH_B_CURR_ACP_INDEX_MASK (0x7<<SCRATCH_B_CURR_ACP_INDEX_SHIFT) 147*4882a593Smuzhiyun #define SCRATCH_B_TARG_SAMU_INDEX_SHIFT 24 148*4882a593Smuzhiyun #define SCRATCH_B_TARG_SAMU_INDEX_MASK (0x7<<SCRATCH_B_TARG_SAMU_INDEX_SHIFT) 149*4882a593Smuzhiyun #define SCRATCH_B_CURR_SAMU_INDEX_SHIFT 27 150*4882a593Smuzhiyun #define SCRATCH_B_CURR_SAMU_INDEX_MASK (0x7<<SCRATCH_B_CURR_SAMU_INDEX_SHIFT) 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun /* Virtualization Defines */ 153*4882a593Smuzhiyun #define CG_XDMA_MASK 0x1 154*4882a593Smuzhiyun #define CG_XDMA_SHIFT 0 155*4882a593Smuzhiyun #define CG_UVD_MASK 0x2 156*4882a593Smuzhiyun #define CG_UVD_SHIFT 1 157*4882a593Smuzhiyun #define CG_VCE_MASK 0x4 158*4882a593Smuzhiyun #define CG_VCE_SHIFT 2 159*4882a593Smuzhiyun #define CG_SAMU_MASK 0x8 160*4882a593Smuzhiyun #define CG_SAMU_SHIFT 3 161*4882a593Smuzhiyun #define CG_GFX_MASK 0x10 162*4882a593Smuzhiyun #define CG_GFX_SHIFT 4 163*4882a593Smuzhiyun #define CG_SDMA_MASK 0x20 164*4882a593Smuzhiyun #define CG_SDMA_SHIFT 5 165*4882a593Smuzhiyun #define CG_HDP_MASK 0x40 166*4882a593Smuzhiyun #define CG_HDP_SHIFT 6 167*4882a593Smuzhiyun #define CG_MC_MASK 0x80 168*4882a593Smuzhiyun #define CG_MC_SHIFT 7 169*4882a593Smuzhiyun #define CG_DRM_MASK 0x100 170*4882a593Smuzhiyun #define CG_DRM_SHIFT 8 171*4882a593Smuzhiyun #define CG_ROM_MASK 0x200 172*4882a593Smuzhiyun #define CG_ROM_SHIFT 9 173*4882a593Smuzhiyun #define CG_BIF_MASK 0x400 174*4882a593Smuzhiyun #define CG_BIF_SHIFT 10 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun #define SMU72_DTE_ITERATIONS 5 177*4882a593Smuzhiyun #define SMU72_DTE_SOURCES 3 178*4882a593Smuzhiyun #define SMU72_DTE_SINKS 1 179*4882a593Smuzhiyun #define SMU72_NUM_CPU_TES 0 180*4882a593Smuzhiyun #define SMU72_NUM_GPU_TES 1 181*4882a593Smuzhiyun #define SMU72_NUM_NON_TES 2 182*4882a593Smuzhiyun #define SMU72_DTE_FAN_SCALAR_MIN 0x100 183*4882a593Smuzhiyun #define SMU72_DTE_FAN_SCALAR_MAX 0x166 184*4882a593Smuzhiyun #define SMU72_DTE_FAN_TEMP_MAX 93 185*4882a593Smuzhiyun #define SMU72_DTE_FAN_TEMP_MIN 83 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #if defined SMU__FUSION_ONLY 188*4882a593Smuzhiyun #define SMU7_DTE_ITERATIONS 5 189*4882a593Smuzhiyun #define SMU7_DTE_SOURCES 5 190*4882a593Smuzhiyun #define SMU7_DTE_SINKS 3 191*4882a593Smuzhiyun #define SMU7_NUM_CPU_TES 2 192*4882a593Smuzhiyun #define SMU7_NUM_GPU_TES 1 193*4882a593Smuzhiyun #define SMU7_NUM_NON_TES 2 194*4882a593Smuzhiyun #endif 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun struct SMU7_HystController_Data { 197*4882a593Smuzhiyun uint8_t waterfall_up; 198*4882a593Smuzhiyun uint8_t waterfall_down; 199*4882a593Smuzhiyun uint8_t waterfall_limit; 200*4882a593Smuzhiyun uint8_t spare; 201*4882a593Smuzhiyun uint16_t release_cnt; 202*4882a593Smuzhiyun uint16_t release_limit; 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun typedef struct SMU7_HystController_Data SMU7_HystController_Data; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun struct SMU72_PIDController { 208*4882a593Smuzhiyun uint32_t Ki; 209*4882a593Smuzhiyun int32_t LFWindupUpperLim; 210*4882a593Smuzhiyun int32_t LFWindupLowerLim; 211*4882a593Smuzhiyun uint32_t StatePrecision; 212*4882a593Smuzhiyun uint32_t LfPrecision; 213*4882a593Smuzhiyun uint32_t LfOffset; 214*4882a593Smuzhiyun uint32_t MaxState; 215*4882a593Smuzhiyun uint32_t MaxLfFraction; 216*4882a593Smuzhiyun uint32_t StateShift; 217*4882a593Smuzhiyun }; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun typedef struct SMU72_PIDController SMU72_PIDController; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun struct SMU7_LocalDpmScoreboard { 222*4882a593Smuzhiyun uint32_t PercentageBusy; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun int32_t PIDError; 225*4882a593Smuzhiyun int32_t PIDIntegral; 226*4882a593Smuzhiyun int32_t PIDOutput; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun uint32_t SigmaDeltaAccum; 229*4882a593Smuzhiyun uint32_t SigmaDeltaOutput; 230*4882a593Smuzhiyun uint32_t SigmaDeltaLevel; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun uint32_t UtilizationSetpoint; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun uint8_t TdpClampMode; 235*4882a593Smuzhiyun uint8_t TdcClampMode; 236*4882a593Smuzhiyun uint8_t ThermClampMode; 237*4882a593Smuzhiyun uint8_t VoltageBusy; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun int8_t CurrLevel; 240*4882a593Smuzhiyun int8_t TargLevel; 241*4882a593Smuzhiyun uint8_t LevelChangeInProgress; 242*4882a593Smuzhiyun uint8_t UpHyst; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun uint8_t DownHyst; 245*4882a593Smuzhiyun uint8_t VoltageDownHyst; 246*4882a593Smuzhiyun uint8_t DpmEnable; 247*4882a593Smuzhiyun uint8_t DpmRunning; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun uint8_t DpmForce; 250*4882a593Smuzhiyun uint8_t DpmForceLevel; 251*4882a593Smuzhiyun uint8_t DisplayWatermark; 252*4882a593Smuzhiyun uint8_t McArbIndex; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun uint32_t MinimumPerfSclk; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun uint8_t AcpiReq; 257*4882a593Smuzhiyun uint8_t AcpiAck; 258*4882a593Smuzhiyun uint8_t GfxClkSlow; 259*4882a593Smuzhiyun uint8_t GpioClampMode; /* bit0 = VRHOT: bit1 = THERM: bit2 = DC */ 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun uint8_t FpsFilterWeight; 262*4882a593Smuzhiyun uint8_t EnabledLevelsChange; 263*4882a593Smuzhiyun uint8_t DteClampMode; 264*4882a593Smuzhiyun uint8_t FpsClampMode; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun uint16_t LevelResidencyCounters[SMU72_MAX_LEVELS_GRAPHICS]; 267*4882a593Smuzhiyun uint16_t LevelSwitchCounters[SMU72_MAX_LEVELS_GRAPHICS]; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun void (*TargetStateCalculator)(uint8_t); 270*4882a593Smuzhiyun void (*SavedTargetStateCalculator)(uint8_t); 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun uint16_t AutoDpmInterval; 273*4882a593Smuzhiyun uint16_t AutoDpmRange; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun uint8_t FpsEnabled; 276*4882a593Smuzhiyun uint8_t MaxPerfLevel; 277*4882a593Smuzhiyun uint8_t AllowLowClkInterruptToHost; 278*4882a593Smuzhiyun uint8_t FpsRunning; 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun uint32_t MaxAllowedFrequency; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun uint32_t FilteredSclkFrequency; 283*4882a593Smuzhiyun uint32_t LastSclkFrequency; 284*4882a593Smuzhiyun uint32_t FilteredSclkFrequencyCnt; 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun typedef struct SMU7_LocalDpmScoreboard SMU7_LocalDpmScoreboard; 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun #define SMU7_MAX_VOLTAGE_CLIENTS 12 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun typedef uint8_t (*VoltageChangeHandler_t)(uint16_t, uint8_t); 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun struct SMU_VoltageLevel { 294*4882a593Smuzhiyun uint8_t Vddc; 295*4882a593Smuzhiyun uint8_t Vddci; 296*4882a593Smuzhiyun uint8_t VddGfx; 297*4882a593Smuzhiyun uint8_t Phases; 298*4882a593Smuzhiyun }; 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun typedef struct SMU_VoltageLevel SMU_VoltageLevel; 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun struct SMU7_VoltageScoreboard { 303*4882a593Smuzhiyun SMU_VoltageLevel CurrentVoltage; 304*4882a593Smuzhiyun SMU_VoltageLevel TargetVoltage; 305*4882a593Smuzhiyun uint16_t MaxVid; 306*4882a593Smuzhiyun uint8_t HighestVidOffset; 307*4882a593Smuzhiyun uint8_t CurrentVidOffset; 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun uint8_t ControllerBusy; 310*4882a593Smuzhiyun uint8_t CurrentVid; 311*4882a593Smuzhiyun uint8_t CurrentVddciVid; 312*4882a593Smuzhiyun uint8_t VddGfxShutdown; /* 0 = normal mode, 1 = shut down */ 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun SMU_VoltageLevel RequestedVoltage[SMU7_MAX_VOLTAGE_CLIENTS]; 315*4882a593Smuzhiyun uint8_t EnabledRequest[SMU7_MAX_VOLTAGE_CLIENTS]; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun uint8_t TargetIndex; 318*4882a593Smuzhiyun uint8_t Delay; 319*4882a593Smuzhiyun uint8_t ControllerEnable; 320*4882a593Smuzhiyun uint8_t ControllerRunning; 321*4882a593Smuzhiyun uint16_t CurrentStdVoltageHiSidd; 322*4882a593Smuzhiyun uint16_t CurrentStdVoltageLoSidd; 323*4882a593Smuzhiyun uint8_t OverrideVoltage; 324*4882a593Smuzhiyun uint8_t VddcUseUlvOffset; 325*4882a593Smuzhiyun uint8_t VddGfxUseUlvOffset; 326*4882a593Smuzhiyun uint8_t padding; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun VoltageChangeHandler_t ChangeVddc; 329*4882a593Smuzhiyun VoltageChangeHandler_t ChangeVddGfx; 330*4882a593Smuzhiyun VoltageChangeHandler_t ChangeVddci; 331*4882a593Smuzhiyun VoltageChangeHandler_t ChangePhase; 332*4882a593Smuzhiyun VoltageChangeHandler_t ChangeMvdd; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun VoltageChangeHandler_t functionLinks[6]; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun uint8_t *VddcFollower1; 337*4882a593Smuzhiyun uint8_t *VddcFollower2; 338*4882a593Smuzhiyun int16_t Driver_OD_RequestedVidOffset1; 339*4882a593Smuzhiyun int16_t Driver_OD_RequestedVidOffset2; 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun typedef struct SMU7_VoltageScoreboard SMU7_VoltageScoreboard; 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun #define SMU7_MAX_PCIE_LINK_SPEEDS 3 /* 0:Gen1 1:Gen2 2:Gen3 */ 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun struct SMU7_PCIeLinkSpeedScoreboard { 348*4882a593Smuzhiyun uint8_t DpmEnable; 349*4882a593Smuzhiyun uint8_t DpmRunning; 350*4882a593Smuzhiyun uint8_t DpmForce; 351*4882a593Smuzhiyun uint8_t DpmForceLevel; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun uint8_t CurrentLinkSpeed; 354*4882a593Smuzhiyun uint8_t EnabledLevelsChange; 355*4882a593Smuzhiyun uint16_t AutoDpmInterval; 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun uint16_t AutoDpmRange; 358*4882a593Smuzhiyun uint16_t AutoDpmCount; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun uint8_t DpmMode; 361*4882a593Smuzhiyun uint8_t AcpiReq; 362*4882a593Smuzhiyun uint8_t AcpiAck; 363*4882a593Smuzhiyun uint8_t CurrentLinkLevel; 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun }; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun typedef struct SMU7_PCIeLinkSpeedScoreboard SMU7_PCIeLinkSpeedScoreboard; 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun /* -------------------------------------------------------- CAC table ------------------------------------------------------ */ 370*4882a593Smuzhiyun #define SMU7_LKGE_LUT_NUM_OF_TEMP_ENTRIES 16 371*4882a593Smuzhiyun #define SMU7_LKGE_LUT_NUM_OF_VOLT_ENTRIES 16 372*4882a593Smuzhiyun #define SMU7_SCALE_I 7 373*4882a593Smuzhiyun #define SMU7_SCALE_R 12 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun struct SMU7_PowerScoreboard { 376*4882a593Smuzhiyun PowerCalculatorData_t VddGfxPowerData[SID_OPTION_COUNT]; 377*4882a593Smuzhiyun PowerCalculatorData_t VddcPowerData[SID_OPTION_COUNT]; 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun uint32_t TotalGpuPower; 380*4882a593Smuzhiyun uint32_t TdcCurrent; 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun uint16_t VddciTotalPower; 383*4882a593Smuzhiyun uint16_t sparesasfsdfd; 384*4882a593Smuzhiyun uint16_t Vddr1Power; 385*4882a593Smuzhiyun uint16_t RocPower; 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun uint16_t CalcMeasPowerBlend; 388*4882a593Smuzhiyun uint8_t SidOptionPower; 389*4882a593Smuzhiyun uint8_t SidOptionCurrent; 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun uint32_t WinTime; 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun uint16_t Telemetry_1_slope; 394*4882a593Smuzhiyun uint16_t Telemetry_2_slope; 395*4882a593Smuzhiyun int32_t Telemetry_1_offset; 396*4882a593Smuzhiyun int32_t Telemetry_2_offset; 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun uint32_t VddcCurrentTelemetry; 399*4882a593Smuzhiyun uint32_t VddGfxCurrentTelemetry; 400*4882a593Smuzhiyun uint32_t VddcPowerTelemetry; 401*4882a593Smuzhiyun uint32_t VddGfxPowerTelemetry; 402*4882a593Smuzhiyun uint32_t VddciPowerTelemetry; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun uint32_t VddcPower; 405*4882a593Smuzhiyun uint32_t VddGfxPower; 406*4882a593Smuzhiyun uint32_t VddciPower; 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun uint32_t TelemetryCurrent[2]; 409*4882a593Smuzhiyun uint32_t TelemetryVoltage[2]; 410*4882a593Smuzhiyun uint32_t TelemetryPower[2]; 411*4882a593Smuzhiyun }; 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun typedef struct SMU7_PowerScoreboard SMU7_PowerScoreboard; 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun struct SMU7_ThermalScoreboard { 416*4882a593Smuzhiyun int16_t GpuLimit; 417*4882a593Smuzhiyun int16_t GpuHyst; 418*4882a593Smuzhiyun uint16_t CurrGnbTemp; 419*4882a593Smuzhiyun uint16_t FilteredGnbTemp; 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun uint8_t ControllerEnable; 422*4882a593Smuzhiyun uint8_t ControllerRunning; 423*4882a593Smuzhiyun uint8_t AutoTmonCalInterval; 424*4882a593Smuzhiyun uint8_t AutoTmonCalEnable; 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun uint8_t ThermalDpmEnabled; 427*4882a593Smuzhiyun uint8_t SclkEnabledMask; 428*4882a593Smuzhiyun uint8_t spare[2]; 429*4882a593Smuzhiyun int32_t temperature_gradient; 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun SMU7_HystController_Data HystControllerData; 432*4882a593Smuzhiyun int32_t WeightedSensorTemperature; 433*4882a593Smuzhiyun uint16_t TemperatureLimit[SMU72_MAX_LEVELS_GRAPHICS]; 434*4882a593Smuzhiyun uint32_t Alpha; 435*4882a593Smuzhiyun }; 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun typedef struct SMU7_ThermalScoreboard SMU7_ThermalScoreboard; 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun /* For FeatureEnables: */ 440*4882a593Smuzhiyun #define SMU7_SCLK_DPM_CONFIG_MASK 0x01 441*4882a593Smuzhiyun #define SMU7_VOLTAGE_CONTROLLER_CONFIG_MASK 0x02 442*4882a593Smuzhiyun #define SMU7_THERMAL_CONTROLLER_CONFIG_MASK 0x04 443*4882a593Smuzhiyun #define SMU7_MCLK_DPM_CONFIG_MASK 0x08 444*4882a593Smuzhiyun #define SMU7_UVD_DPM_CONFIG_MASK 0x10 445*4882a593Smuzhiyun #define SMU7_VCE_DPM_CONFIG_MASK 0x20 446*4882a593Smuzhiyun #define SMU7_ACP_DPM_CONFIG_MASK 0x40 447*4882a593Smuzhiyun #define SMU7_SAMU_DPM_CONFIG_MASK 0x80 448*4882a593Smuzhiyun #define SMU7_PCIEGEN_DPM_CONFIG_MASK 0x100 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun #define SMU7_ACP_MCLK_HANDSHAKE_DISABLE 0x00000001 451*4882a593Smuzhiyun #define SMU7_ACP_SCLK_HANDSHAKE_DISABLE 0x00000002 452*4882a593Smuzhiyun #define SMU7_UVD_MCLK_HANDSHAKE_DISABLE 0x00000100 453*4882a593Smuzhiyun #define SMU7_UVD_SCLK_HANDSHAKE_DISABLE 0x00000200 454*4882a593Smuzhiyun #define SMU7_VCE_MCLK_HANDSHAKE_DISABLE 0x00010000 455*4882a593Smuzhiyun #define SMU7_VCE_SCLK_HANDSHAKE_DISABLE 0x00020000 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun /* All 'soft registers' should be uint32_t. */ 458*4882a593Smuzhiyun struct SMU72_SoftRegisters { 459*4882a593Smuzhiyun uint32_t RefClockFrequency; 460*4882a593Smuzhiyun uint32_t PmTimerPeriod; 461*4882a593Smuzhiyun uint32_t FeatureEnables; 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun uint32_t PreVBlankGap; 464*4882a593Smuzhiyun uint32_t VBlankTimeout; 465*4882a593Smuzhiyun uint32_t TrainTimeGap; 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun uint32_t MvddSwitchTime; 468*4882a593Smuzhiyun uint32_t LongestAcpiTrainTime; 469*4882a593Smuzhiyun uint32_t AcpiDelay; 470*4882a593Smuzhiyun uint32_t G5TrainTime; 471*4882a593Smuzhiyun uint32_t DelayMpllPwron; 472*4882a593Smuzhiyun uint32_t VoltageChangeTimeout; 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun uint32_t HandshakeDisables; 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun uint8_t DisplayPhy1Config; 477*4882a593Smuzhiyun uint8_t DisplayPhy2Config; 478*4882a593Smuzhiyun uint8_t DisplayPhy3Config; 479*4882a593Smuzhiyun uint8_t DisplayPhy4Config; 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun uint8_t DisplayPhy5Config; 482*4882a593Smuzhiyun uint8_t DisplayPhy6Config; 483*4882a593Smuzhiyun uint8_t DisplayPhy7Config; 484*4882a593Smuzhiyun uint8_t DisplayPhy8Config; 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun uint32_t AverageGraphicsActivity; 487*4882a593Smuzhiyun uint32_t AverageMemoryActivity; 488*4882a593Smuzhiyun uint32_t AverageGioActivity; 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun uint8_t SClkDpmEnabledLevels; 491*4882a593Smuzhiyun uint8_t MClkDpmEnabledLevels; 492*4882a593Smuzhiyun uint8_t LClkDpmEnabledLevels; 493*4882a593Smuzhiyun uint8_t PCIeDpmEnabledLevels; 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun uint8_t UVDDpmEnabledLevels; 496*4882a593Smuzhiyun uint8_t SAMUDpmEnabledLevels; 497*4882a593Smuzhiyun uint8_t ACPDpmEnabledLevels; 498*4882a593Smuzhiyun uint8_t VCEDpmEnabledLevels; 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun uint32_t DRAM_LOG_ADDR_H; 501*4882a593Smuzhiyun uint32_t DRAM_LOG_ADDR_L; 502*4882a593Smuzhiyun uint32_t DRAM_LOG_PHY_ADDR_H; 503*4882a593Smuzhiyun uint32_t DRAM_LOG_PHY_ADDR_L; 504*4882a593Smuzhiyun uint32_t DRAM_LOG_BUFF_SIZE; 505*4882a593Smuzhiyun uint32_t UlvEnterCount; 506*4882a593Smuzhiyun uint32_t UlvTime; 507*4882a593Smuzhiyun uint32_t UcodeLoadStatus; 508*4882a593Smuzhiyun uint32_t Reserved[2]; 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun }; 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun typedef struct SMU72_SoftRegisters SMU72_SoftRegisters; 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun struct SMU72_Firmware_Header { 515*4882a593Smuzhiyun uint32_t Digest[5]; 516*4882a593Smuzhiyun uint32_t Version; 517*4882a593Smuzhiyun uint32_t HeaderSize; 518*4882a593Smuzhiyun uint32_t Flags; 519*4882a593Smuzhiyun uint32_t EntryPoint; 520*4882a593Smuzhiyun uint32_t CodeSize; 521*4882a593Smuzhiyun uint32_t ImageSize; 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun uint32_t Rtos; 524*4882a593Smuzhiyun uint32_t SoftRegisters; 525*4882a593Smuzhiyun uint32_t DpmTable; 526*4882a593Smuzhiyun uint32_t FanTable; 527*4882a593Smuzhiyun uint32_t CacConfigTable; 528*4882a593Smuzhiyun uint32_t CacStatusTable; 529*4882a593Smuzhiyun uint32_t mcRegisterTable; 530*4882a593Smuzhiyun uint32_t mcArbDramTimingTable; 531*4882a593Smuzhiyun uint32_t PmFuseTable; 532*4882a593Smuzhiyun uint32_t Globals; 533*4882a593Smuzhiyun uint32_t ClockStretcherTable; 534*4882a593Smuzhiyun uint32_t Reserved[41]; 535*4882a593Smuzhiyun uint32_t Signature; 536*4882a593Smuzhiyun }; 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun typedef struct SMU72_Firmware_Header SMU72_Firmware_Header; 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun #define SMU72_FIRMWARE_HEADER_LOCATION 0x20000 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun enum DisplayConfig { 543*4882a593Smuzhiyun PowerDown = 1, 544*4882a593Smuzhiyun DP54x4, 545*4882a593Smuzhiyun DP54x2, 546*4882a593Smuzhiyun DP54x1, 547*4882a593Smuzhiyun DP27x4, 548*4882a593Smuzhiyun DP27x2, 549*4882a593Smuzhiyun DP27x1, 550*4882a593Smuzhiyun HDMI297, 551*4882a593Smuzhiyun HDMI162, 552*4882a593Smuzhiyun LVDS, 553*4882a593Smuzhiyun DP324x4, 554*4882a593Smuzhiyun DP324x2, 555*4882a593Smuzhiyun DP324x1 556*4882a593Smuzhiyun }; 557*4882a593Smuzhiyun 558*4882a593Smuzhiyun #define MC_BLOCK_COUNT 1 559*4882a593Smuzhiyun #define CPL_BLOCK_COUNT 5 560*4882a593Smuzhiyun #define SE_BLOCK_COUNT 15 561*4882a593Smuzhiyun #define GC_BLOCK_COUNT 24 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun struct SMU7_Local_Cac { 564*4882a593Smuzhiyun uint8_t BlockId; 565*4882a593Smuzhiyun uint8_t SignalId; 566*4882a593Smuzhiyun uint8_t Threshold; 567*4882a593Smuzhiyun uint8_t Padding; 568*4882a593Smuzhiyun }; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun typedef struct SMU7_Local_Cac SMU7_Local_Cac; 571*4882a593Smuzhiyun 572*4882a593Smuzhiyun struct SMU7_Local_Cac_Table { 573*4882a593Smuzhiyun SMU7_Local_Cac CplLocalCac[CPL_BLOCK_COUNT]; 574*4882a593Smuzhiyun SMU7_Local_Cac McLocalCac[MC_BLOCK_COUNT]; 575*4882a593Smuzhiyun SMU7_Local_Cac SeLocalCac[SE_BLOCK_COUNT]; 576*4882a593Smuzhiyun SMU7_Local_Cac GcLocalCac[GC_BLOCK_COUNT]; 577*4882a593Smuzhiyun }; 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun typedef struct SMU7_Local_Cac_Table SMU7_Local_Cac_Table; 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun #if !defined(SMC_MICROCODE) 582*4882a593Smuzhiyun #pragma pack(pop) 583*4882a593Smuzhiyun #endif 584*4882a593Smuzhiyun 585*4882a593Smuzhiyun /* Description of Clock Gating bitmask for Tonga: */ 586*4882a593Smuzhiyun /* System Clock Gating */ 587*4882a593Smuzhiyun #define CG_SYS_BITMASK_FIRST_BIT 0 /* First bit of Sys CG bitmask */ 588*4882a593Smuzhiyun #define CG_SYS_BITMASK_LAST_BIT 9 /* Last bit of Sys CG bitmask */ 589*4882a593Smuzhiyun #define CG_SYS_BIF_MGLS_SHIFT 0 590*4882a593Smuzhiyun #define CG_SYS_ROM_SHIFT 1 591*4882a593Smuzhiyun #define CG_SYS_MC_MGCG_SHIFT 2 592*4882a593Smuzhiyun #define CG_SYS_MC_MGLS_SHIFT 3 593*4882a593Smuzhiyun #define CG_SYS_SDMA_MGCG_SHIFT 4 594*4882a593Smuzhiyun #define CG_SYS_SDMA_MGLS_SHIFT 5 595*4882a593Smuzhiyun #define CG_SYS_DRM_MGCG_SHIFT 6 596*4882a593Smuzhiyun #define CG_SYS_HDP_MGCG_SHIFT 7 597*4882a593Smuzhiyun #define CG_SYS_HDP_MGLS_SHIFT 8 598*4882a593Smuzhiyun #define CG_SYS_DRM_MGLS_SHIFT 9 599*4882a593Smuzhiyun 600*4882a593Smuzhiyun #define CG_SYS_BIF_MGLS_MASK 0x1 601*4882a593Smuzhiyun #define CG_SYS_ROM_MASK 0x2 602*4882a593Smuzhiyun #define CG_SYS_MC_MGCG_MASK 0x4 603*4882a593Smuzhiyun #define CG_SYS_MC_MGLS_MASK 0x8 604*4882a593Smuzhiyun #define CG_SYS_SDMA_MGCG_MASK 0x10 605*4882a593Smuzhiyun #define CG_SYS_SDMA_MGLS_MASK 0x20 606*4882a593Smuzhiyun #define CG_SYS_DRM_MGCG_MASK 0x40 607*4882a593Smuzhiyun #define CG_SYS_HDP_MGCG_MASK 0x80 608*4882a593Smuzhiyun #define CG_SYS_HDP_MGLS_MASK 0x100 609*4882a593Smuzhiyun #define CG_SYS_DRM_MGLS_MASK 0x200 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun /* Graphics Clock Gating */ 612*4882a593Smuzhiyun #define CG_GFX_BITMASK_FIRST_BIT 16 /* First bit of Gfx CG bitmask */ 613*4882a593Smuzhiyun #define CG_GFX_BITMASK_LAST_BIT 20 /* Last bit of Gfx CG bitmask */ 614*4882a593Smuzhiyun #define CG_GFX_CGCG_SHIFT 16 615*4882a593Smuzhiyun #define CG_GFX_CGLS_SHIFT 17 616*4882a593Smuzhiyun #define CG_CPF_MGCG_SHIFT 18 617*4882a593Smuzhiyun #define CG_RLC_MGCG_SHIFT 19 618*4882a593Smuzhiyun #define CG_GFX_OTHERS_MGCG_SHIFT 20 619*4882a593Smuzhiyun 620*4882a593Smuzhiyun #define CG_GFX_CGCG_MASK 0x00010000 621*4882a593Smuzhiyun #define CG_GFX_CGLS_MASK 0x00020000 622*4882a593Smuzhiyun #define CG_CPF_MGCG_MASK 0x00040000 623*4882a593Smuzhiyun #define CG_RLC_MGCG_MASK 0x00080000 624*4882a593Smuzhiyun #define CG_GFX_OTHERS_MGCG_MASK 0x00100000 625*4882a593Smuzhiyun 626*4882a593Smuzhiyun /* Voltage Regulator Configuration */ 627*4882a593Smuzhiyun /* VR Config info is contained in dpmTable.VRConfig */ 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun #define VRCONF_VDDC_MASK 0x000000FF 630*4882a593Smuzhiyun #define VRCONF_VDDC_SHIFT 0 631*4882a593Smuzhiyun #define VRCONF_VDDGFX_MASK 0x0000FF00 632*4882a593Smuzhiyun #define VRCONF_VDDGFX_SHIFT 8 633*4882a593Smuzhiyun #define VRCONF_VDDCI_MASK 0x00FF0000 634*4882a593Smuzhiyun #define VRCONF_VDDCI_SHIFT 16 635*4882a593Smuzhiyun #define VRCONF_MVDD_MASK 0xFF000000 636*4882a593Smuzhiyun #define VRCONF_MVDD_SHIFT 24 637*4882a593Smuzhiyun 638*4882a593Smuzhiyun #define VR_MERGED_WITH_VDDC 0 639*4882a593Smuzhiyun #define VR_SVI2_PLANE_1 1 640*4882a593Smuzhiyun #define VR_SVI2_PLANE_2 2 641*4882a593Smuzhiyun #define VR_SMIO_PATTERN_1 3 642*4882a593Smuzhiyun #define VR_SMIO_PATTERN_2 4 643*4882a593Smuzhiyun #define VR_STATIC_VOLTAGE 5 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun /* Clock Stretcher Configuration */ 646*4882a593Smuzhiyun 647*4882a593Smuzhiyun #define CLOCK_STRETCHER_MAX_ENTRIES 0x4 648*4882a593Smuzhiyun #define CKS_LOOKUPTable_MAX_ENTRIES 0x4 649*4882a593Smuzhiyun 650*4882a593Smuzhiyun /* The 'settings' field is subdivided in the following way: */ 651*4882a593Smuzhiyun #define CLOCK_STRETCHER_SETTING_DDT_MASK 0x01 652*4882a593Smuzhiyun #define CLOCK_STRETCHER_SETTING_DDT_SHIFT 0x0 653*4882a593Smuzhiyun #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_MASK 0x1E 654*4882a593Smuzhiyun #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_SHIFT 0x1 655*4882a593Smuzhiyun #define CLOCK_STRETCHER_SETTING_ENABLE_MASK 0x80 656*4882a593Smuzhiyun #define CLOCK_STRETCHER_SETTING_ENABLE_SHIFT 0x7 657*4882a593Smuzhiyun 658*4882a593Smuzhiyun struct SMU_ClockStretcherDataTableEntry { 659*4882a593Smuzhiyun uint8_t minVID; 660*4882a593Smuzhiyun uint8_t maxVID; 661*4882a593Smuzhiyun 662*4882a593Smuzhiyun uint16_t setting; 663*4882a593Smuzhiyun }; 664*4882a593Smuzhiyun typedef struct SMU_ClockStretcherDataTableEntry SMU_ClockStretcherDataTableEntry; 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun struct SMU_ClockStretcherDataTable { 667*4882a593Smuzhiyun SMU_ClockStretcherDataTableEntry ClockStretcherDataTableEntry[CLOCK_STRETCHER_MAX_ENTRIES]; 668*4882a593Smuzhiyun }; 669*4882a593Smuzhiyun typedef struct SMU_ClockStretcherDataTable SMU_ClockStretcherDataTable; 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun struct SMU_CKS_LOOKUPTableEntry { 672*4882a593Smuzhiyun uint16_t minFreq; 673*4882a593Smuzhiyun uint16_t maxFreq; 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun uint8_t setting; 676*4882a593Smuzhiyun uint8_t padding[3]; 677*4882a593Smuzhiyun }; 678*4882a593Smuzhiyun typedef struct SMU_CKS_LOOKUPTableEntry SMU_CKS_LOOKUPTableEntry; 679*4882a593Smuzhiyun 680*4882a593Smuzhiyun struct SMU_CKS_LOOKUPTable { 681*4882a593Smuzhiyun SMU_CKS_LOOKUPTableEntry CKS_LOOKUPTableEntry[CKS_LOOKUPTable_MAX_ENTRIES]; 682*4882a593Smuzhiyun }; 683*4882a593Smuzhiyun typedef struct SMU_CKS_LOOKUPTable SMU_CKS_LOOKUPTable; 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun #endif 686*4882a593Smuzhiyun 687*4882a593Smuzhiyun 688