1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2013 Advanced Micro Devices, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in 12*4882a593Smuzhiyun * all copies or substantial portions of the Software. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #ifndef SMU7_H 25*4882a593Smuzhiyun #define SMU7_H 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #pragma pack(push, 1) 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define SMU7_CONTEXT_ID_SMC 1 30*4882a593Smuzhiyun #define SMU7_CONTEXT_ID_VBIOS 2 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define SMU7_CONTEXT_ID_SMC 1 34*4882a593Smuzhiyun #define SMU7_CONTEXT_ID_VBIOS 2 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #define SMU7_MAX_LEVELS_VDDC 8 37*4882a593Smuzhiyun #define SMU7_MAX_LEVELS_VDDCI 4 38*4882a593Smuzhiyun #define SMU7_MAX_LEVELS_MVDD 4 39*4882a593Smuzhiyun #define SMU7_MAX_LEVELS_VDDNB 8 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #define SMU7_MAX_LEVELS_GRAPHICS SMU__NUM_SCLK_DPM_STATE // SCLK + SQ DPM + ULV 42*4882a593Smuzhiyun #define SMU7_MAX_LEVELS_MEMORY SMU__NUM_MCLK_DPM_LEVELS // MCLK Levels DPM 43*4882a593Smuzhiyun #define SMU7_MAX_LEVELS_GIO SMU__NUM_LCLK_DPM_LEVELS // LCLK Levels 44*4882a593Smuzhiyun #define SMU7_MAX_LEVELS_LINK SMU__NUM_PCIE_DPM_LEVELS // PCIe speed and number of lanes. 45*4882a593Smuzhiyun #define SMU7_MAX_LEVELS_UVD 8 // VCLK/DCLK levels for UVD. 46*4882a593Smuzhiyun #define SMU7_MAX_LEVELS_VCE 8 // ECLK levels for VCE. 47*4882a593Smuzhiyun #define SMU7_MAX_LEVELS_ACP 8 // ACLK levels for ACP. 48*4882a593Smuzhiyun #define SMU7_MAX_LEVELS_SAMU 8 // SAMCLK levels for SAMU. 49*4882a593Smuzhiyun #define SMU7_MAX_ENTRIES_SMIO 32 // Number of entries in SMIO table. 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun #define DPM_NO_LIMIT 0 52*4882a593Smuzhiyun #define DPM_NO_UP 1 53*4882a593Smuzhiyun #define DPM_GO_DOWN 2 54*4882a593Smuzhiyun #define DPM_GO_UP 3 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define SMU7_FIRST_DPM_GRAPHICS_LEVEL 0 57*4882a593Smuzhiyun #define SMU7_FIRST_DPM_MEMORY_LEVEL 0 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #define GPIO_CLAMP_MODE_VRHOT 1 60*4882a593Smuzhiyun #define GPIO_CLAMP_MODE_THERM 2 61*4882a593Smuzhiyun #define GPIO_CLAMP_MODE_DC 4 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define SCRATCH_B_TARG_PCIE_INDEX_SHIFT 0 64*4882a593Smuzhiyun #define SCRATCH_B_TARG_PCIE_INDEX_MASK (0x7<<SCRATCH_B_TARG_PCIE_INDEX_SHIFT) 65*4882a593Smuzhiyun #define SCRATCH_B_CURR_PCIE_INDEX_SHIFT 3 66*4882a593Smuzhiyun #define SCRATCH_B_CURR_PCIE_INDEX_MASK (0x7<<SCRATCH_B_CURR_PCIE_INDEX_SHIFT) 67*4882a593Smuzhiyun #define SCRATCH_B_TARG_UVD_INDEX_SHIFT 6 68*4882a593Smuzhiyun #define SCRATCH_B_TARG_UVD_INDEX_MASK (0x7<<SCRATCH_B_TARG_UVD_INDEX_SHIFT) 69*4882a593Smuzhiyun #define SCRATCH_B_CURR_UVD_INDEX_SHIFT 9 70*4882a593Smuzhiyun #define SCRATCH_B_CURR_UVD_INDEX_MASK (0x7<<SCRATCH_B_CURR_UVD_INDEX_SHIFT) 71*4882a593Smuzhiyun #define SCRATCH_B_TARG_VCE_INDEX_SHIFT 12 72*4882a593Smuzhiyun #define SCRATCH_B_TARG_VCE_INDEX_MASK (0x7<<SCRATCH_B_TARG_VCE_INDEX_SHIFT) 73*4882a593Smuzhiyun #define SCRATCH_B_CURR_VCE_INDEX_SHIFT 15 74*4882a593Smuzhiyun #define SCRATCH_B_CURR_VCE_INDEX_MASK (0x7<<SCRATCH_B_CURR_VCE_INDEX_SHIFT) 75*4882a593Smuzhiyun #define SCRATCH_B_TARG_ACP_INDEX_SHIFT 18 76*4882a593Smuzhiyun #define SCRATCH_B_TARG_ACP_INDEX_MASK (0x7<<SCRATCH_B_TARG_ACP_INDEX_SHIFT) 77*4882a593Smuzhiyun #define SCRATCH_B_CURR_ACP_INDEX_SHIFT 21 78*4882a593Smuzhiyun #define SCRATCH_B_CURR_ACP_INDEX_MASK (0x7<<SCRATCH_B_CURR_ACP_INDEX_SHIFT) 79*4882a593Smuzhiyun #define SCRATCH_B_TARG_SAMU_INDEX_SHIFT 24 80*4882a593Smuzhiyun #define SCRATCH_B_TARG_SAMU_INDEX_MASK (0x7<<SCRATCH_B_TARG_SAMU_INDEX_SHIFT) 81*4882a593Smuzhiyun #define SCRATCH_B_CURR_SAMU_INDEX_SHIFT 27 82*4882a593Smuzhiyun #define SCRATCH_B_CURR_SAMU_INDEX_MASK (0x7<<SCRATCH_B_CURR_SAMU_INDEX_SHIFT) 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun /* Voltage Regulator Configuration */ 86*4882a593Smuzhiyun /* VR Config info is contained in dpmTable */ 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define VRCONF_VDDC_MASK 0x000000FF 89*4882a593Smuzhiyun #define VRCONF_VDDC_SHIFT 0 90*4882a593Smuzhiyun #define VRCONF_VDDGFX_MASK 0x0000FF00 91*4882a593Smuzhiyun #define VRCONF_VDDGFX_SHIFT 8 92*4882a593Smuzhiyun #define VRCONF_VDDCI_MASK 0x00FF0000 93*4882a593Smuzhiyun #define VRCONF_VDDCI_SHIFT 16 94*4882a593Smuzhiyun #define VRCONF_MVDD_MASK 0xFF000000 95*4882a593Smuzhiyun #define VRCONF_MVDD_SHIFT 24 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #define VR_MERGED_WITH_VDDC 0 98*4882a593Smuzhiyun #define VR_SVI2_PLANE_1 1 99*4882a593Smuzhiyun #define VR_SVI2_PLANE_2 2 100*4882a593Smuzhiyun #define VR_SMIO_PATTERN_1 3 101*4882a593Smuzhiyun #define VR_SMIO_PATTERN_2 4 102*4882a593Smuzhiyun #define VR_STATIC_VOLTAGE 5 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun struct SMU7_PIDController 105*4882a593Smuzhiyun { 106*4882a593Smuzhiyun uint32_t Ki; 107*4882a593Smuzhiyun int32_t LFWindupUL; 108*4882a593Smuzhiyun int32_t LFWindupLL; 109*4882a593Smuzhiyun uint32_t StatePrecision; 110*4882a593Smuzhiyun uint32_t LfPrecision; 111*4882a593Smuzhiyun uint32_t LfOffset; 112*4882a593Smuzhiyun uint32_t MaxState; 113*4882a593Smuzhiyun uint32_t MaxLfFraction; 114*4882a593Smuzhiyun uint32_t StateShift; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun typedef struct SMU7_PIDController SMU7_PIDController; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun // ------------------------------------------------------------------------------------------------------------------------- 120*4882a593Smuzhiyun #define SMU7_MAX_PCIE_LINK_SPEEDS 3 /* 0:Gen1 1:Gen2 2:Gen3 */ 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun #define SMU7_SCLK_DPM_CONFIG_MASK 0x01 123*4882a593Smuzhiyun #define SMU7_VOLTAGE_CONTROLLER_CONFIG_MASK 0x02 124*4882a593Smuzhiyun #define SMU7_THERMAL_CONTROLLER_CONFIG_MASK 0x04 125*4882a593Smuzhiyun #define SMU7_MCLK_DPM_CONFIG_MASK 0x08 126*4882a593Smuzhiyun #define SMU7_UVD_DPM_CONFIG_MASK 0x10 127*4882a593Smuzhiyun #define SMU7_VCE_DPM_CONFIG_MASK 0x20 128*4882a593Smuzhiyun #define SMU7_ACP_DPM_CONFIG_MASK 0x40 129*4882a593Smuzhiyun #define SMU7_SAMU_DPM_CONFIG_MASK 0x80 130*4882a593Smuzhiyun #define SMU7_PCIEGEN_DPM_CONFIG_MASK 0x100 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define SMU7_ACP_MCLK_HANDSHAKE_DISABLE 0x00000001 133*4882a593Smuzhiyun #define SMU7_ACP_SCLK_HANDSHAKE_DISABLE 0x00000002 134*4882a593Smuzhiyun #define SMU7_UVD_MCLK_HANDSHAKE_DISABLE 0x00000100 135*4882a593Smuzhiyun #define SMU7_UVD_SCLK_HANDSHAKE_DISABLE 0x00000200 136*4882a593Smuzhiyun #define SMU7_VCE_MCLK_HANDSHAKE_DISABLE 0x00010000 137*4882a593Smuzhiyun #define SMU7_VCE_SCLK_HANDSHAKE_DISABLE 0x00020000 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun struct SMU7_Firmware_Header 140*4882a593Smuzhiyun { 141*4882a593Smuzhiyun uint32_t Digest[5]; 142*4882a593Smuzhiyun uint32_t Version; 143*4882a593Smuzhiyun uint32_t HeaderSize; 144*4882a593Smuzhiyun uint32_t Flags; 145*4882a593Smuzhiyun uint32_t EntryPoint; 146*4882a593Smuzhiyun uint32_t CodeSize; 147*4882a593Smuzhiyun uint32_t ImageSize; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun uint32_t Rtos; 150*4882a593Smuzhiyun uint32_t SoftRegisters; 151*4882a593Smuzhiyun uint32_t DpmTable; 152*4882a593Smuzhiyun uint32_t FanTable; 153*4882a593Smuzhiyun uint32_t CacConfigTable; 154*4882a593Smuzhiyun uint32_t CacStatusTable; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun uint32_t mcRegisterTable; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun uint32_t mcArbDramTimingTable; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun uint32_t PmFuseTable; 161*4882a593Smuzhiyun uint32_t Globals; 162*4882a593Smuzhiyun uint32_t Reserved[42]; 163*4882a593Smuzhiyun uint32_t Signature; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun typedef struct SMU7_Firmware_Header SMU7_Firmware_Header; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #define SMU7_FIRMWARE_HEADER_LOCATION 0x20000 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun enum DisplayConfig { 171*4882a593Smuzhiyun PowerDown = 1, 172*4882a593Smuzhiyun DP54x4, 173*4882a593Smuzhiyun DP54x2, 174*4882a593Smuzhiyun DP54x1, 175*4882a593Smuzhiyun DP27x4, 176*4882a593Smuzhiyun DP27x2, 177*4882a593Smuzhiyun DP27x1, 178*4882a593Smuzhiyun HDMI297, 179*4882a593Smuzhiyun HDMI162, 180*4882a593Smuzhiyun LVDS, 181*4882a593Smuzhiyun DP324x4, 182*4882a593Smuzhiyun DP324x2, 183*4882a593Smuzhiyun DP324x1 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun #pragma pack(pop) 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun #endif 189*4882a593Smuzhiyun 190