xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/pm/amdgpu_pm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2017 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Authors: Rafał Miłecki <zajec5@gmail.com>
23*4882a593Smuzhiyun  *          Alex Deucher <alexdeucher@gmail.com>
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <drm/drm_debugfs.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "amdgpu.h"
29*4882a593Smuzhiyun #include "amdgpu_drv.h"
30*4882a593Smuzhiyun #include "amdgpu_pm.h"
31*4882a593Smuzhiyun #include "amdgpu_dpm.h"
32*4882a593Smuzhiyun #include "amdgpu_smu.h"
33*4882a593Smuzhiyun #include "atom.h"
34*4882a593Smuzhiyun #include <linux/pci.h>
35*4882a593Smuzhiyun #include <linux/hwmon.h>
36*4882a593Smuzhiyun #include <linux/hwmon-sysfs.h>
37*4882a593Smuzhiyun #include <linux/nospec.h>
38*4882a593Smuzhiyun #include <linux/pm_runtime.h>
39*4882a593Smuzhiyun #include "hwmgr.h"
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static const struct cg_flag_name clocks[] = {
42*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
43*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
44*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
45*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
46*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
47*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
48*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
49*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
50*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
51*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
52*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
53*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
54*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
55*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
56*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
57*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
58*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
59*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
60*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
61*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
62*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"},
63*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"},
64*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
65*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"},
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_ATHUB_MGCG, "Address Translation Hub Medium Grain Clock Gating"},
68*4882a593Smuzhiyun 	{AMD_CG_SUPPORT_ATHUB_LS, "Address Translation Hub Light Sleep"},
69*4882a593Smuzhiyun 	{0, NULL},
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static const struct hwmon_temp_label {
73*4882a593Smuzhiyun 	enum PP_HWMON_TEMP channel;
74*4882a593Smuzhiyun 	const char *label;
75*4882a593Smuzhiyun } temp_label[] = {
76*4882a593Smuzhiyun 	{PP_TEMP_EDGE, "edge"},
77*4882a593Smuzhiyun 	{PP_TEMP_JUNCTION, "junction"},
78*4882a593Smuzhiyun 	{PP_TEMP_MEM, "mem"},
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /**
82*4882a593Smuzhiyun  * DOC: power_dpm_state
83*4882a593Smuzhiyun  *
84*4882a593Smuzhiyun  * The power_dpm_state file is a legacy interface and is only provided for
85*4882a593Smuzhiyun  * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting
86*4882a593Smuzhiyun  * certain power related parameters.  The file power_dpm_state is used for this.
87*4882a593Smuzhiyun  * It accepts the following arguments:
88*4882a593Smuzhiyun  *
89*4882a593Smuzhiyun  * - battery
90*4882a593Smuzhiyun  *
91*4882a593Smuzhiyun  * - balanced
92*4882a593Smuzhiyun  *
93*4882a593Smuzhiyun  * - performance
94*4882a593Smuzhiyun  *
95*4882a593Smuzhiyun  * battery
96*4882a593Smuzhiyun  *
97*4882a593Smuzhiyun  * On older GPUs, the vbios provided a special power state for battery
98*4882a593Smuzhiyun  * operation.  Selecting battery switched to this state.  This is no
99*4882a593Smuzhiyun  * longer provided on newer GPUs so the option does nothing in that case.
100*4882a593Smuzhiyun  *
101*4882a593Smuzhiyun  * balanced
102*4882a593Smuzhiyun  *
103*4882a593Smuzhiyun  * On older GPUs, the vbios provided a special power state for balanced
104*4882a593Smuzhiyun  * operation.  Selecting balanced switched to this state.  This is no
105*4882a593Smuzhiyun  * longer provided on newer GPUs so the option does nothing in that case.
106*4882a593Smuzhiyun  *
107*4882a593Smuzhiyun  * performance
108*4882a593Smuzhiyun  *
109*4882a593Smuzhiyun  * On older GPUs, the vbios provided a special power state for performance
110*4882a593Smuzhiyun  * operation.  Selecting performance switched to this state.  This is no
111*4882a593Smuzhiyun  * longer provided on newer GPUs so the option does nothing in that case.
112*4882a593Smuzhiyun  *
113*4882a593Smuzhiyun  */
114*4882a593Smuzhiyun 
amdgpu_get_power_dpm_state(struct device * dev,struct device_attribute * attr,char * buf)115*4882a593Smuzhiyun static ssize_t amdgpu_get_power_dpm_state(struct device *dev,
116*4882a593Smuzhiyun 					  struct device_attribute *attr,
117*4882a593Smuzhiyun 					  char *buf)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
120*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
121*4882a593Smuzhiyun 	enum amd_pm_state_type pm;
122*4882a593Smuzhiyun 	int ret;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
125*4882a593Smuzhiyun 		return -EPERM;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
128*4882a593Smuzhiyun 	if (ret < 0) {
129*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
130*4882a593Smuzhiyun 		return ret;
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	if (is_support_sw_smu(adev)) {
134*4882a593Smuzhiyun 		if (adev->smu.ppt_funcs->get_current_power_state)
135*4882a593Smuzhiyun 			pm = smu_get_current_power_state(&adev->smu);
136*4882a593Smuzhiyun 		else
137*4882a593Smuzhiyun 			pm = adev->pm.dpm.user_state;
138*4882a593Smuzhiyun 	} else if (adev->powerplay.pp_funcs->get_current_power_state) {
139*4882a593Smuzhiyun 		pm = amdgpu_dpm_get_current_power_state(adev);
140*4882a593Smuzhiyun 	} else {
141*4882a593Smuzhiyun 		pm = adev->pm.dpm.user_state;
142*4882a593Smuzhiyun 	}
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
145*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%s\n",
148*4882a593Smuzhiyun 			(pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
149*4882a593Smuzhiyun 			(pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
amdgpu_set_power_dpm_state(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)152*4882a593Smuzhiyun static ssize_t amdgpu_set_power_dpm_state(struct device *dev,
153*4882a593Smuzhiyun 					  struct device_attribute *attr,
154*4882a593Smuzhiyun 					  const char *buf,
155*4882a593Smuzhiyun 					  size_t count)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
158*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
159*4882a593Smuzhiyun 	enum amd_pm_state_type  state;
160*4882a593Smuzhiyun 	int ret;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
163*4882a593Smuzhiyun 		return -EPERM;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	if (strncmp("battery", buf, strlen("battery")) == 0)
166*4882a593Smuzhiyun 		state = POWER_STATE_TYPE_BATTERY;
167*4882a593Smuzhiyun 	else if (strncmp("balanced", buf, strlen("balanced")) == 0)
168*4882a593Smuzhiyun 		state = POWER_STATE_TYPE_BALANCED;
169*4882a593Smuzhiyun 	else if (strncmp("performance", buf, strlen("performance")) == 0)
170*4882a593Smuzhiyun 		state = POWER_STATE_TYPE_PERFORMANCE;
171*4882a593Smuzhiyun 	else
172*4882a593Smuzhiyun 		return -EINVAL;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
175*4882a593Smuzhiyun 	if (ret < 0) {
176*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
177*4882a593Smuzhiyun 		return ret;
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	if (is_support_sw_smu(adev)) {
181*4882a593Smuzhiyun 		mutex_lock(&adev->pm.mutex);
182*4882a593Smuzhiyun 		adev->pm.dpm.user_state = state;
183*4882a593Smuzhiyun 		mutex_unlock(&adev->pm.mutex);
184*4882a593Smuzhiyun 	} else if (adev->powerplay.pp_funcs->dispatch_tasks) {
185*4882a593Smuzhiyun 		amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_ENABLE_USER_STATE, &state);
186*4882a593Smuzhiyun 	} else {
187*4882a593Smuzhiyun 		mutex_lock(&adev->pm.mutex);
188*4882a593Smuzhiyun 		adev->pm.dpm.user_state = state;
189*4882a593Smuzhiyun 		mutex_unlock(&adev->pm.mutex);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 		amdgpu_pm_compute_clocks(adev);
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
194*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	return count;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /**
201*4882a593Smuzhiyun  * DOC: power_dpm_force_performance_level
202*4882a593Smuzhiyun  *
203*4882a593Smuzhiyun  * The amdgpu driver provides a sysfs API for adjusting certain power
204*4882a593Smuzhiyun  * related parameters.  The file power_dpm_force_performance_level is
205*4882a593Smuzhiyun  * used for this.  It accepts the following arguments:
206*4882a593Smuzhiyun  *
207*4882a593Smuzhiyun  * - auto
208*4882a593Smuzhiyun  *
209*4882a593Smuzhiyun  * - low
210*4882a593Smuzhiyun  *
211*4882a593Smuzhiyun  * - high
212*4882a593Smuzhiyun  *
213*4882a593Smuzhiyun  * - manual
214*4882a593Smuzhiyun  *
215*4882a593Smuzhiyun  * - profile_standard
216*4882a593Smuzhiyun  *
217*4882a593Smuzhiyun  * - profile_min_sclk
218*4882a593Smuzhiyun  *
219*4882a593Smuzhiyun  * - profile_min_mclk
220*4882a593Smuzhiyun  *
221*4882a593Smuzhiyun  * - profile_peak
222*4882a593Smuzhiyun  *
223*4882a593Smuzhiyun  * auto
224*4882a593Smuzhiyun  *
225*4882a593Smuzhiyun  * When auto is selected, the driver will attempt to dynamically select
226*4882a593Smuzhiyun  * the optimal power profile for current conditions in the driver.
227*4882a593Smuzhiyun  *
228*4882a593Smuzhiyun  * low
229*4882a593Smuzhiyun  *
230*4882a593Smuzhiyun  * When low is selected, the clocks are forced to the lowest power state.
231*4882a593Smuzhiyun  *
232*4882a593Smuzhiyun  * high
233*4882a593Smuzhiyun  *
234*4882a593Smuzhiyun  * When high is selected, the clocks are forced to the highest power state.
235*4882a593Smuzhiyun  *
236*4882a593Smuzhiyun  * manual
237*4882a593Smuzhiyun  *
238*4882a593Smuzhiyun  * When manual is selected, the user can manually adjust which power states
239*4882a593Smuzhiyun  * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk,
240*4882a593Smuzhiyun  * and pp_dpm_pcie files and adjust the power state transition heuristics
241*4882a593Smuzhiyun  * via the pp_power_profile_mode sysfs file.
242*4882a593Smuzhiyun  *
243*4882a593Smuzhiyun  * profile_standard
244*4882a593Smuzhiyun  * profile_min_sclk
245*4882a593Smuzhiyun  * profile_min_mclk
246*4882a593Smuzhiyun  * profile_peak
247*4882a593Smuzhiyun  *
248*4882a593Smuzhiyun  * When the profiling modes are selected, clock and power gating are
249*4882a593Smuzhiyun  * disabled and the clocks are set for different profiling cases. This
250*4882a593Smuzhiyun  * mode is recommended for profiling specific work loads where you do
251*4882a593Smuzhiyun  * not want clock or power gating for clock fluctuation to interfere
252*4882a593Smuzhiyun  * with your results. profile_standard sets the clocks to a fixed clock
253*4882a593Smuzhiyun  * level which varies from asic to asic.  profile_min_sclk forces the sclk
254*4882a593Smuzhiyun  * to the lowest level.  profile_min_mclk forces the mclk to the lowest level.
255*4882a593Smuzhiyun  * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels.
256*4882a593Smuzhiyun  *
257*4882a593Smuzhiyun  */
258*4882a593Smuzhiyun 
amdgpu_get_power_dpm_force_performance_level(struct device * dev,struct device_attribute * attr,char * buf)259*4882a593Smuzhiyun static ssize_t amdgpu_get_power_dpm_force_performance_level(struct device *dev,
260*4882a593Smuzhiyun 							    struct device_attribute *attr,
261*4882a593Smuzhiyun 							    char *buf)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
264*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
265*4882a593Smuzhiyun 	enum amd_dpm_forced_level level = 0xff;
266*4882a593Smuzhiyun 	int ret;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
269*4882a593Smuzhiyun 		return -EPERM;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
272*4882a593Smuzhiyun 	if (ret < 0) {
273*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
274*4882a593Smuzhiyun 		return ret;
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
278*4882a593Smuzhiyun 		level = smu_get_performance_level(&adev->smu);
279*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->get_performance_level)
280*4882a593Smuzhiyun 		level = amdgpu_dpm_get_performance_level(adev);
281*4882a593Smuzhiyun 	else
282*4882a593Smuzhiyun 		level = adev->pm.dpm.forced_level;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
285*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%s\n",
288*4882a593Smuzhiyun 			(level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
289*4882a593Smuzhiyun 			(level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
290*4882a593Smuzhiyun 			(level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
291*4882a593Smuzhiyun 			(level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
292*4882a593Smuzhiyun 			(level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
293*4882a593Smuzhiyun 			(level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
294*4882a593Smuzhiyun 			(level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
295*4882a593Smuzhiyun 			(level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
296*4882a593Smuzhiyun 			"unknown");
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
amdgpu_set_power_dpm_force_performance_level(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)299*4882a593Smuzhiyun static ssize_t amdgpu_set_power_dpm_force_performance_level(struct device *dev,
300*4882a593Smuzhiyun 							    struct device_attribute *attr,
301*4882a593Smuzhiyun 							    const char *buf,
302*4882a593Smuzhiyun 							    size_t count)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
305*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
306*4882a593Smuzhiyun 	enum amd_dpm_forced_level level;
307*4882a593Smuzhiyun 	enum amd_dpm_forced_level current_level = 0xff;
308*4882a593Smuzhiyun 	int ret = 0;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
311*4882a593Smuzhiyun 		return -EPERM;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	if (strncmp("low", buf, strlen("low")) == 0) {
314*4882a593Smuzhiyun 		level = AMD_DPM_FORCED_LEVEL_LOW;
315*4882a593Smuzhiyun 	} else if (strncmp("high", buf, strlen("high")) == 0) {
316*4882a593Smuzhiyun 		level = AMD_DPM_FORCED_LEVEL_HIGH;
317*4882a593Smuzhiyun 	} else if (strncmp("auto", buf, strlen("auto")) == 0) {
318*4882a593Smuzhiyun 		level = AMD_DPM_FORCED_LEVEL_AUTO;
319*4882a593Smuzhiyun 	} else if (strncmp("manual", buf, strlen("manual")) == 0) {
320*4882a593Smuzhiyun 		level = AMD_DPM_FORCED_LEVEL_MANUAL;
321*4882a593Smuzhiyun 	} else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
322*4882a593Smuzhiyun 		level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
323*4882a593Smuzhiyun 	} else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
324*4882a593Smuzhiyun 		level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
325*4882a593Smuzhiyun 	} else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
326*4882a593Smuzhiyun 		level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
327*4882a593Smuzhiyun 	} else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
328*4882a593Smuzhiyun 		level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
329*4882a593Smuzhiyun 	} else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
330*4882a593Smuzhiyun 		level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
331*4882a593Smuzhiyun 	}  else {
332*4882a593Smuzhiyun 		return -EINVAL;
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
336*4882a593Smuzhiyun 	if (ret < 0) {
337*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
338*4882a593Smuzhiyun 		return ret;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
342*4882a593Smuzhiyun 		current_level = smu_get_performance_level(&adev->smu);
343*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->get_performance_level)
344*4882a593Smuzhiyun 		current_level = amdgpu_dpm_get_performance_level(adev);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	if (current_level == level) {
347*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(ddev->dev);
348*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
349*4882a593Smuzhiyun 		return count;
350*4882a593Smuzhiyun 	}
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	if (adev->asic_type == CHIP_RAVEN) {
353*4882a593Smuzhiyun 		if (!(adev->apu_flags & AMD_APU_IS_RAVEN2)) {
354*4882a593Smuzhiyun 			if (current_level != AMD_DPM_FORCED_LEVEL_MANUAL && level == AMD_DPM_FORCED_LEVEL_MANUAL)
355*4882a593Smuzhiyun 				amdgpu_gfx_off_ctrl(adev, false);
356*4882a593Smuzhiyun 			else if (current_level == AMD_DPM_FORCED_LEVEL_MANUAL && level != AMD_DPM_FORCED_LEVEL_MANUAL)
357*4882a593Smuzhiyun 				amdgpu_gfx_off_ctrl(adev, true);
358*4882a593Smuzhiyun 		}
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	/* profile_exit setting is valid only when current mode is in profile mode */
362*4882a593Smuzhiyun 	if (!(current_level & (AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD |
363*4882a593Smuzhiyun 	    AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK |
364*4882a593Smuzhiyun 	    AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK |
365*4882a593Smuzhiyun 	    AMD_DPM_FORCED_LEVEL_PROFILE_PEAK)) &&
366*4882a593Smuzhiyun 	    (level == AMD_DPM_FORCED_LEVEL_PROFILE_EXIT)) {
367*4882a593Smuzhiyun 		pr_err("Currently not in any profile mode!\n");
368*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(ddev->dev);
369*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
370*4882a593Smuzhiyun 		return -EINVAL;
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	if (is_support_sw_smu(adev)) {
374*4882a593Smuzhiyun 		ret = smu_force_performance_level(&adev->smu, level);
375*4882a593Smuzhiyun 		if (ret) {
376*4882a593Smuzhiyun 			pm_runtime_mark_last_busy(ddev->dev);
377*4882a593Smuzhiyun 			pm_runtime_put_autosuspend(ddev->dev);
378*4882a593Smuzhiyun 			return -EINVAL;
379*4882a593Smuzhiyun 		}
380*4882a593Smuzhiyun 	} else if (adev->powerplay.pp_funcs->force_performance_level) {
381*4882a593Smuzhiyun 		mutex_lock(&adev->pm.mutex);
382*4882a593Smuzhiyun 		if (adev->pm.dpm.thermal_active) {
383*4882a593Smuzhiyun 			mutex_unlock(&adev->pm.mutex);
384*4882a593Smuzhiyun 			pm_runtime_mark_last_busy(ddev->dev);
385*4882a593Smuzhiyun 			pm_runtime_put_autosuspend(ddev->dev);
386*4882a593Smuzhiyun 			return -EINVAL;
387*4882a593Smuzhiyun 		}
388*4882a593Smuzhiyun 		ret = amdgpu_dpm_force_performance_level(adev, level);
389*4882a593Smuzhiyun 		if (ret) {
390*4882a593Smuzhiyun 			mutex_unlock(&adev->pm.mutex);
391*4882a593Smuzhiyun 			pm_runtime_mark_last_busy(ddev->dev);
392*4882a593Smuzhiyun 			pm_runtime_put_autosuspend(ddev->dev);
393*4882a593Smuzhiyun 			return -EINVAL;
394*4882a593Smuzhiyun 		} else {
395*4882a593Smuzhiyun 			adev->pm.dpm.forced_level = level;
396*4882a593Smuzhiyun 		}
397*4882a593Smuzhiyun 		mutex_unlock(&adev->pm.mutex);
398*4882a593Smuzhiyun 	}
399*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
400*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	return count;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
amdgpu_get_pp_num_states(struct device * dev,struct device_attribute * attr,char * buf)405*4882a593Smuzhiyun static ssize_t amdgpu_get_pp_num_states(struct device *dev,
406*4882a593Smuzhiyun 		struct device_attribute *attr,
407*4882a593Smuzhiyun 		char *buf)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
410*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
411*4882a593Smuzhiyun 	struct pp_states_info data;
412*4882a593Smuzhiyun 	int i, buf_len, ret;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
415*4882a593Smuzhiyun 		return -EPERM;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
418*4882a593Smuzhiyun 	if (ret < 0) {
419*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
420*4882a593Smuzhiyun 		return ret;
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	if (is_support_sw_smu(adev)) {
424*4882a593Smuzhiyun 		ret = smu_get_power_num_states(&adev->smu, &data);
425*4882a593Smuzhiyun 		if (ret)
426*4882a593Smuzhiyun 			return ret;
427*4882a593Smuzhiyun 	} else if (adev->powerplay.pp_funcs->get_pp_num_states) {
428*4882a593Smuzhiyun 		amdgpu_dpm_get_pp_num_states(adev, &data);
429*4882a593Smuzhiyun 	} else {
430*4882a593Smuzhiyun 		memset(&data, 0, sizeof(data));
431*4882a593Smuzhiyun 	}
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
434*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
437*4882a593Smuzhiyun 	for (i = 0; i < data.nums; i++)
438*4882a593Smuzhiyun 		buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
439*4882a593Smuzhiyun 				(data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
440*4882a593Smuzhiyun 				(data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
441*4882a593Smuzhiyun 				(data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
442*4882a593Smuzhiyun 				(data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	return buf_len;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun 
amdgpu_get_pp_cur_state(struct device * dev,struct device_attribute * attr,char * buf)447*4882a593Smuzhiyun static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
448*4882a593Smuzhiyun 		struct device_attribute *attr,
449*4882a593Smuzhiyun 		char *buf)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
452*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
453*4882a593Smuzhiyun 	struct pp_states_info data;
454*4882a593Smuzhiyun 	struct smu_context *smu = &adev->smu;
455*4882a593Smuzhiyun 	enum amd_pm_state_type pm = 0;
456*4882a593Smuzhiyun 	int i = 0, ret = 0;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
459*4882a593Smuzhiyun 		return -EPERM;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
462*4882a593Smuzhiyun 	if (ret < 0) {
463*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
464*4882a593Smuzhiyun 		return ret;
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	if (is_support_sw_smu(adev)) {
468*4882a593Smuzhiyun 		pm = smu_get_current_power_state(smu);
469*4882a593Smuzhiyun 		ret = smu_get_power_num_states(smu, &data);
470*4882a593Smuzhiyun 		if (ret)
471*4882a593Smuzhiyun 			return ret;
472*4882a593Smuzhiyun 	} else if (adev->powerplay.pp_funcs->get_current_power_state
473*4882a593Smuzhiyun 		 && adev->powerplay.pp_funcs->get_pp_num_states) {
474*4882a593Smuzhiyun 		pm = amdgpu_dpm_get_current_power_state(adev);
475*4882a593Smuzhiyun 		amdgpu_dpm_get_pp_num_states(adev, &data);
476*4882a593Smuzhiyun 	}
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
479*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	for (i = 0; i < data.nums; i++) {
482*4882a593Smuzhiyun 		if (pm == data.states[i])
483*4882a593Smuzhiyun 			break;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	if (i == data.nums)
487*4882a593Smuzhiyun 		i = -EINVAL;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n", i);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
amdgpu_get_pp_force_state(struct device * dev,struct device_attribute * attr,char * buf)492*4882a593Smuzhiyun static ssize_t amdgpu_get_pp_force_state(struct device *dev,
493*4882a593Smuzhiyun 		struct device_attribute *attr,
494*4882a593Smuzhiyun 		char *buf)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
497*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
500*4882a593Smuzhiyun 		return -EPERM;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	if (adev->pp_force_state_enabled)
503*4882a593Smuzhiyun 		return amdgpu_get_pp_cur_state(dev, attr, buf);
504*4882a593Smuzhiyun 	else
505*4882a593Smuzhiyun 		return snprintf(buf, PAGE_SIZE, "\n");
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
amdgpu_set_pp_force_state(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)508*4882a593Smuzhiyun static ssize_t amdgpu_set_pp_force_state(struct device *dev,
509*4882a593Smuzhiyun 		struct device_attribute *attr,
510*4882a593Smuzhiyun 		const char *buf,
511*4882a593Smuzhiyun 		size_t count)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
514*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
515*4882a593Smuzhiyun 	enum amd_pm_state_type state = 0;
516*4882a593Smuzhiyun 	unsigned long idx;
517*4882a593Smuzhiyun 	int ret;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
520*4882a593Smuzhiyun 		return -EPERM;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	if (strlen(buf) == 1)
523*4882a593Smuzhiyun 		adev->pp_force_state_enabled = false;
524*4882a593Smuzhiyun 	else if (is_support_sw_smu(adev))
525*4882a593Smuzhiyun 		adev->pp_force_state_enabled = false;
526*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->dispatch_tasks &&
527*4882a593Smuzhiyun 			adev->powerplay.pp_funcs->get_pp_num_states) {
528*4882a593Smuzhiyun 		struct pp_states_info data;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 		ret = kstrtoul(buf, 0, &idx);
531*4882a593Smuzhiyun 		if (ret || idx >= ARRAY_SIZE(data.states))
532*4882a593Smuzhiyun 			return -EINVAL;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 		idx = array_index_nospec(idx, ARRAY_SIZE(data.states));
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 		amdgpu_dpm_get_pp_num_states(adev, &data);
537*4882a593Smuzhiyun 		state = data.states[idx];
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(ddev->dev);
540*4882a593Smuzhiyun 		if (ret < 0) {
541*4882a593Smuzhiyun 			pm_runtime_put_autosuspend(ddev->dev);
542*4882a593Smuzhiyun 			return ret;
543*4882a593Smuzhiyun 		}
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 		/* only set user selected power states */
546*4882a593Smuzhiyun 		if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
547*4882a593Smuzhiyun 		    state != POWER_STATE_TYPE_DEFAULT) {
548*4882a593Smuzhiyun 			amdgpu_dpm_dispatch_task(adev,
549*4882a593Smuzhiyun 					AMD_PP_TASK_ENABLE_USER_STATE, &state);
550*4882a593Smuzhiyun 			adev->pp_force_state_enabled = true;
551*4882a593Smuzhiyun 		}
552*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(ddev->dev);
553*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	return count;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun /**
560*4882a593Smuzhiyun  * DOC: pp_table
561*4882a593Smuzhiyun  *
562*4882a593Smuzhiyun  * The amdgpu driver provides a sysfs API for uploading new powerplay
563*4882a593Smuzhiyun  * tables.  The file pp_table is used for this.  Reading the file
564*4882a593Smuzhiyun  * will dump the current power play table.  Writing to the file
565*4882a593Smuzhiyun  * will attempt to upload a new powerplay table and re-initialize
566*4882a593Smuzhiyun  * powerplay using that new table.
567*4882a593Smuzhiyun  *
568*4882a593Smuzhiyun  */
569*4882a593Smuzhiyun 
amdgpu_get_pp_table(struct device * dev,struct device_attribute * attr,char * buf)570*4882a593Smuzhiyun static ssize_t amdgpu_get_pp_table(struct device *dev,
571*4882a593Smuzhiyun 		struct device_attribute *attr,
572*4882a593Smuzhiyun 		char *buf)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
575*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
576*4882a593Smuzhiyun 	char *table = NULL;
577*4882a593Smuzhiyun 	int size, ret;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
580*4882a593Smuzhiyun 		return -EPERM;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
583*4882a593Smuzhiyun 	if (ret < 0) {
584*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
585*4882a593Smuzhiyun 		return ret;
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	if (is_support_sw_smu(adev)) {
589*4882a593Smuzhiyun 		size = smu_sys_get_pp_table(&adev->smu, (void **)&table);
590*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(ddev->dev);
591*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
592*4882a593Smuzhiyun 		if (size < 0)
593*4882a593Smuzhiyun 			return size;
594*4882a593Smuzhiyun 	} else if (adev->powerplay.pp_funcs->get_pp_table) {
595*4882a593Smuzhiyun 		size = amdgpu_dpm_get_pp_table(adev, &table);
596*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(ddev->dev);
597*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
598*4882a593Smuzhiyun 		if (size < 0)
599*4882a593Smuzhiyun 			return size;
600*4882a593Smuzhiyun 	} else {
601*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(ddev->dev);
602*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
603*4882a593Smuzhiyun 		return 0;
604*4882a593Smuzhiyun 	}
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	if (size >= PAGE_SIZE)
607*4882a593Smuzhiyun 		size = PAGE_SIZE - 1;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	memcpy(buf, table, size);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	return size;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun 
amdgpu_set_pp_table(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)614*4882a593Smuzhiyun static ssize_t amdgpu_set_pp_table(struct device *dev,
615*4882a593Smuzhiyun 		struct device_attribute *attr,
616*4882a593Smuzhiyun 		const char *buf,
617*4882a593Smuzhiyun 		size_t count)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
620*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
621*4882a593Smuzhiyun 	int ret = 0;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
624*4882a593Smuzhiyun 		return -EPERM;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
627*4882a593Smuzhiyun 	if (ret < 0) {
628*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
629*4882a593Smuzhiyun 		return ret;
630*4882a593Smuzhiyun 	}
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	if (is_support_sw_smu(adev)) {
633*4882a593Smuzhiyun 		ret = smu_sys_set_pp_table(&adev->smu, (void *)buf, count);
634*4882a593Smuzhiyun 		if (ret) {
635*4882a593Smuzhiyun 			pm_runtime_mark_last_busy(ddev->dev);
636*4882a593Smuzhiyun 			pm_runtime_put_autosuspend(ddev->dev);
637*4882a593Smuzhiyun 			return ret;
638*4882a593Smuzhiyun 		}
639*4882a593Smuzhiyun 	} else if (adev->powerplay.pp_funcs->set_pp_table)
640*4882a593Smuzhiyun 		amdgpu_dpm_set_pp_table(adev, buf, count);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
643*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	return count;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun /**
649*4882a593Smuzhiyun  * DOC: pp_od_clk_voltage
650*4882a593Smuzhiyun  *
651*4882a593Smuzhiyun  * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages
652*4882a593Smuzhiyun  * in each power level within a power state.  The pp_od_clk_voltage is used for
653*4882a593Smuzhiyun  * this.
654*4882a593Smuzhiyun  *
655*4882a593Smuzhiyun  * Note that the actual memory controller clock rate are exposed, not
656*4882a593Smuzhiyun  * the effective memory clock of the DRAMs. To translate it, use the
657*4882a593Smuzhiyun  * following formula:
658*4882a593Smuzhiyun  *
659*4882a593Smuzhiyun  * Clock conversion (Mhz):
660*4882a593Smuzhiyun  *
661*4882a593Smuzhiyun  * HBM: effective_memory_clock = memory_controller_clock * 1
662*4882a593Smuzhiyun  *
663*4882a593Smuzhiyun  * G5: effective_memory_clock = memory_controller_clock * 1
664*4882a593Smuzhiyun  *
665*4882a593Smuzhiyun  * G6: effective_memory_clock = memory_controller_clock * 2
666*4882a593Smuzhiyun  *
667*4882a593Smuzhiyun  * DRAM data rate (MT/s):
668*4882a593Smuzhiyun  *
669*4882a593Smuzhiyun  * HBM: effective_memory_clock * 2 = data_rate
670*4882a593Smuzhiyun  *
671*4882a593Smuzhiyun  * G5: effective_memory_clock * 4 = data_rate
672*4882a593Smuzhiyun  *
673*4882a593Smuzhiyun  * G6: effective_memory_clock * 8 = data_rate
674*4882a593Smuzhiyun  *
675*4882a593Smuzhiyun  * Bandwidth (MB/s):
676*4882a593Smuzhiyun  *
677*4882a593Smuzhiyun  * data_rate * vram_bit_width / 8 = memory_bandwidth
678*4882a593Smuzhiyun  *
679*4882a593Smuzhiyun  * Some examples:
680*4882a593Smuzhiyun  *
681*4882a593Smuzhiyun  * G5 on RX460:
682*4882a593Smuzhiyun  *
683*4882a593Smuzhiyun  * memory_controller_clock = 1750 Mhz
684*4882a593Smuzhiyun  *
685*4882a593Smuzhiyun  * effective_memory_clock = 1750 Mhz * 1 = 1750 Mhz
686*4882a593Smuzhiyun  *
687*4882a593Smuzhiyun  * data rate = 1750 * 4 = 7000 MT/s
688*4882a593Smuzhiyun  *
689*4882a593Smuzhiyun  * memory_bandwidth = 7000 * 128 bits / 8 = 112000 MB/s
690*4882a593Smuzhiyun  *
691*4882a593Smuzhiyun  * G6 on RX5700:
692*4882a593Smuzhiyun  *
693*4882a593Smuzhiyun  * memory_controller_clock = 875 Mhz
694*4882a593Smuzhiyun  *
695*4882a593Smuzhiyun  * effective_memory_clock = 875 Mhz * 2 = 1750 Mhz
696*4882a593Smuzhiyun  *
697*4882a593Smuzhiyun  * data rate = 1750 * 8 = 14000 MT/s
698*4882a593Smuzhiyun  *
699*4882a593Smuzhiyun  * memory_bandwidth = 14000 * 256 bits / 8 = 448000 MB/s
700*4882a593Smuzhiyun  *
701*4882a593Smuzhiyun  * < For Vega10 and previous ASICs >
702*4882a593Smuzhiyun  *
703*4882a593Smuzhiyun  * Reading the file will display:
704*4882a593Smuzhiyun  *
705*4882a593Smuzhiyun  * - a list of engine clock levels and voltages labeled OD_SCLK
706*4882a593Smuzhiyun  *
707*4882a593Smuzhiyun  * - a list of memory clock levels and voltages labeled OD_MCLK
708*4882a593Smuzhiyun  *
709*4882a593Smuzhiyun  * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE
710*4882a593Smuzhiyun  *
711*4882a593Smuzhiyun  * To manually adjust these settings, first select manual using
712*4882a593Smuzhiyun  * power_dpm_force_performance_level. Enter a new value for each
713*4882a593Smuzhiyun  * level by writing a string that contains "s/m level clock voltage" to
714*4882a593Smuzhiyun  * the file.  E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz
715*4882a593Smuzhiyun  * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at
716*4882a593Smuzhiyun  * 810 mV.  When you have edited all of the states as needed, write
717*4882a593Smuzhiyun  * "c" (commit) to the file to commit your changes.  If you want to reset to the
718*4882a593Smuzhiyun  * default power levels, write "r" (reset) to the file to reset them.
719*4882a593Smuzhiyun  *
720*4882a593Smuzhiyun  *
721*4882a593Smuzhiyun  * < For Vega20 and newer ASICs >
722*4882a593Smuzhiyun  *
723*4882a593Smuzhiyun  * Reading the file will display:
724*4882a593Smuzhiyun  *
725*4882a593Smuzhiyun  * - minimum and maximum engine clock labeled OD_SCLK
726*4882a593Smuzhiyun  *
727*4882a593Smuzhiyun  * - maximum memory clock labeled OD_MCLK
728*4882a593Smuzhiyun  *
729*4882a593Smuzhiyun  * - three <frequency, voltage> points labeled OD_VDDC_CURVE.
730*4882a593Smuzhiyun  *   They can be used to calibrate the sclk voltage curve.
731*4882a593Smuzhiyun  *
732*4882a593Smuzhiyun  * - a list of valid ranges for sclk, mclk, and voltage curve points
733*4882a593Smuzhiyun  *   labeled OD_RANGE
734*4882a593Smuzhiyun  *
735*4882a593Smuzhiyun  * To manually adjust these settings:
736*4882a593Smuzhiyun  *
737*4882a593Smuzhiyun  * - First select manual using power_dpm_force_performance_level
738*4882a593Smuzhiyun  *
739*4882a593Smuzhiyun  * - For clock frequency setting, enter a new value by writing a
740*4882a593Smuzhiyun  *   string that contains "s/m index clock" to the file. The index
741*4882a593Smuzhiyun  *   should be 0 if to set minimum clock. And 1 if to set maximum
742*4882a593Smuzhiyun  *   clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz.
743*4882a593Smuzhiyun  *   "m 1 800" will update maximum mclk to be 800Mhz.
744*4882a593Smuzhiyun  *
745*4882a593Smuzhiyun  *   For sclk voltage curve, enter the new values by writing a
746*4882a593Smuzhiyun  *   string that contains "vc point clock voltage" to the file. The
747*4882a593Smuzhiyun  *   points are indexed by 0, 1 and 2. E.g., "vc 0 300 600" will
748*4882a593Smuzhiyun  *   update point1 with clock set as 300Mhz and voltage as
749*4882a593Smuzhiyun  *   600mV. "vc 2 1000 1000" will update point3 with clock set
750*4882a593Smuzhiyun  *   as 1000Mhz and voltage 1000mV.
751*4882a593Smuzhiyun  *
752*4882a593Smuzhiyun  * - When you have edited all of the states as needed, write "c" (commit)
753*4882a593Smuzhiyun  *   to the file to commit your changes
754*4882a593Smuzhiyun  *
755*4882a593Smuzhiyun  * - If you want to reset to the default power levels, write "r" (reset)
756*4882a593Smuzhiyun  *   to the file to reset them
757*4882a593Smuzhiyun  *
758*4882a593Smuzhiyun  */
759*4882a593Smuzhiyun 
amdgpu_set_pp_od_clk_voltage(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)760*4882a593Smuzhiyun static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev,
761*4882a593Smuzhiyun 		struct device_attribute *attr,
762*4882a593Smuzhiyun 		const char *buf,
763*4882a593Smuzhiyun 		size_t count)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
766*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
767*4882a593Smuzhiyun 	int ret;
768*4882a593Smuzhiyun 	uint32_t parameter_size = 0;
769*4882a593Smuzhiyun 	long parameter[64];
770*4882a593Smuzhiyun 	char buf_cpy[128];
771*4882a593Smuzhiyun 	char *tmp_str;
772*4882a593Smuzhiyun 	char *sub_str;
773*4882a593Smuzhiyun 	const char delimiter[3] = {' ', '\n', '\0'};
774*4882a593Smuzhiyun 	uint32_t type;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
777*4882a593Smuzhiyun 		return -EPERM;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	if (count > 127)
780*4882a593Smuzhiyun 		return -EINVAL;
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	if (*buf == 's')
783*4882a593Smuzhiyun 		type = PP_OD_EDIT_SCLK_VDDC_TABLE;
784*4882a593Smuzhiyun 	else if (*buf == 'm')
785*4882a593Smuzhiyun 		type = PP_OD_EDIT_MCLK_VDDC_TABLE;
786*4882a593Smuzhiyun 	else if(*buf == 'r')
787*4882a593Smuzhiyun 		type = PP_OD_RESTORE_DEFAULT_TABLE;
788*4882a593Smuzhiyun 	else if (*buf == 'c')
789*4882a593Smuzhiyun 		type = PP_OD_COMMIT_DPM_TABLE;
790*4882a593Smuzhiyun 	else if (!strncmp(buf, "vc", 2))
791*4882a593Smuzhiyun 		type = PP_OD_EDIT_VDDC_CURVE;
792*4882a593Smuzhiyun 	else
793*4882a593Smuzhiyun 		return -EINVAL;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	memcpy(buf_cpy, buf, count+1);
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	tmp_str = buf_cpy;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	if (type == PP_OD_EDIT_VDDC_CURVE)
800*4882a593Smuzhiyun 		tmp_str++;
801*4882a593Smuzhiyun 	while (isspace(*++tmp_str));
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	while (tmp_str[0]) {
804*4882a593Smuzhiyun 		sub_str = strsep(&tmp_str, delimiter);
805*4882a593Smuzhiyun 		ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
806*4882a593Smuzhiyun 		if (ret)
807*4882a593Smuzhiyun 			return -EINVAL;
808*4882a593Smuzhiyun 		parameter_size++;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 		while (isspace(*tmp_str))
811*4882a593Smuzhiyun 			tmp_str++;
812*4882a593Smuzhiyun 	}
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
815*4882a593Smuzhiyun 	if (ret < 0) {
816*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
817*4882a593Smuzhiyun 		return ret;
818*4882a593Smuzhiyun 	}
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	if (is_support_sw_smu(adev)) {
821*4882a593Smuzhiyun 		ret = smu_od_edit_dpm_table(&adev->smu, type,
822*4882a593Smuzhiyun 					    parameter, parameter_size);
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 		if (ret) {
825*4882a593Smuzhiyun 			pm_runtime_mark_last_busy(ddev->dev);
826*4882a593Smuzhiyun 			pm_runtime_put_autosuspend(ddev->dev);
827*4882a593Smuzhiyun 			return -EINVAL;
828*4882a593Smuzhiyun 		}
829*4882a593Smuzhiyun 	} else {
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 		if (adev->powerplay.pp_funcs->set_fine_grain_clk_vol) {
832*4882a593Smuzhiyun 			ret = amdgpu_dpm_set_fine_grain_clk_vol(adev, type,
833*4882a593Smuzhiyun 								parameter,
834*4882a593Smuzhiyun 								parameter_size);
835*4882a593Smuzhiyun 			if (ret) {
836*4882a593Smuzhiyun 				pm_runtime_mark_last_busy(ddev->dev);
837*4882a593Smuzhiyun 				pm_runtime_put_autosuspend(ddev->dev);
838*4882a593Smuzhiyun 				return -EINVAL;
839*4882a593Smuzhiyun 			}
840*4882a593Smuzhiyun 		}
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 		if (adev->powerplay.pp_funcs->odn_edit_dpm_table) {
843*4882a593Smuzhiyun 			ret = amdgpu_dpm_odn_edit_dpm_table(adev, type,
844*4882a593Smuzhiyun 						parameter, parameter_size);
845*4882a593Smuzhiyun 			if (ret) {
846*4882a593Smuzhiyun 				pm_runtime_mark_last_busy(ddev->dev);
847*4882a593Smuzhiyun 				pm_runtime_put_autosuspend(ddev->dev);
848*4882a593Smuzhiyun 				return -EINVAL;
849*4882a593Smuzhiyun 			}
850*4882a593Smuzhiyun 		}
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 		if (type == PP_OD_COMMIT_DPM_TABLE) {
853*4882a593Smuzhiyun 			if (adev->powerplay.pp_funcs->dispatch_tasks) {
854*4882a593Smuzhiyun 				amdgpu_dpm_dispatch_task(adev,
855*4882a593Smuzhiyun 						AMD_PP_TASK_READJUST_POWER_STATE,
856*4882a593Smuzhiyun 						NULL);
857*4882a593Smuzhiyun 				pm_runtime_mark_last_busy(ddev->dev);
858*4882a593Smuzhiyun 				pm_runtime_put_autosuspend(ddev->dev);
859*4882a593Smuzhiyun 				return count;
860*4882a593Smuzhiyun 			} else {
861*4882a593Smuzhiyun 				pm_runtime_mark_last_busy(ddev->dev);
862*4882a593Smuzhiyun 				pm_runtime_put_autosuspend(ddev->dev);
863*4882a593Smuzhiyun 				return -EINVAL;
864*4882a593Smuzhiyun 			}
865*4882a593Smuzhiyun 		}
866*4882a593Smuzhiyun 	}
867*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
868*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	return count;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun 
amdgpu_get_pp_od_clk_voltage(struct device * dev,struct device_attribute * attr,char * buf)873*4882a593Smuzhiyun static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev,
874*4882a593Smuzhiyun 		struct device_attribute *attr,
875*4882a593Smuzhiyun 		char *buf)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
878*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
879*4882a593Smuzhiyun 	ssize_t size;
880*4882a593Smuzhiyun 	int ret;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
883*4882a593Smuzhiyun 		return -EPERM;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
886*4882a593Smuzhiyun 	if (ret < 0) {
887*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
888*4882a593Smuzhiyun 		return ret;
889*4882a593Smuzhiyun 	}
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	if (is_support_sw_smu(adev)) {
892*4882a593Smuzhiyun 		size = smu_print_clk_levels(&adev->smu, SMU_OD_SCLK, buf);
893*4882a593Smuzhiyun 		size += smu_print_clk_levels(&adev->smu, SMU_OD_MCLK, buf+size);
894*4882a593Smuzhiyun 		size += smu_print_clk_levels(&adev->smu, SMU_OD_VDDC_CURVE, buf+size);
895*4882a593Smuzhiyun 		size += smu_print_clk_levels(&adev->smu, SMU_OD_RANGE, buf+size);
896*4882a593Smuzhiyun 	} else if (adev->powerplay.pp_funcs->print_clock_levels) {
897*4882a593Smuzhiyun 		size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf);
898*4882a593Smuzhiyun 		size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf+size);
899*4882a593Smuzhiyun 		size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf+size);
900*4882a593Smuzhiyun 		size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf+size);
901*4882a593Smuzhiyun 	} else {
902*4882a593Smuzhiyun 		size = snprintf(buf, PAGE_SIZE, "\n");
903*4882a593Smuzhiyun 	}
904*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
905*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	return size;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun /**
911*4882a593Smuzhiyun  * DOC: pp_features
912*4882a593Smuzhiyun  *
913*4882a593Smuzhiyun  * The amdgpu driver provides a sysfs API for adjusting what powerplay
914*4882a593Smuzhiyun  * features to be enabled. The file pp_features is used for this. And
915*4882a593Smuzhiyun  * this is only available for Vega10 and later dGPUs.
916*4882a593Smuzhiyun  *
917*4882a593Smuzhiyun  * Reading back the file will show you the followings:
918*4882a593Smuzhiyun  * - Current ppfeature masks
919*4882a593Smuzhiyun  * - List of the all supported powerplay features with their naming,
920*4882a593Smuzhiyun  *   bitmasks and enablement status('Y'/'N' means "enabled"/"disabled").
921*4882a593Smuzhiyun  *
922*4882a593Smuzhiyun  * To manually enable or disable a specific feature, just set or clear
923*4882a593Smuzhiyun  * the corresponding bit from original ppfeature masks and input the
924*4882a593Smuzhiyun  * new ppfeature masks.
925*4882a593Smuzhiyun  */
amdgpu_set_pp_features(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)926*4882a593Smuzhiyun static ssize_t amdgpu_set_pp_features(struct device *dev,
927*4882a593Smuzhiyun 				      struct device_attribute *attr,
928*4882a593Smuzhiyun 				      const char *buf,
929*4882a593Smuzhiyun 				      size_t count)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
932*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
933*4882a593Smuzhiyun 	uint64_t featuremask;
934*4882a593Smuzhiyun 	int ret;
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
937*4882a593Smuzhiyun 		return -EPERM;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	ret = kstrtou64(buf, 0, &featuremask);
940*4882a593Smuzhiyun 	if (ret)
941*4882a593Smuzhiyun 		return -EINVAL;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	pr_debug("featuremask = 0x%llx\n", featuremask);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
946*4882a593Smuzhiyun 	if (ret < 0) {
947*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
948*4882a593Smuzhiyun 		return ret;
949*4882a593Smuzhiyun 	}
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	if (is_support_sw_smu(adev)) {
952*4882a593Smuzhiyun 		ret = smu_sys_set_pp_feature_mask(&adev->smu, featuremask);
953*4882a593Smuzhiyun 		if (ret) {
954*4882a593Smuzhiyun 			pm_runtime_mark_last_busy(ddev->dev);
955*4882a593Smuzhiyun 			pm_runtime_put_autosuspend(ddev->dev);
956*4882a593Smuzhiyun 			return -EINVAL;
957*4882a593Smuzhiyun 		}
958*4882a593Smuzhiyun 	} else if (adev->powerplay.pp_funcs->set_ppfeature_status) {
959*4882a593Smuzhiyun 		ret = amdgpu_dpm_set_ppfeature_status(adev, featuremask);
960*4882a593Smuzhiyun 		if (ret) {
961*4882a593Smuzhiyun 			pm_runtime_mark_last_busy(ddev->dev);
962*4882a593Smuzhiyun 			pm_runtime_put_autosuspend(ddev->dev);
963*4882a593Smuzhiyun 			return -EINVAL;
964*4882a593Smuzhiyun 		}
965*4882a593Smuzhiyun 	}
966*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
967*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	return count;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun 
amdgpu_get_pp_features(struct device * dev,struct device_attribute * attr,char * buf)972*4882a593Smuzhiyun static ssize_t amdgpu_get_pp_features(struct device *dev,
973*4882a593Smuzhiyun 				      struct device_attribute *attr,
974*4882a593Smuzhiyun 				      char *buf)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
977*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
978*4882a593Smuzhiyun 	ssize_t size;
979*4882a593Smuzhiyun 	int ret;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
982*4882a593Smuzhiyun 		return -EPERM;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
985*4882a593Smuzhiyun 	if (ret < 0) {
986*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
987*4882a593Smuzhiyun 		return ret;
988*4882a593Smuzhiyun 	}
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
991*4882a593Smuzhiyun 		size = smu_sys_get_pp_feature_mask(&adev->smu, buf);
992*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->get_ppfeature_status)
993*4882a593Smuzhiyun 		size = amdgpu_dpm_get_ppfeature_status(adev, buf);
994*4882a593Smuzhiyun 	else
995*4882a593Smuzhiyun 		size = snprintf(buf, PAGE_SIZE, "\n");
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
998*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	return size;
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun /**
1004*4882a593Smuzhiyun  * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_socclk pp_dpm_fclk pp_dpm_dcefclk pp_dpm_pcie
1005*4882a593Smuzhiyun  *
1006*4882a593Smuzhiyun  * The amdgpu driver provides a sysfs API for adjusting what power levels
1007*4882a593Smuzhiyun  * are enabled for a given power state.  The files pp_dpm_sclk, pp_dpm_mclk,
1008*4882a593Smuzhiyun  * pp_dpm_socclk, pp_dpm_fclk, pp_dpm_dcefclk and pp_dpm_pcie are used for
1009*4882a593Smuzhiyun  * this.
1010*4882a593Smuzhiyun  *
1011*4882a593Smuzhiyun  * pp_dpm_socclk and pp_dpm_dcefclk interfaces are only available for
1012*4882a593Smuzhiyun  * Vega10 and later ASICs.
1013*4882a593Smuzhiyun  * pp_dpm_fclk interface is only available for Vega20 and later ASICs.
1014*4882a593Smuzhiyun  *
1015*4882a593Smuzhiyun  * Reading back the files will show you the available power levels within
1016*4882a593Smuzhiyun  * the power state and the clock information for those levels.
1017*4882a593Smuzhiyun  *
1018*4882a593Smuzhiyun  * To manually adjust these states, first select manual using
1019*4882a593Smuzhiyun  * power_dpm_force_performance_level.
1020*4882a593Smuzhiyun  * Secondly, enter a new value for each level by inputing a string that
1021*4882a593Smuzhiyun  * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie"
1022*4882a593Smuzhiyun  * E.g.,
1023*4882a593Smuzhiyun  *
1024*4882a593Smuzhiyun  * .. code-block:: bash
1025*4882a593Smuzhiyun  *
1026*4882a593Smuzhiyun  *	echo "4 5 6" > pp_dpm_sclk
1027*4882a593Smuzhiyun  *
1028*4882a593Smuzhiyun  * will enable sclk levels 4, 5, and 6.
1029*4882a593Smuzhiyun  *
1030*4882a593Smuzhiyun  * NOTE: change to the dcefclk max dpm level is not supported now
1031*4882a593Smuzhiyun  */
1032*4882a593Smuzhiyun 
amdgpu_get_pp_dpm_sclk(struct device * dev,struct device_attribute * attr,char * buf)1033*4882a593Smuzhiyun static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
1034*4882a593Smuzhiyun 		struct device_attribute *attr,
1035*4882a593Smuzhiyun 		char *buf)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1038*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1039*4882a593Smuzhiyun 	ssize_t size;
1040*4882a593Smuzhiyun 	int ret;
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1043*4882a593Smuzhiyun 		return -EPERM;
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1046*4882a593Smuzhiyun 	if (ret < 0) {
1047*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1048*4882a593Smuzhiyun 		return ret;
1049*4882a593Smuzhiyun 	}
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
1052*4882a593Smuzhiyun 		size = smu_print_clk_levels(&adev->smu, SMU_SCLK, buf);
1053*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->print_clock_levels)
1054*4882a593Smuzhiyun 		size = amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
1055*4882a593Smuzhiyun 	else
1056*4882a593Smuzhiyun 		size = snprintf(buf, PAGE_SIZE, "\n");
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1059*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	return size;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun /*
1065*4882a593Smuzhiyun  * Worst case: 32 bits individually specified, in octal at 12 characters
1066*4882a593Smuzhiyun  * per line (+1 for \n).
1067*4882a593Smuzhiyun  */
1068*4882a593Smuzhiyun #define AMDGPU_MASK_BUF_MAX	(32 * 13)
1069*4882a593Smuzhiyun 
amdgpu_read_mask(const char * buf,size_t count,uint32_t * mask)1070*4882a593Smuzhiyun static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun 	int ret;
1073*4882a593Smuzhiyun 	unsigned long level;
1074*4882a593Smuzhiyun 	char *sub_str = NULL;
1075*4882a593Smuzhiyun 	char *tmp;
1076*4882a593Smuzhiyun 	char buf_cpy[AMDGPU_MASK_BUF_MAX + 1];
1077*4882a593Smuzhiyun 	const char delimiter[3] = {' ', '\n', '\0'};
1078*4882a593Smuzhiyun 	size_t bytes;
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	*mask = 0;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	bytes = min(count, sizeof(buf_cpy) - 1);
1083*4882a593Smuzhiyun 	memcpy(buf_cpy, buf, bytes);
1084*4882a593Smuzhiyun 	buf_cpy[bytes] = '\0';
1085*4882a593Smuzhiyun 	tmp = buf_cpy;
1086*4882a593Smuzhiyun 	while (tmp[0]) {
1087*4882a593Smuzhiyun 		sub_str = strsep(&tmp, delimiter);
1088*4882a593Smuzhiyun 		if (strlen(sub_str)) {
1089*4882a593Smuzhiyun 			ret = kstrtoul(sub_str, 0, &level);
1090*4882a593Smuzhiyun 			if (ret || level > 31)
1091*4882a593Smuzhiyun 				return -EINVAL;
1092*4882a593Smuzhiyun 			*mask |= 1 << level;
1093*4882a593Smuzhiyun 		} else
1094*4882a593Smuzhiyun 			break;
1095*4882a593Smuzhiyun 	}
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	return 0;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun 
amdgpu_set_pp_dpm_sclk(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1100*4882a593Smuzhiyun static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
1101*4882a593Smuzhiyun 		struct device_attribute *attr,
1102*4882a593Smuzhiyun 		const char *buf,
1103*4882a593Smuzhiyun 		size_t count)
1104*4882a593Smuzhiyun {
1105*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1106*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1107*4882a593Smuzhiyun 	int ret;
1108*4882a593Smuzhiyun 	uint32_t mask = 0;
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1111*4882a593Smuzhiyun 		return -EPERM;
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	ret = amdgpu_read_mask(buf, count, &mask);
1114*4882a593Smuzhiyun 	if (ret)
1115*4882a593Smuzhiyun 		return ret;
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1118*4882a593Smuzhiyun 	if (ret < 0) {
1119*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1120*4882a593Smuzhiyun 		return ret;
1121*4882a593Smuzhiyun 	}
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
1124*4882a593Smuzhiyun 		ret = smu_force_clk_levels(&adev->smu, SMU_SCLK, mask);
1125*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->force_clock_level)
1126*4882a593Smuzhiyun 		ret = amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1129*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	if (ret)
1132*4882a593Smuzhiyun 		return -EINVAL;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	return count;
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun 
amdgpu_get_pp_dpm_mclk(struct device * dev,struct device_attribute * attr,char * buf)1137*4882a593Smuzhiyun static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
1138*4882a593Smuzhiyun 		struct device_attribute *attr,
1139*4882a593Smuzhiyun 		char *buf)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1142*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1143*4882a593Smuzhiyun 	ssize_t size;
1144*4882a593Smuzhiyun 	int ret;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1147*4882a593Smuzhiyun 		return -EPERM;
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1150*4882a593Smuzhiyun 	if (ret < 0) {
1151*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1152*4882a593Smuzhiyun 		return ret;
1153*4882a593Smuzhiyun 	}
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
1156*4882a593Smuzhiyun 		size = smu_print_clk_levels(&adev->smu, SMU_MCLK, buf);
1157*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->print_clock_levels)
1158*4882a593Smuzhiyun 		size = amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
1159*4882a593Smuzhiyun 	else
1160*4882a593Smuzhiyun 		size = snprintf(buf, PAGE_SIZE, "\n");
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1163*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	return size;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun 
amdgpu_set_pp_dpm_mclk(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1168*4882a593Smuzhiyun static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
1169*4882a593Smuzhiyun 		struct device_attribute *attr,
1170*4882a593Smuzhiyun 		const char *buf,
1171*4882a593Smuzhiyun 		size_t count)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1174*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1175*4882a593Smuzhiyun 	uint32_t mask = 0;
1176*4882a593Smuzhiyun 	int ret;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1179*4882a593Smuzhiyun 		return -EPERM;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	ret = amdgpu_read_mask(buf, count, &mask);
1182*4882a593Smuzhiyun 	if (ret)
1183*4882a593Smuzhiyun 		return ret;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1186*4882a593Smuzhiyun 	if (ret < 0) {
1187*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1188*4882a593Smuzhiyun 		return ret;
1189*4882a593Smuzhiyun 	}
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
1192*4882a593Smuzhiyun 		ret = smu_force_clk_levels(&adev->smu, SMU_MCLK, mask);
1193*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->force_clock_level)
1194*4882a593Smuzhiyun 		ret = amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1197*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	if (ret)
1200*4882a593Smuzhiyun 		return -EINVAL;
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	return count;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun 
amdgpu_get_pp_dpm_socclk(struct device * dev,struct device_attribute * attr,char * buf)1205*4882a593Smuzhiyun static ssize_t amdgpu_get_pp_dpm_socclk(struct device *dev,
1206*4882a593Smuzhiyun 		struct device_attribute *attr,
1207*4882a593Smuzhiyun 		char *buf)
1208*4882a593Smuzhiyun {
1209*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1210*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1211*4882a593Smuzhiyun 	ssize_t size;
1212*4882a593Smuzhiyun 	int ret;
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1215*4882a593Smuzhiyun 		return -EPERM;
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1218*4882a593Smuzhiyun 	if (ret < 0) {
1219*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1220*4882a593Smuzhiyun 		return ret;
1221*4882a593Smuzhiyun 	}
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
1224*4882a593Smuzhiyun 		size = smu_print_clk_levels(&adev->smu, SMU_SOCCLK, buf);
1225*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->print_clock_levels)
1226*4882a593Smuzhiyun 		size = amdgpu_dpm_print_clock_levels(adev, PP_SOCCLK, buf);
1227*4882a593Smuzhiyun 	else
1228*4882a593Smuzhiyun 		size = snprintf(buf, PAGE_SIZE, "\n");
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1231*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	return size;
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun 
amdgpu_set_pp_dpm_socclk(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1236*4882a593Smuzhiyun static ssize_t amdgpu_set_pp_dpm_socclk(struct device *dev,
1237*4882a593Smuzhiyun 		struct device_attribute *attr,
1238*4882a593Smuzhiyun 		const char *buf,
1239*4882a593Smuzhiyun 		size_t count)
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1242*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1243*4882a593Smuzhiyun 	int ret;
1244*4882a593Smuzhiyun 	uint32_t mask = 0;
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1247*4882a593Smuzhiyun 		return -EPERM;
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	ret = amdgpu_read_mask(buf, count, &mask);
1250*4882a593Smuzhiyun 	if (ret)
1251*4882a593Smuzhiyun 		return ret;
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1254*4882a593Smuzhiyun 	if (ret < 0) {
1255*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1256*4882a593Smuzhiyun 		return ret;
1257*4882a593Smuzhiyun 	}
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
1260*4882a593Smuzhiyun 		ret = smu_force_clk_levels(&adev->smu, SMU_SOCCLK, mask);
1261*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->force_clock_level)
1262*4882a593Smuzhiyun 		ret = amdgpu_dpm_force_clock_level(adev, PP_SOCCLK, mask);
1263*4882a593Smuzhiyun 	else
1264*4882a593Smuzhiyun 		ret = 0;
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1267*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	if (ret)
1270*4882a593Smuzhiyun 		return -EINVAL;
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	return count;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun 
amdgpu_get_pp_dpm_fclk(struct device * dev,struct device_attribute * attr,char * buf)1275*4882a593Smuzhiyun static ssize_t amdgpu_get_pp_dpm_fclk(struct device *dev,
1276*4882a593Smuzhiyun 		struct device_attribute *attr,
1277*4882a593Smuzhiyun 		char *buf)
1278*4882a593Smuzhiyun {
1279*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1280*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1281*4882a593Smuzhiyun 	ssize_t size;
1282*4882a593Smuzhiyun 	int ret;
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1285*4882a593Smuzhiyun 		return -EPERM;
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1288*4882a593Smuzhiyun 	if (ret < 0) {
1289*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1290*4882a593Smuzhiyun 		return ret;
1291*4882a593Smuzhiyun 	}
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
1294*4882a593Smuzhiyun 		size = smu_print_clk_levels(&adev->smu, SMU_FCLK, buf);
1295*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->print_clock_levels)
1296*4882a593Smuzhiyun 		size = amdgpu_dpm_print_clock_levels(adev, PP_FCLK, buf);
1297*4882a593Smuzhiyun 	else
1298*4882a593Smuzhiyun 		size = snprintf(buf, PAGE_SIZE, "\n");
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1301*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	return size;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun 
amdgpu_set_pp_dpm_fclk(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1306*4882a593Smuzhiyun static ssize_t amdgpu_set_pp_dpm_fclk(struct device *dev,
1307*4882a593Smuzhiyun 		struct device_attribute *attr,
1308*4882a593Smuzhiyun 		const char *buf,
1309*4882a593Smuzhiyun 		size_t count)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1312*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1313*4882a593Smuzhiyun 	int ret;
1314*4882a593Smuzhiyun 	uint32_t mask = 0;
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1317*4882a593Smuzhiyun 		return -EPERM;
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	ret = amdgpu_read_mask(buf, count, &mask);
1320*4882a593Smuzhiyun 	if (ret)
1321*4882a593Smuzhiyun 		return ret;
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1324*4882a593Smuzhiyun 	if (ret < 0) {
1325*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1326*4882a593Smuzhiyun 		return ret;
1327*4882a593Smuzhiyun 	}
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
1330*4882a593Smuzhiyun 		ret = smu_force_clk_levels(&adev->smu, SMU_FCLK, mask);
1331*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->force_clock_level)
1332*4882a593Smuzhiyun 		ret = amdgpu_dpm_force_clock_level(adev, PP_FCLK, mask);
1333*4882a593Smuzhiyun 	else
1334*4882a593Smuzhiyun 		ret = 0;
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1337*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	if (ret)
1340*4882a593Smuzhiyun 		return -EINVAL;
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	return count;
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun 
amdgpu_get_pp_dpm_dcefclk(struct device * dev,struct device_attribute * attr,char * buf)1345*4882a593Smuzhiyun static ssize_t amdgpu_get_pp_dpm_dcefclk(struct device *dev,
1346*4882a593Smuzhiyun 		struct device_attribute *attr,
1347*4882a593Smuzhiyun 		char *buf)
1348*4882a593Smuzhiyun {
1349*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1350*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1351*4882a593Smuzhiyun 	ssize_t size;
1352*4882a593Smuzhiyun 	int ret;
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1355*4882a593Smuzhiyun 		return -EPERM;
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1358*4882a593Smuzhiyun 	if (ret < 0) {
1359*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1360*4882a593Smuzhiyun 		return ret;
1361*4882a593Smuzhiyun 	}
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
1364*4882a593Smuzhiyun 		size = smu_print_clk_levels(&adev->smu, SMU_DCEFCLK, buf);
1365*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->print_clock_levels)
1366*4882a593Smuzhiyun 		size = amdgpu_dpm_print_clock_levels(adev, PP_DCEFCLK, buf);
1367*4882a593Smuzhiyun 	else
1368*4882a593Smuzhiyun 		size = snprintf(buf, PAGE_SIZE, "\n");
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1371*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	return size;
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun 
amdgpu_set_pp_dpm_dcefclk(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1376*4882a593Smuzhiyun static ssize_t amdgpu_set_pp_dpm_dcefclk(struct device *dev,
1377*4882a593Smuzhiyun 		struct device_attribute *attr,
1378*4882a593Smuzhiyun 		const char *buf,
1379*4882a593Smuzhiyun 		size_t count)
1380*4882a593Smuzhiyun {
1381*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1382*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1383*4882a593Smuzhiyun 	int ret;
1384*4882a593Smuzhiyun 	uint32_t mask = 0;
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1387*4882a593Smuzhiyun 		return -EPERM;
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	ret = amdgpu_read_mask(buf, count, &mask);
1390*4882a593Smuzhiyun 	if (ret)
1391*4882a593Smuzhiyun 		return ret;
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1394*4882a593Smuzhiyun 	if (ret < 0) {
1395*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1396*4882a593Smuzhiyun 		return ret;
1397*4882a593Smuzhiyun 	}
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
1400*4882a593Smuzhiyun 		ret = smu_force_clk_levels(&adev->smu, SMU_DCEFCLK, mask);
1401*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->force_clock_level)
1402*4882a593Smuzhiyun 		ret = amdgpu_dpm_force_clock_level(adev, PP_DCEFCLK, mask);
1403*4882a593Smuzhiyun 	else
1404*4882a593Smuzhiyun 		ret = 0;
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1407*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	if (ret)
1410*4882a593Smuzhiyun 		return -EINVAL;
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	return count;
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun 
amdgpu_get_pp_dpm_pcie(struct device * dev,struct device_attribute * attr,char * buf)1415*4882a593Smuzhiyun static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
1416*4882a593Smuzhiyun 		struct device_attribute *attr,
1417*4882a593Smuzhiyun 		char *buf)
1418*4882a593Smuzhiyun {
1419*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1420*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1421*4882a593Smuzhiyun 	ssize_t size;
1422*4882a593Smuzhiyun 	int ret;
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1425*4882a593Smuzhiyun 		return -EPERM;
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1428*4882a593Smuzhiyun 	if (ret < 0) {
1429*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1430*4882a593Smuzhiyun 		return ret;
1431*4882a593Smuzhiyun 	}
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
1434*4882a593Smuzhiyun 		size = smu_print_clk_levels(&adev->smu, SMU_PCIE, buf);
1435*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->print_clock_levels)
1436*4882a593Smuzhiyun 		size = amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
1437*4882a593Smuzhiyun 	else
1438*4882a593Smuzhiyun 		size = snprintf(buf, PAGE_SIZE, "\n");
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1441*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	return size;
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun 
amdgpu_set_pp_dpm_pcie(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1446*4882a593Smuzhiyun static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
1447*4882a593Smuzhiyun 		struct device_attribute *attr,
1448*4882a593Smuzhiyun 		const char *buf,
1449*4882a593Smuzhiyun 		size_t count)
1450*4882a593Smuzhiyun {
1451*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1452*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1453*4882a593Smuzhiyun 	int ret;
1454*4882a593Smuzhiyun 	uint32_t mask = 0;
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1457*4882a593Smuzhiyun 		return -EPERM;
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	ret = amdgpu_read_mask(buf, count, &mask);
1460*4882a593Smuzhiyun 	if (ret)
1461*4882a593Smuzhiyun 		return ret;
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1464*4882a593Smuzhiyun 	if (ret < 0) {
1465*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1466*4882a593Smuzhiyun 		return ret;
1467*4882a593Smuzhiyun 	}
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
1470*4882a593Smuzhiyun 		ret = smu_force_clk_levels(&adev->smu, SMU_PCIE, mask);
1471*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->force_clock_level)
1472*4882a593Smuzhiyun 		ret = amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
1473*4882a593Smuzhiyun 	else
1474*4882a593Smuzhiyun 		ret = 0;
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1477*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	if (ret)
1480*4882a593Smuzhiyun 		return -EINVAL;
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	return count;
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun 
amdgpu_get_pp_sclk_od(struct device * dev,struct device_attribute * attr,char * buf)1485*4882a593Smuzhiyun static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
1486*4882a593Smuzhiyun 		struct device_attribute *attr,
1487*4882a593Smuzhiyun 		char *buf)
1488*4882a593Smuzhiyun {
1489*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1490*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1491*4882a593Smuzhiyun 	uint32_t value = 0;
1492*4882a593Smuzhiyun 	int ret;
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1495*4882a593Smuzhiyun 		return -EPERM;
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1498*4882a593Smuzhiyun 	if (ret < 0) {
1499*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1500*4882a593Smuzhiyun 		return ret;
1501*4882a593Smuzhiyun 	}
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
1504*4882a593Smuzhiyun 		value = smu_get_od_percentage(&(adev->smu), SMU_OD_SCLK);
1505*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->get_sclk_od)
1506*4882a593Smuzhiyun 		value = amdgpu_dpm_get_sclk_od(adev);
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1509*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n", value);
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun 
amdgpu_set_pp_sclk_od(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1514*4882a593Smuzhiyun static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
1515*4882a593Smuzhiyun 		struct device_attribute *attr,
1516*4882a593Smuzhiyun 		const char *buf,
1517*4882a593Smuzhiyun 		size_t count)
1518*4882a593Smuzhiyun {
1519*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1520*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1521*4882a593Smuzhiyun 	int ret;
1522*4882a593Smuzhiyun 	long int value;
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1525*4882a593Smuzhiyun 		return -EPERM;
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	ret = kstrtol(buf, 0, &value);
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	if (ret)
1530*4882a593Smuzhiyun 		return -EINVAL;
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1533*4882a593Smuzhiyun 	if (ret < 0) {
1534*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1535*4882a593Smuzhiyun 		return ret;
1536*4882a593Smuzhiyun 	}
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun 	if (is_support_sw_smu(adev)) {
1539*4882a593Smuzhiyun 		value = smu_set_od_percentage(&(adev->smu), SMU_OD_SCLK, (uint32_t)value);
1540*4882a593Smuzhiyun 	} else {
1541*4882a593Smuzhiyun 		if (adev->powerplay.pp_funcs->set_sclk_od)
1542*4882a593Smuzhiyun 			amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 		if (adev->powerplay.pp_funcs->dispatch_tasks) {
1545*4882a593Smuzhiyun 			amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
1546*4882a593Smuzhiyun 		} else {
1547*4882a593Smuzhiyun 			adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
1548*4882a593Smuzhiyun 			amdgpu_pm_compute_clocks(adev);
1549*4882a593Smuzhiyun 		}
1550*4882a593Smuzhiyun 	}
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1553*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 	return count;
1556*4882a593Smuzhiyun }
1557*4882a593Smuzhiyun 
amdgpu_get_pp_mclk_od(struct device * dev,struct device_attribute * attr,char * buf)1558*4882a593Smuzhiyun static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
1559*4882a593Smuzhiyun 		struct device_attribute *attr,
1560*4882a593Smuzhiyun 		char *buf)
1561*4882a593Smuzhiyun {
1562*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1563*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1564*4882a593Smuzhiyun 	uint32_t value = 0;
1565*4882a593Smuzhiyun 	int ret;
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1568*4882a593Smuzhiyun 		return -EPERM;
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1571*4882a593Smuzhiyun 	if (ret < 0) {
1572*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1573*4882a593Smuzhiyun 		return ret;
1574*4882a593Smuzhiyun 	}
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
1577*4882a593Smuzhiyun 		value = smu_get_od_percentage(&(adev->smu), SMU_OD_MCLK);
1578*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->get_mclk_od)
1579*4882a593Smuzhiyun 		value = amdgpu_dpm_get_mclk_od(adev);
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1582*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n", value);
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun 
amdgpu_set_pp_mclk_od(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1587*4882a593Smuzhiyun static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
1588*4882a593Smuzhiyun 		struct device_attribute *attr,
1589*4882a593Smuzhiyun 		const char *buf,
1590*4882a593Smuzhiyun 		size_t count)
1591*4882a593Smuzhiyun {
1592*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1593*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1594*4882a593Smuzhiyun 	int ret;
1595*4882a593Smuzhiyun 	long int value;
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1598*4882a593Smuzhiyun 		return -EPERM;
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	ret = kstrtol(buf, 0, &value);
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	if (ret)
1603*4882a593Smuzhiyun 		return -EINVAL;
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1606*4882a593Smuzhiyun 	if (ret < 0) {
1607*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1608*4882a593Smuzhiyun 		return ret;
1609*4882a593Smuzhiyun 	}
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	if (is_support_sw_smu(adev)) {
1612*4882a593Smuzhiyun 		value = smu_set_od_percentage(&(adev->smu), SMU_OD_MCLK, (uint32_t)value);
1613*4882a593Smuzhiyun 	} else {
1614*4882a593Smuzhiyun 		if (adev->powerplay.pp_funcs->set_mclk_od)
1615*4882a593Smuzhiyun 			amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 		if (adev->powerplay.pp_funcs->dispatch_tasks) {
1618*4882a593Smuzhiyun 			amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
1619*4882a593Smuzhiyun 		} else {
1620*4882a593Smuzhiyun 			adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
1621*4882a593Smuzhiyun 			amdgpu_pm_compute_clocks(adev);
1622*4882a593Smuzhiyun 		}
1623*4882a593Smuzhiyun 	}
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1626*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	return count;
1629*4882a593Smuzhiyun }
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun /**
1632*4882a593Smuzhiyun  * DOC: pp_power_profile_mode
1633*4882a593Smuzhiyun  *
1634*4882a593Smuzhiyun  * The amdgpu driver provides a sysfs API for adjusting the heuristics
1635*4882a593Smuzhiyun  * related to switching between power levels in a power state.  The file
1636*4882a593Smuzhiyun  * pp_power_profile_mode is used for this.
1637*4882a593Smuzhiyun  *
1638*4882a593Smuzhiyun  * Reading this file outputs a list of all of the predefined power profiles
1639*4882a593Smuzhiyun  * and the relevant heuristics settings for that profile.
1640*4882a593Smuzhiyun  *
1641*4882a593Smuzhiyun  * To select a profile or create a custom profile, first select manual using
1642*4882a593Smuzhiyun  * power_dpm_force_performance_level.  Writing the number of a predefined
1643*4882a593Smuzhiyun  * profile to pp_power_profile_mode will enable those heuristics.  To
1644*4882a593Smuzhiyun  * create a custom set of heuristics, write a string of numbers to the file
1645*4882a593Smuzhiyun  * starting with the number of the custom profile along with a setting
1646*4882a593Smuzhiyun  * for each heuristic parameter.  Due to differences across asic families
1647*4882a593Smuzhiyun  * the heuristic parameters vary from family to family.
1648*4882a593Smuzhiyun  *
1649*4882a593Smuzhiyun  */
1650*4882a593Smuzhiyun 
amdgpu_get_pp_power_profile_mode(struct device * dev,struct device_attribute * attr,char * buf)1651*4882a593Smuzhiyun static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev,
1652*4882a593Smuzhiyun 		struct device_attribute *attr,
1653*4882a593Smuzhiyun 		char *buf)
1654*4882a593Smuzhiyun {
1655*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1656*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1657*4882a593Smuzhiyun 	ssize_t size;
1658*4882a593Smuzhiyun 	int ret;
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1661*4882a593Smuzhiyun 		return -EPERM;
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1664*4882a593Smuzhiyun 	if (ret < 0) {
1665*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1666*4882a593Smuzhiyun 		return ret;
1667*4882a593Smuzhiyun 	}
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
1670*4882a593Smuzhiyun 		size = smu_get_power_profile_mode(&adev->smu, buf);
1671*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->get_power_profile_mode)
1672*4882a593Smuzhiyun 		size = amdgpu_dpm_get_power_profile_mode(adev, buf);
1673*4882a593Smuzhiyun 	else
1674*4882a593Smuzhiyun 		size = snprintf(buf, PAGE_SIZE, "\n");
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1677*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	return size;
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 
amdgpu_set_pp_power_profile_mode(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1683*4882a593Smuzhiyun static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev,
1684*4882a593Smuzhiyun 		struct device_attribute *attr,
1685*4882a593Smuzhiyun 		const char *buf,
1686*4882a593Smuzhiyun 		size_t count)
1687*4882a593Smuzhiyun {
1688*4882a593Smuzhiyun 	int ret;
1689*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1690*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1691*4882a593Smuzhiyun 	uint32_t parameter_size = 0;
1692*4882a593Smuzhiyun 	long parameter[64];
1693*4882a593Smuzhiyun 	char *sub_str, buf_cpy[128];
1694*4882a593Smuzhiyun 	char *tmp_str;
1695*4882a593Smuzhiyun 	uint32_t i = 0;
1696*4882a593Smuzhiyun 	char tmp[2];
1697*4882a593Smuzhiyun 	long int profile_mode = 0;
1698*4882a593Smuzhiyun 	const char delimiter[3] = {' ', '\n', '\0'};
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1701*4882a593Smuzhiyun 		return -EPERM;
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun 	tmp[0] = *(buf);
1704*4882a593Smuzhiyun 	tmp[1] = '\0';
1705*4882a593Smuzhiyun 	ret = kstrtol(tmp, 0, &profile_mode);
1706*4882a593Smuzhiyun 	if (ret)
1707*4882a593Smuzhiyun 		return -EINVAL;
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 	if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
1710*4882a593Smuzhiyun 		if (count < 2 || count > 127)
1711*4882a593Smuzhiyun 			return -EINVAL;
1712*4882a593Smuzhiyun 		while (isspace(*++buf))
1713*4882a593Smuzhiyun 			i++;
1714*4882a593Smuzhiyun 		memcpy(buf_cpy, buf, count-i);
1715*4882a593Smuzhiyun 		tmp_str = buf_cpy;
1716*4882a593Smuzhiyun 		while (tmp_str[0]) {
1717*4882a593Smuzhiyun 			sub_str = strsep(&tmp_str, delimiter);
1718*4882a593Smuzhiyun 			ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
1719*4882a593Smuzhiyun 			if (ret)
1720*4882a593Smuzhiyun 				return -EINVAL;
1721*4882a593Smuzhiyun 			parameter_size++;
1722*4882a593Smuzhiyun 			while (isspace(*tmp_str))
1723*4882a593Smuzhiyun 				tmp_str++;
1724*4882a593Smuzhiyun 		}
1725*4882a593Smuzhiyun 	}
1726*4882a593Smuzhiyun 	parameter[parameter_size] = profile_mode;
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1729*4882a593Smuzhiyun 	if (ret < 0) {
1730*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1731*4882a593Smuzhiyun 		return ret;
1732*4882a593Smuzhiyun 	}
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
1735*4882a593Smuzhiyun 		ret = smu_set_power_profile_mode(&adev->smu, parameter, parameter_size, true);
1736*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->set_power_profile_mode)
1737*4882a593Smuzhiyun 		ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size);
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1740*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	if (!ret)
1743*4882a593Smuzhiyun 		return count;
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 	return -EINVAL;
1746*4882a593Smuzhiyun }
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun /**
1749*4882a593Smuzhiyun  * DOC: gpu_busy_percent
1750*4882a593Smuzhiyun  *
1751*4882a593Smuzhiyun  * The amdgpu driver provides a sysfs API for reading how busy the GPU
1752*4882a593Smuzhiyun  * is as a percentage.  The file gpu_busy_percent is used for this.
1753*4882a593Smuzhiyun  * The SMU firmware computes a percentage of load based on the
1754*4882a593Smuzhiyun  * aggregate activity level in the IP cores.
1755*4882a593Smuzhiyun  */
amdgpu_get_gpu_busy_percent(struct device * dev,struct device_attribute * attr,char * buf)1756*4882a593Smuzhiyun static ssize_t amdgpu_get_gpu_busy_percent(struct device *dev,
1757*4882a593Smuzhiyun 					   struct device_attribute *attr,
1758*4882a593Smuzhiyun 					   char *buf)
1759*4882a593Smuzhiyun {
1760*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1761*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1762*4882a593Smuzhiyun 	int r, value, size = sizeof(value);
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1765*4882a593Smuzhiyun 		return -EPERM;
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun 	r = pm_runtime_get_sync(ddev->dev);
1768*4882a593Smuzhiyun 	if (r < 0) {
1769*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1770*4882a593Smuzhiyun 		return r;
1771*4882a593Smuzhiyun 	}
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun 	/* read the IP busy sensor */
1774*4882a593Smuzhiyun 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD,
1775*4882a593Smuzhiyun 				   (void *)&value, &size);
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1778*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	if (r)
1781*4882a593Smuzhiyun 		return r;
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n", value);
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun /**
1787*4882a593Smuzhiyun  * DOC: mem_busy_percent
1788*4882a593Smuzhiyun  *
1789*4882a593Smuzhiyun  * The amdgpu driver provides a sysfs API for reading how busy the VRAM
1790*4882a593Smuzhiyun  * is as a percentage.  The file mem_busy_percent is used for this.
1791*4882a593Smuzhiyun  * The SMU firmware computes a percentage of load based on the
1792*4882a593Smuzhiyun  * aggregate activity level in the IP cores.
1793*4882a593Smuzhiyun  */
amdgpu_get_mem_busy_percent(struct device * dev,struct device_attribute * attr,char * buf)1794*4882a593Smuzhiyun static ssize_t amdgpu_get_mem_busy_percent(struct device *dev,
1795*4882a593Smuzhiyun 					   struct device_attribute *attr,
1796*4882a593Smuzhiyun 					   char *buf)
1797*4882a593Smuzhiyun {
1798*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1799*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1800*4882a593Smuzhiyun 	int r, value, size = sizeof(value);
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1803*4882a593Smuzhiyun 		return -EPERM;
1804*4882a593Smuzhiyun 
1805*4882a593Smuzhiyun 	r = pm_runtime_get_sync(ddev->dev);
1806*4882a593Smuzhiyun 	if (r < 0) {
1807*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1808*4882a593Smuzhiyun 		return r;
1809*4882a593Smuzhiyun 	}
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	/* read the IP busy sensor */
1812*4882a593Smuzhiyun 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD,
1813*4882a593Smuzhiyun 				   (void *)&value, &size);
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1816*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 	if (r)
1819*4882a593Smuzhiyun 		return r;
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n", value);
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun /**
1825*4882a593Smuzhiyun  * DOC: pcie_bw
1826*4882a593Smuzhiyun  *
1827*4882a593Smuzhiyun  * The amdgpu driver provides a sysfs API for estimating how much data
1828*4882a593Smuzhiyun  * has been received and sent by the GPU in the last second through PCIe.
1829*4882a593Smuzhiyun  * The file pcie_bw is used for this.
1830*4882a593Smuzhiyun  * The Perf counters count the number of received and sent messages and return
1831*4882a593Smuzhiyun  * those values, as well as the maximum payload size of a PCIe packet (mps).
1832*4882a593Smuzhiyun  * Note that it is not possible to easily and quickly obtain the size of each
1833*4882a593Smuzhiyun  * packet transmitted, so we output the max payload size (mps) to allow for
1834*4882a593Smuzhiyun  * quick estimation of the PCIe bandwidth usage
1835*4882a593Smuzhiyun  */
amdgpu_get_pcie_bw(struct device * dev,struct device_attribute * attr,char * buf)1836*4882a593Smuzhiyun static ssize_t amdgpu_get_pcie_bw(struct device *dev,
1837*4882a593Smuzhiyun 		struct device_attribute *attr,
1838*4882a593Smuzhiyun 		char *buf)
1839*4882a593Smuzhiyun {
1840*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1841*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1842*4882a593Smuzhiyun 	uint64_t count0 = 0, count1 = 0;
1843*4882a593Smuzhiyun 	int ret;
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1846*4882a593Smuzhiyun 		return -EPERM;
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	if (adev->flags & AMD_IS_APU)
1849*4882a593Smuzhiyun 		return -ENODATA;
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun 	if (!adev->asic_funcs->get_pcie_usage)
1852*4882a593Smuzhiyun 		return -ENODATA;
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1855*4882a593Smuzhiyun 	if (ret < 0) {
1856*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1857*4882a593Smuzhiyun 		return ret;
1858*4882a593Smuzhiyun 	}
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	amdgpu_asic_get_pcie_usage(adev, &count0, &count1);
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
1863*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE,	"%llu %llu %i\n",
1866*4882a593Smuzhiyun 			count0, count1, pcie_get_mps(adev->pdev));
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun /**
1870*4882a593Smuzhiyun  * DOC: unique_id
1871*4882a593Smuzhiyun  *
1872*4882a593Smuzhiyun  * The amdgpu driver provides a sysfs API for providing a unique ID for the GPU
1873*4882a593Smuzhiyun  * The file unique_id is used for this.
1874*4882a593Smuzhiyun  * This will provide a Unique ID that will persist from machine to machine
1875*4882a593Smuzhiyun  *
1876*4882a593Smuzhiyun  * NOTE: This will only work for GFX9 and newer. This file will be absent
1877*4882a593Smuzhiyun  * on unsupported ASICs (GFX8 and older)
1878*4882a593Smuzhiyun  */
amdgpu_get_unique_id(struct device * dev,struct device_attribute * attr,char * buf)1879*4882a593Smuzhiyun static ssize_t amdgpu_get_unique_id(struct device *dev,
1880*4882a593Smuzhiyun 		struct device_attribute *attr,
1881*4882a593Smuzhiyun 		char *buf)
1882*4882a593Smuzhiyun {
1883*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1884*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1887*4882a593Smuzhiyun 		return -EPERM;
1888*4882a593Smuzhiyun 
1889*4882a593Smuzhiyun 	if (adev->unique_id)
1890*4882a593Smuzhiyun 		return snprintf(buf, PAGE_SIZE, "%016llx\n", adev->unique_id);
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 	return 0;
1893*4882a593Smuzhiyun }
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun /**
1896*4882a593Smuzhiyun  * DOC: thermal_throttling_logging
1897*4882a593Smuzhiyun  *
1898*4882a593Smuzhiyun  * Thermal throttling pulls down the clock frequency and thus the performance.
1899*4882a593Smuzhiyun  * It's an useful mechanism to protect the chip from overheating. Since it
1900*4882a593Smuzhiyun  * impacts performance, the user controls whether it is enabled and if so,
1901*4882a593Smuzhiyun  * the log frequency.
1902*4882a593Smuzhiyun  *
1903*4882a593Smuzhiyun  * Reading back the file shows you the status(enabled or disabled) and
1904*4882a593Smuzhiyun  * the interval(in seconds) between each thermal logging.
1905*4882a593Smuzhiyun  *
1906*4882a593Smuzhiyun  * Writing an integer to the file, sets a new logging interval, in seconds.
1907*4882a593Smuzhiyun  * The value should be between 1 and 3600. If the value is less than 1,
1908*4882a593Smuzhiyun  * thermal logging is disabled. Values greater than 3600 are ignored.
1909*4882a593Smuzhiyun  */
amdgpu_get_thermal_throttling_logging(struct device * dev,struct device_attribute * attr,char * buf)1910*4882a593Smuzhiyun static ssize_t amdgpu_get_thermal_throttling_logging(struct device *dev,
1911*4882a593Smuzhiyun 						     struct device_attribute *attr,
1912*4882a593Smuzhiyun 						     char *buf)
1913*4882a593Smuzhiyun {
1914*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1915*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1916*4882a593Smuzhiyun 
1917*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%s: thermal throttling logging %s, with interval %d seconds\n",
1918*4882a593Smuzhiyun 			adev_to_drm(adev)->unique,
1919*4882a593Smuzhiyun 			atomic_read(&adev->throttling_logging_enabled) ? "enabled" : "disabled",
1920*4882a593Smuzhiyun 			adev->throttling_logging_rs.interval / HZ + 1);
1921*4882a593Smuzhiyun }
1922*4882a593Smuzhiyun 
amdgpu_set_thermal_throttling_logging(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1923*4882a593Smuzhiyun static ssize_t amdgpu_set_thermal_throttling_logging(struct device *dev,
1924*4882a593Smuzhiyun 						     struct device_attribute *attr,
1925*4882a593Smuzhiyun 						     const char *buf,
1926*4882a593Smuzhiyun 						     size_t count)
1927*4882a593Smuzhiyun {
1928*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1929*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1930*4882a593Smuzhiyun 	long throttling_logging_interval;
1931*4882a593Smuzhiyun 	unsigned long flags;
1932*4882a593Smuzhiyun 	int ret = 0;
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 	ret = kstrtol(buf, 0, &throttling_logging_interval);
1935*4882a593Smuzhiyun 	if (ret)
1936*4882a593Smuzhiyun 		return ret;
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	if (throttling_logging_interval > 3600)
1939*4882a593Smuzhiyun 		return -EINVAL;
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	if (throttling_logging_interval > 0) {
1942*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&adev->throttling_logging_rs.lock, flags);
1943*4882a593Smuzhiyun 		/*
1944*4882a593Smuzhiyun 		 * Reset the ratelimit timer internals.
1945*4882a593Smuzhiyun 		 * This can effectively restart the timer.
1946*4882a593Smuzhiyun 		 */
1947*4882a593Smuzhiyun 		adev->throttling_logging_rs.interval =
1948*4882a593Smuzhiyun 			(throttling_logging_interval - 1) * HZ;
1949*4882a593Smuzhiyun 		adev->throttling_logging_rs.begin = 0;
1950*4882a593Smuzhiyun 		adev->throttling_logging_rs.printed = 0;
1951*4882a593Smuzhiyun 		adev->throttling_logging_rs.missed = 0;
1952*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&adev->throttling_logging_rs.lock, flags);
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun 		atomic_set(&adev->throttling_logging_enabled, 1);
1955*4882a593Smuzhiyun 	} else {
1956*4882a593Smuzhiyun 		atomic_set(&adev->throttling_logging_enabled, 0);
1957*4882a593Smuzhiyun 	}
1958*4882a593Smuzhiyun 
1959*4882a593Smuzhiyun 	return count;
1960*4882a593Smuzhiyun }
1961*4882a593Smuzhiyun 
1962*4882a593Smuzhiyun /**
1963*4882a593Smuzhiyun  * DOC: gpu_metrics
1964*4882a593Smuzhiyun  *
1965*4882a593Smuzhiyun  * The amdgpu driver provides a sysfs API for retrieving current gpu
1966*4882a593Smuzhiyun  * metrics data. The file gpu_metrics is used for this. Reading the
1967*4882a593Smuzhiyun  * file will dump all the current gpu metrics data.
1968*4882a593Smuzhiyun  *
1969*4882a593Smuzhiyun  * These data include temperature, frequency, engines utilization,
1970*4882a593Smuzhiyun  * power consume, throttler status, fan speed and cpu core statistics(
1971*4882a593Smuzhiyun  * available for APU only). That's it will give a snapshot of all sensors
1972*4882a593Smuzhiyun  * at the same time.
1973*4882a593Smuzhiyun  */
amdgpu_get_gpu_metrics(struct device * dev,struct device_attribute * attr,char * buf)1974*4882a593Smuzhiyun static ssize_t amdgpu_get_gpu_metrics(struct device *dev,
1975*4882a593Smuzhiyun 				      struct device_attribute *attr,
1976*4882a593Smuzhiyun 				      char *buf)
1977*4882a593Smuzhiyun {
1978*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1979*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(ddev);
1980*4882a593Smuzhiyun 	void *gpu_metrics;
1981*4882a593Smuzhiyun 	ssize_t size = 0;
1982*4882a593Smuzhiyun 	int ret;
1983*4882a593Smuzhiyun 
1984*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
1985*4882a593Smuzhiyun 		return -EPERM;
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(ddev->dev);
1988*4882a593Smuzhiyun 	if (ret < 0) {
1989*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(ddev->dev);
1990*4882a593Smuzhiyun 		return ret;
1991*4882a593Smuzhiyun 	}
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
1994*4882a593Smuzhiyun 		size = smu_sys_get_gpu_metrics(&adev->smu, &gpu_metrics);
1995*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->get_gpu_metrics)
1996*4882a593Smuzhiyun 		size = amdgpu_dpm_get_gpu_metrics(adev, &gpu_metrics);
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun 	if (size <= 0)
1999*4882a593Smuzhiyun 		goto out;
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 	if (size >= PAGE_SIZE)
2002*4882a593Smuzhiyun 		size = PAGE_SIZE - 1;
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 	memcpy(buf, gpu_metrics, size);
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun out:
2007*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(ddev->dev);
2008*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(ddev->dev);
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	return size;
2011*4882a593Smuzhiyun }
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun static struct amdgpu_device_attr amdgpu_device_attrs[] = {
2014*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RW(power_dpm_state,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2015*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RW(power_dpm_force_performance_level,	ATTR_FLAG_BASIC),
2016*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RO(pp_num_states,				ATTR_FLAG_BASIC),
2017*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RO(pp_cur_state,				ATTR_FLAG_BASIC),
2018*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RW(pp_force_state,				ATTR_FLAG_BASIC),
2019*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RW(pp_table,					ATTR_FLAG_BASIC),
2020*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_sclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2021*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_mclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2022*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_socclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2023*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_fclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2024*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_dcefclk,				ATTR_FLAG_BASIC),
2025*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_pcie,				ATTR_FLAG_BASIC),
2026*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RW(pp_sclk_od,				ATTR_FLAG_BASIC),
2027*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RW(pp_mclk_od,				ATTR_FLAG_BASIC),
2028*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RW(pp_power_profile_mode,			ATTR_FLAG_BASIC),
2029*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RW(pp_od_clk_voltage,			ATTR_FLAG_BASIC),
2030*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RO(gpu_busy_percent,				ATTR_FLAG_BASIC),
2031*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RO(mem_busy_percent,				ATTR_FLAG_BASIC),
2032*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RO(pcie_bw,					ATTR_FLAG_BASIC),
2033*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RW(pp_features,				ATTR_FLAG_BASIC),
2034*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RO(unique_id,				ATTR_FLAG_BASIC),
2035*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RW(thermal_throttling_logging,		ATTR_FLAG_BASIC),
2036*4882a593Smuzhiyun 	AMDGPU_DEVICE_ATTR_RO(gpu_metrics,				ATTR_FLAG_BASIC),
2037*4882a593Smuzhiyun };
2038*4882a593Smuzhiyun 
default_attr_update(struct amdgpu_device * adev,struct amdgpu_device_attr * attr,uint32_t mask,enum amdgpu_device_attr_states * states)2039*4882a593Smuzhiyun static int default_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
2040*4882a593Smuzhiyun 			       uint32_t mask, enum amdgpu_device_attr_states *states)
2041*4882a593Smuzhiyun {
2042*4882a593Smuzhiyun 	struct device_attribute *dev_attr = &attr->dev_attr;
2043*4882a593Smuzhiyun 	const char *attr_name = dev_attr->attr.name;
2044*4882a593Smuzhiyun 	struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
2045*4882a593Smuzhiyun 	enum amd_asic_type asic_type = adev->asic_type;
2046*4882a593Smuzhiyun 
2047*4882a593Smuzhiyun 	if (!(attr->flags & mask)) {
2048*4882a593Smuzhiyun 		*states = ATTR_STATE_UNSUPPORTED;
2049*4882a593Smuzhiyun 		return 0;
2050*4882a593Smuzhiyun 	}
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun #define DEVICE_ATTR_IS(_name)	(!strcmp(attr_name, #_name))
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun 	if (DEVICE_ATTR_IS(pp_dpm_socclk)) {
2055*4882a593Smuzhiyun 		if (asic_type < CHIP_VEGA10)
2056*4882a593Smuzhiyun 			*states = ATTR_STATE_UNSUPPORTED;
2057*4882a593Smuzhiyun 	} else if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) {
2058*4882a593Smuzhiyun 		if (asic_type < CHIP_VEGA10 || asic_type == CHIP_ARCTURUS)
2059*4882a593Smuzhiyun 			*states = ATTR_STATE_UNSUPPORTED;
2060*4882a593Smuzhiyun 	} else if (DEVICE_ATTR_IS(pp_dpm_fclk)) {
2061*4882a593Smuzhiyun 		if (asic_type < CHIP_VEGA20)
2062*4882a593Smuzhiyun 			*states = ATTR_STATE_UNSUPPORTED;
2063*4882a593Smuzhiyun 	} else if (DEVICE_ATTR_IS(pp_dpm_pcie)) {
2064*4882a593Smuzhiyun 		if (asic_type == CHIP_ARCTURUS)
2065*4882a593Smuzhiyun 			*states = ATTR_STATE_UNSUPPORTED;
2066*4882a593Smuzhiyun 	} else if (DEVICE_ATTR_IS(pp_od_clk_voltage)) {
2067*4882a593Smuzhiyun 		*states = ATTR_STATE_UNSUPPORTED;
2068*4882a593Smuzhiyun 		if ((is_support_sw_smu(adev) && adev->smu.od_enabled) ||
2069*4882a593Smuzhiyun 		    (!is_support_sw_smu(adev) && hwmgr->od_enabled))
2070*4882a593Smuzhiyun 			*states = ATTR_STATE_SUPPORTED;
2071*4882a593Smuzhiyun 	} else if (DEVICE_ATTR_IS(mem_busy_percent)) {
2072*4882a593Smuzhiyun 		if (adev->flags & AMD_IS_APU || asic_type == CHIP_VEGA10)
2073*4882a593Smuzhiyun 			*states = ATTR_STATE_UNSUPPORTED;
2074*4882a593Smuzhiyun 	} else if (DEVICE_ATTR_IS(pcie_bw)) {
2075*4882a593Smuzhiyun 		/* PCIe Perf counters won't work on APU nodes */
2076*4882a593Smuzhiyun 		if (adev->flags & AMD_IS_APU)
2077*4882a593Smuzhiyun 			*states = ATTR_STATE_UNSUPPORTED;
2078*4882a593Smuzhiyun 	} else if (DEVICE_ATTR_IS(unique_id)) {
2079*4882a593Smuzhiyun 		if (asic_type != CHIP_VEGA10 &&
2080*4882a593Smuzhiyun 		    asic_type != CHIP_VEGA20 &&
2081*4882a593Smuzhiyun 		    asic_type != CHIP_ARCTURUS)
2082*4882a593Smuzhiyun 			*states = ATTR_STATE_UNSUPPORTED;
2083*4882a593Smuzhiyun 	} else if (DEVICE_ATTR_IS(pp_features)) {
2084*4882a593Smuzhiyun 		if (adev->flags & AMD_IS_APU || asic_type < CHIP_VEGA10)
2085*4882a593Smuzhiyun 			*states = ATTR_STATE_UNSUPPORTED;
2086*4882a593Smuzhiyun 	} else if (DEVICE_ATTR_IS(gpu_metrics)) {
2087*4882a593Smuzhiyun 		if (asic_type < CHIP_VEGA12)
2088*4882a593Smuzhiyun 			*states = ATTR_STATE_UNSUPPORTED;
2089*4882a593Smuzhiyun 	}
2090*4882a593Smuzhiyun 
2091*4882a593Smuzhiyun 	if (asic_type == CHIP_ARCTURUS) {
2092*4882a593Smuzhiyun 		/* Arcturus does not support standalone mclk/socclk/fclk level setting */
2093*4882a593Smuzhiyun 		if (DEVICE_ATTR_IS(pp_dpm_mclk) ||
2094*4882a593Smuzhiyun 		    DEVICE_ATTR_IS(pp_dpm_socclk) ||
2095*4882a593Smuzhiyun 		    DEVICE_ATTR_IS(pp_dpm_fclk)) {
2096*4882a593Smuzhiyun 			dev_attr->attr.mode &= ~S_IWUGO;
2097*4882a593Smuzhiyun 			dev_attr->store = NULL;
2098*4882a593Smuzhiyun 		}
2099*4882a593Smuzhiyun 	}
2100*4882a593Smuzhiyun 
2101*4882a593Smuzhiyun 	/* setting should not be allowed from VF if not in one VF mode */
2102*4882a593Smuzhiyun 	if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) {
2103*4882a593Smuzhiyun 		dev_attr->attr.mode &= ~S_IWUGO;
2104*4882a593Smuzhiyun 		dev_attr->store = NULL;
2105*4882a593Smuzhiyun 	}
2106*4882a593Smuzhiyun 
2107*4882a593Smuzhiyun #undef DEVICE_ATTR_IS
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun 	return 0;
2110*4882a593Smuzhiyun }
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 
amdgpu_device_attr_create(struct amdgpu_device * adev,struct amdgpu_device_attr * attr,uint32_t mask,struct list_head * attr_list)2113*4882a593Smuzhiyun static int amdgpu_device_attr_create(struct amdgpu_device *adev,
2114*4882a593Smuzhiyun 				     struct amdgpu_device_attr *attr,
2115*4882a593Smuzhiyun 				     uint32_t mask, struct list_head *attr_list)
2116*4882a593Smuzhiyun {
2117*4882a593Smuzhiyun 	int ret = 0;
2118*4882a593Smuzhiyun 	struct device_attribute *dev_attr = &attr->dev_attr;
2119*4882a593Smuzhiyun 	const char *name = dev_attr->attr.name;
2120*4882a593Smuzhiyun 	enum amdgpu_device_attr_states attr_states = ATTR_STATE_SUPPORTED;
2121*4882a593Smuzhiyun 	struct amdgpu_device_attr_entry *attr_entry;
2122*4882a593Smuzhiyun 
2123*4882a593Smuzhiyun 	int (*attr_update)(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
2124*4882a593Smuzhiyun 			   uint32_t mask, enum amdgpu_device_attr_states *states) = default_attr_update;
2125*4882a593Smuzhiyun 
2126*4882a593Smuzhiyun 	BUG_ON(!attr);
2127*4882a593Smuzhiyun 
2128*4882a593Smuzhiyun 	attr_update = attr->attr_update ? attr_update : default_attr_update;
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun 	ret = attr_update(adev, attr, mask, &attr_states);
2131*4882a593Smuzhiyun 	if (ret) {
2132*4882a593Smuzhiyun 		dev_err(adev->dev, "failed to update device file %s, ret = %d\n",
2133*4882a593Smuzhiyun 			name, ret);
2134*4882a593Smuzhiyun 		return ret;
2135*4882a593Smuzhiyun 	}
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun 	if (attr_states == ATTR_STATE_UNSUPPORTED)
2138*4882a593Smuzhiyun 		return 0;
2139*4882a593Smuzhiyun 
2140*4882a593Smuzhiyun 	ret = device_create_file(adev->dev, dev_attr);
2141*4882a593Smuzhiyun 	if (ret) {
2142*4882a593Smuzhiyun 		dev_err(adev->dev, "failed to create device file %s, ret = %d\n",
2143*4882a593Smuzhiyun 			name, ret);
2144*4882a593Smuzhiyun 	}
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	attr_entry = kmalloc(sizeof(*attr_entry), GFP_KERNEL);
2147*4882a593Smuzhiyun 	if (!attr_entry)
2148*4882a593Smuzhiyun 		return -ENOMEM;
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun 	attr_entry->attr = attr;
2151*4882a593Smuzhiyun 	INIT_LIST_HEAD(&attr_entry->entry);
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun 	list_add_tail(&attr_entry->entry, attr_list);
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 	return ret;
2156*4882a593Smuzhiyun }
2157*4882a593Smuzhiyun 
amdgpu_device_attr_remove(struct amdgpu_device * adev,struct amdgpu_device_attr * attr)2158*4882a593Smuzhiyun static void amdgpu_device_attr_remove(struct amdgpu_device *adev, struct amdgpu_device_attr *attr)
2159*4882a593Smuzhiyun {
2160*4882a593Smuzhiyun 	struct device_attribute *dev_attr = &attr->dev_attr;
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun 	device_remove_file(adev->dev, dev_attr);
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev,
2166*4882a593Smuzhiyun 					     struct list_head *attr_list);
2167*4882a593Smuzhiyun 
amdgpu_device_attr_create_groups(struct amdgpu_device * adev,struct amdgpu_device_attr * attrs,uint32_t counts,uint32_t mask,struct list_head * attr_list)2168*4882a593Smuzhiyun static int amdgpu_device_attr_create_groups(struct amdgpu_device *adev,
2169*4882a593Smuzhiyun 					    struct amdgpu_device_attr *attrs,
2170*4882a593Smuzhiyun 					    uint32_t counts,
2171*4882a593Smuzhiyun 					    uint32_t mask,
2172*4882a593Smuzhiyun 					    struct list_head *attr_list)
2173*4882a593Smuzhiyun {
2174*4882a593Smuzhiyun 	int ret = 0;
2175*4882a593Smuzhiyun 	uint32_t i = 0;
2176*4882a593Smuzhiyun 
2177*4882a593Smuzhiyun 	for (i = 0; i < counts; i++) {
2178*4882a593Smuzhiyun 		ret = amdgpu_device_attr_create(adev, &attrs[i], mask, attr_list);
2179*4882a593Smuzhiyun 		if (ret)
2180*4882a593Smuzhiyun 			goto failed;
2181*4882a593Smuzhiyun 	}
2182*4882a593Smuzhiyun 
2183*4882a593Smuzhiyun 	return 0;
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun failed:
2186*4882a593Smuzhiyun 	amdgpu_device_attr_remove_groups(adev, attr_list);
2187*4882a593Smuzhiyun 
2188*4882a593Smuzhiyun 	return ret;
2189*4882a593Smuzhiyun }
2190*4882a593Smuzhiyun 
amdgpu_device_attr_remove_groups(struct amdgpu_device * adev,struct list_head * attr_list)2191*4882a593Smuzhiyun static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev,
2192*4882a593Smuzhiyun 					     struct list_head *attr_list)
2193*4882a593Smuzhiyun {
2194*4882a593Smuzhiyun 	struct amdgpu_device_attr_entry *entry, *entry_tmp;
2195*4882a593Smuzhiyun 
2196*4882a593Smuzhiyun 	if (list_empty(attr_list))
2197*4882a593Smuzhiyun 		return ;
2198*4882a593Smuzhiyun 
2199*4882a593Smuzhiyun 	list_for_each_entry_safe(entry, entry_tmp, attr_list, entry) {
2200*4882a593Smuzhiyun 		amdgpu_device_attr_remove(adev, entry->attr);
2201*4882a593Smuzhiyun 		list_del(&entry->entry);
2202*4882a593Smuzhiyun 		kfree(entry);
2203*4882a593Smuzhiyun 	}
2204*4882a593Smuzhiyun }
2205*4882a593Smuzhiyun 
amdgpu_hwmon_show_temp(struct device * dev,struct device_attribute * attr,char * buf)2206*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
2207*4882a593Smuzhiyun 				      struct device_attribute *attr,
2208*4882a593Smuzhiyun 				      char *buf)
2209*4882a593Smuzhiyun {
2210*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2211*4882a593Smuzhiyun 	int channel = to_sensor_dev_attr(attr)->index;
2212*4882a593Smuzhiyun 	int r, temp = 0, size = sizeof(temp);
2213*4882a593Smuzhiyun 
2214*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
2215*4882a593Smuzhiyun 		return -EPERM;
2216*4882a593Smuzhiyun 
2217*4882a593Smuzhiyun 	if (channel >= PP_TEMP_MAX)
2218*4882a593Smuzhiyun 		return -EINVAL;
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2221*4882a593Smuzhiyun 	if (r < 0) {
2222*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2223*4882a593Smuzhiyun 		return r;
2224*4882a593Smuzhiyun 	}
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun 	switch (channel) {
2227*4882a593Smuzhiyun 	case PP_TEMP_JUNCTION:
2228*4882a593Smuzhiyun 		/* get current junction temperature */
2229*4882a593Smuzhiyun 		r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_HOTSPOT_TEMP,
2230*4882a593Smuzhiyun 					   (void *)&temp, &size);
2231*4882a593Smuzhiyun 		break;
2232*4882a593Smuzhiyun 	case PP_TEMP_EDGE:
2233*4882a593Smuzhiyun 		/* get current edge temperature */
2234*4882a593Smuzhiyun 		r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_EDGE_TEMP,
2235*4882a593Smuzhiyun 					   (void *)&temp, &size);
2236*4882a593Smuzhiyun 		break;
2237*4882a593Smuzhiyun 	case PP_TEMP_MEM:
2238*4882a593Smuzhiyun 		/* get current memory temperature */
2239*4882a593Smuzhiyun 		r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_TEMP,
2240*4882a593Smuzhiyun 					   (void *)&temp, &size);
2241*4882a593Smuzhiyun 		break;
2242*4882a593Smuzhiyun 	default:
2243*4882a593Smuzhiyun 		r = -EINVAL;
2244*4882a593Smuzhiyun 		break;
2245*4882a593Smuzhiyun 	}
2246*4882a593Smuzhiyun 
2247*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2248*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2249*4882a593Smuzhiyun 
2250*4882a593Smuzhiyun 	if (r)
2251*4882a593Smuzhiyun 		return r;
2252*4882a593Smuzhiyun 
2253*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
2254*4882a593Smuzhiyun }
2255*4882a593Smuzhiyun 
amdgpu_hwmon_show_temp_thresh(struct device * dev,struct device_attribute * attr,char * buf)2256*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
2257*4882a593Smuzhiyun 					     struct device_attribute *attr,
2258*4882a593Smuzhiyun 					     char *buf)
2259*4882a593Smuzhiyun {
2260*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2261*4882a593Smuzhiyun 	int hyst = to_sensor_dev_attr(attr)->index;
2262*4882a593Smuzhiyun 	int temp;
2263*4882a593Smuzhiyun 
2264*4882a593Smuzhiyun 	if (hyst)
2265*4882a593Smuzhiyun 		temp = adev->pm.dpm.thermal.min_temp;
2266*4882a593Smuzhiyun 	else
2267*4882a593Smuzhiyun 		temp = adev->pm.dpm.thermal.max_temp;
2268*4882a593Smuzhiyun 
2269*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
2270*4882a593Smuzhiyun }
2271*4882a593Smuzhiyun 
amdgpu_hwmon_show_hotspot_temp_thresh(struct device * dev,struct device_attribute * attr,char * buf)2272*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_show_hotspot_temp_thresh(struct device *dev,
2273*4882a593Smuzhiyun 					     struct device_attribute *attr,
2274*4882a593Smuzhiyun 					     char *buf)
2275*4882a593Smuzhiyun {
2276*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2277*4882a593Smuzhiyun 	int hyst = to_sensor_dev_attr(attr)->index;
2278*4882a593Smuzhiyun 	int temp;
2279*4882a593Smuzhiyun 
2280*4882a593Smuzhiyun 	if (hyst)
2281*4882a593Smuzhiyun 		temp = adev->pm.dpm.thermal.min_hotspot_temp;
2282*4882a593Smuzhiyun 	else
2283*4882a593Smuzhiyun 		temp = adev->pm.dpm.thermal.max_hotspot_crit_temp;
2284*4882a593Smuzhiyun 
2285*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
2286*4882a593Smuzhiyun }
2287*4882a593Smuzhiyun 
amdgpu_hwmon_show_mem_temp_thresh(struct device * dev,struct device_attribute * attr,char * buf)2288*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_show_mem_temp_thresh(struct device *dev,
2289*4882a593Smuzhiyun 					     struct device_attribute *attr,
2290*4882a593Smuzhiyun 					     char *buf)
2291*4882a593Smuzhiyun {
2292*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2293*4882a593Smuzhiyun 	int hyst = to_sensor_dev_attr(attr)->index;
2294*4882a593Smuzhiyun 	int temp;
2295*4882a593Smuzhiyun 
2296*4882a593Smuzhiyun 	if (hyst)
2297*4882a593Smuzhiyun 		temp = adev->pm.dpm.thermal.min_mem_temp;
2298*4882a593Smuzhiyun 	else
2299*4882a593Smuzhiyun 		temp = adev->pm.dpm.thermal.max_mem_crit_temp;
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
2302*4882a593Smuzhiyun }
2303*4882a593Smuzhiyun 
amdgpu_hwmon_show_temp_label(struct device * dev,struct device_attribute * attr,char * buf)2304*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_show_temp_label(struct device *dev,
2305*4882a593Smuzhiyun 					     struct device_attribute *attr,
2306*4882a593Smuzhiyun 					     char *buf)
2307*4882a593Smuzhiyun {
2308*4882a593Smuzhiyun 	int channel = to_sensor_dev_attr(attr)->index;
2309*4882a593Smuzhiyun 
2310*4882a593Smuzhiyun 	if (channel >= PP_TEMP_MAX)
2311*4882a593Smuzhiyun 		return -EINVAL;
2312*4882a593Smuzhiyun 
2313*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%s\n", temp_label[channel].label);
2314*4882a593Smuzhiyun }
2315*4882a593Smuzhiyun 
amdgpu_hwmon_show_temp_emergency(struct device * dev,struct device_attribute * attr,char * buf)2316*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_show_temp_emergency(struct device *dev,
2317*4882a593Smuzhiyun 					     struct device_attribute *attr,
2318*4882a593Smuzhiyun 					     char *buf)
2319*4882a593Smuzhiyun {
2320*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2321*4882a593Smuzhiyun 	int channel = to_sensor_dev_attr(attr)->index;
2322*4882a593Smuzhiyun 	int temp = 0;
2323*4882a593Smuzhiyun 
2324*4882a593Smuzhiyun 	if (channel >= PP_TEMP_MAX)
2325*4882a593Smuzhiyun 		return -EINVAL;
2326*4882a593Smuzhiyun 
2327*4882a593Smuzhiyun 	switch (channel) {
2328*4882a593Smuzhiyun 	case PP_TEMP_JUNCTION:
2329*4882a593Smuzhiyun 		temp = adev->pm.dpm.thermal.max_hotspot_emergency_temp;
2330*4882a593Smuzhiyun 		break;
2331*4882a593Smuzhiyun 	case PP_TEMP_EDGE:
2332*4882a593Smuzhiyun 		temp = adev->pm.dpm.thermal.max_edge_emergency_temp;
2333*4882a593Smuzhiyun 		break;
2334*4882a593Smuzhiyun 	case PP_TEMP_MEM:
2335*4882a593Smuzhiyun 		temp = adev->pm.dpm.thermal.max_mem_emergency_temp;
2336*4882a593Smuzhiyun 		break;
2337*4882a593Smuzhiyun 	}
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
2340*4882a593Smuzhiyun }
2341*4882a593Smuzhiyun 
amdgpu_hwmon_get_pwm1_enable(struct device * dev,struct device_attribute * attr,char * buf)2342*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
2343*4882a593Smuzhiyun 					    struct device_attribute *attr,
2344*4882a593Smuzhiyun 					    char *buf)
2345*4882a593Smuzhiyun {
2346*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2347*4882a593Smuzhiyun 	u32 pwm_mode = 0;
2348*4882a593Smuzhiyun 	int ret;
2349*4882a593Smuzhiyun 
2350*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
2351*4882a593Smuzhiyun 		return -EPERM;
2352*4882a593Smuzhiyun 
2353*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2354*4882a593Smuzhiyun 	if (ret < 0) {
2355*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2356*4882a593Smuzhiyun 		return ret;
2357*4882a593Smuzhiyun 	}
2358*4882a593Smuzhiyun 
2359*4882a593Smuzhiyun 	if (is_support_sw_smu(adev)) {
2360*4882a593Smuzhiyun 		pwm_mode = smu_get_fan_control_mode(&adev->smu);
2361*4882a593Smuzhiyun 	} else {
2362*4882a593Smuzhiyun 		if (!adev->powerplay.pp_funcs->get_fan_control_mode) {
2363*4882a593Smuzhiyun 			pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2364*4882a593Smuzhiyun 			pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2365*4882a593Smuzhiyun 			return -EINVAL;
2366*4882a593Smuzhiyun 		}
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun 		pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
2369*4882a593Smuzhiyun 	}
2370*4882a593Smuzhiyun 
2371*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2372*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2373*4882a593Smuzhiyun 
2374*4882a593Smuzhiyun 	return sprintf(buf, "%i\n", pwm_mode);
2375*4882a593Smuzhiyun }
2376*4882a593Smuzhiyun 
amdgpu_hwmon_set_pwm1_enable(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)2377*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
2378*4882a593Smuzhiyun 					    struct device_attribute *attr,
2379*4882a593Smuzhiyun 					    const char *buf,
2380*4882a593Smuzhiyun 					    size_t count)
2381*4882a593Smuzhiyun {
2382*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2383*4882a593Smuzhiyun 	int err, ret;
2384*4882a593Smuzhiyun 	int value;
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
2387*4882a593Smuzhiyun 		return -EPERM;
2388*4882a593Smuzhiyun 
2389*4882a593Smuzhiyun 	err = kstrtoint(buf, 10, &value);
2390*4882a593Smuzhiyun 	if (err)
2391*4882a593Smuzhiyun 		return err;
2392*4882a593Smuzhiyun 
2393*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2394*4882a593Smuzhiyun 	if (ret < 0) {
2395*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2396*4882a593Smuzhiyun 		return ret;
2397*4882a593Smuzhiyun 	}
2398*4882a593Smuzhiyun 
2399*4882a593Smuzhiyun 	if (is_support_sw_smu(adev)) {
2400*4882a593Smuzhiyun 		smu_set_fan_control_mode(&adev->smu, value);
2401*4882a593Smuzhiyun 	} else {
2402*4882a593Smuzhiyun 		if (!adev->powerplay.pp_funcs->set_fan_control_mode) {
2403*4882a593Smuzhiyun 			pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2404*4882a593Smuzhiyun 			pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2405*4882a593Smuzhiyun 			return -EINVAL;
2406*4882a593Smuzhiyun 		}
2407*4882a593Smuzhiyun 
2408*4882a593Smuzhiyun 		amdgpu_dpm_set_fan_control_mode(adev, value);
2409*4882a593Smuzhiyun 	}
2410*4882a593Smuzhiyun 
2411*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2412*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2413*4882a593Smuzhiyun 
2414*4882a593Smuzhiyun 	return count;
2415*4882a593Smuzhiyun }
2416*4882a593Smuzhiyun 
amdgpu_hwmon_get_pwm1_min(struct device * dev,struct device_attribute * attr,char * buf)2417*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
2418*4882a593Smuzhiyun 					 struct device_attribute *attr,
2419*4882a593Smuzhiyun 					 char *buf)
2420*4882a593Smuzhiyun {
2421*4882a593Smuzhiyun 	return sprintf(buf, "%i\n", 0);
2422*4882a593Smuzhiyun }
2423*4882a593Smuzhiyun 
amdgpu_hwmon_get_pwm1_max(struct device * dev,struct device_attribute * attr,char * buf)2424*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
2425*4882a593Smuzhiyun 					 struct device_attribute *attr,
2426*4882a593Smuzhiyun 					 char *buf)
2427*4882a593Smuzhiyun {
2428*4882a593Smuzhiyun 	return sprintf(buf, "%i\n", 255);
2429*4882a593Smuzhiyun }
2430*4882a593Smuzhiyun 
amdgpu_hwmon_set_pwm1(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)2431*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
2432*4882a593Smuzhiyun 				     struct device_attribute *attr,
2433*4882a593Smuzhiyun 				     const char *buf, size_t count)
2434*4882a593Smuzhiyun {
2435*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2436*4882a593Smuzhiyun 	int err;
2437*4882a593Smuzhiyun 	u32 value;
2438*4882a593Smuzhiyun 	u32 pwm_mode;
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
2441*4882a593Smuzhiyun 		return -EPERM;
2442*4882a593Smuzhiyun 
2443*4882a593Smuzhiyun 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2444*4882a593Smuzhiyun 	if (err < 0) {
2445*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2446*4882a593Smuzhiyun 		return err;
2447*4882a593Smuzhiyun 	}
2448*4882a593Smuzhiyun 
2449*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
2450*4882a593Smuzhiyun 		pwm_mode = smu_get_fan_control_mode(&adev->smu);
2451*4882a593Smuzhiyun 	else
2452*4882a593Smuzhiyun 		pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
2453*4882a593Smuzhiyun 
2454*4882a593Smuzhiyun 	if (pwm_mode != AMD_FAN_CTRL_MANUAL) {
2455*4882a593Smuzhiyun 		pr_info("manual fan speed control should be enabled first\n");
2456*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2457*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2458*4882a593Smuzhiyun 		return -EINVAL;
2459*4882a593Smuzhiyun 	}
2460*4882a593Smuzhiyun 
2461*4882a593Smuzhiyun 	err = kstrtou32(buf, 10, &value);
2462*4882a593Smuzhiyun 	if (err) {
2463*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2464*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2465*4882a593Smuzhiyun 		return err;
2466*4882a593Smuzhiyun 	}
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun 	value = (value * 100) / 255;
2469*4882a593Smuzhiyun 
2470*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
2471*4882a593Smuzhiyun 		err = smu_set_fan_speed_percent(&adev->smu, value);
2472*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->set_fan_speed_percent)
2473*4882a593Smuzhiyun 		err = amdgpu_dpm_set_fan_speed_percent(adev, value);
2474*4882a593Smuzhiyun 	else
2475*4882a593Smuzhiyun 		err = -EINVAL;
2476*4882a593Smuzhiyun 
2477*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2478*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2479*4882a593Smuzhiyun 
2480*4882a593Smuzhiyun 	if (err)
2481*4882a593Smuzhiyun 		return err;
2482*4882a593Smuzhiyun 
2483*4882a593Smuzhiyun 	return count;
2484*4882a593Smuzhiyun }
2485*4882a593Smuzhiyun 
amdgpu_hwmon_get_pwm1(struct device * dev,struct device_attribute * attr,char * buf)2486*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
2487*4882a593Smuzhiyun 				     struct device_attribute *attr,
2488*4882a593Smuzhiyun 				     char *buf)
2489*4882a593Smuzhiyun {
2490*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2491*4882a593Smuzhiyun 	int err;
2492*4882a593Smuzhiyun 	u32 speed = 0;
2493*4882a593Smuzhiyun 
2494*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
2495*4882a593Smuzhiyun 		return -EPERM;
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2498*4882a593Smuzhiyun 	if (err < 0) {
2499*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2500*4882a593Smuzhiyun 		return err;
2501*4882a593Smuzhiyun 	}
2502*4882a593Smuzhiyun 
2503*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
2504*4882a593Smuzhiyun 		err = smu_get_fan_speed_percent(&adev->smu, &speed);
2505*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->get_fan_speed_percent)
2506*4882a593Smuzhiyun 		err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
2507*4882a593Smuzhiyun 	else
2508*4882a593Smuzhiyun 		err = -EINVAL;
2509*4882a593Smuzhiyun 
2510*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2511*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun 	if (err)
2514*4882a593Smuzhiyun 		return err;
2515*4882a593Smuzhiyun 
2516*4882a593Smuzhiyun 	speed = (speed * 255) / 100;
2517*4882a593Smuzhiyun 
2518*4882a593Smuzhiyun 	return sprintf(buf, "%i\n", speed);
2519*4882a593Smuzhiyun }
2520*4882a593Smuzhiyun 
amdgpu_hwmon_get_fan1_input(struct device * dev,struct device_attribute * attr,char * buf)2521*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
2522*4882a593Smuzhiyun 					   struct device_attribute *attr,
2523*4882a593Smuzhiyun 					   char *buf)
2524*4882a593Smuzhiyun {
2525*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2526*4882a593Smuzhiyun 	int err;
2527*4882a593Smuzhiyun 	u32 speed = 0;
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
2530*4882a593Smuzhiyun 		return -EPERM;
2531*4882a593Smuzhiyun 
2532*4882a593Smuzhiyun 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2533*4882a593Smuzhiyun 	if (err < 0) {
2534*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2535*4882a593Smuzhiyun 		return err;
2536*4882a593Smuzhiyun 	}
2537*4882a593Smuzhiyun 
2538*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
2539*4882a593Smuzhiyun 		err = smu_get_fan_speed_rpm(&adev->smu, &speed);
2540*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->get_fan_speed_rpm)
2541*4882a593Smuzhiyun 		err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
2542*4882a593Smuzhiyun 	else
2543*4882a593Smuzhiyun 		err = -EINVAL;
2544*4882a593Smuzhiyun 
2545*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2546*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2547*4882a593Smuzhiyun 
2548*4882a593Smuzhiyun 	if (err)
2549*4882a593Smuzhiyun 		return err;
2550*4882a593Smuzhiyun 
2551*4882a593Smuzhiyun 	return sprintf(buf, "%i\n", speed);
2552*4882a593Smuzhiyun }
2553*4882a593Smuzhiyun 
amdgpu_hwmon_get_fan1_min(struct device * dev,struct device_attribute * attr,char * buf)2554*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_get_fan1_min(struct device *dev,
2555*4882a593Smuzhiyun 					 struct device_attribute *attr,
2556*4882a593Smuzhiyun 					 char *buf)
2557*4882a593Smuzhiyun {
2558*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2559*4882a593Smuzhiyun 	u32 min_rpm = 0;
2560*4882a593Smuzhiyun 	u32 size = sizeof(min_rpm);
2561*4882a593Smuzhiyun 	int r;
2562*4882a593Smuzhiyun 
2563*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
2564*4882a593Smuzhiyun 		return -EPERM;
2565*4882a593Smuzhiyun 
2566*4882a593Smuzhiyun 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2567*4882a593Smuzhiyun 	if (r < 0) {
2568*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2569*4882a593Smuzhiyun 		return r;
2570*4882a593Smuzhiyun 	}
2571*4882a593Smuzhiyun 
2572*4882a593Smuzhiyun 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MIN_FAN_RPM,
2573*4882a593Smuzhiyun 				   (void *)&min_rpm, &size);
2574*4882a593Smuzhiyun 
2575*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2576*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun 	if (r)
2579*4882a593Smuzhiyun 		return r;
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n", min_rpm);
2582*4882a593Smuzhiyun }
2583*4882a593Smuzhiyun 
amdgpu_hwmon_get_fan1_max(struct device * dev,struct device_attribute * attr,char * buf)2584*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_get_fan1_max(struct device *dev,
2585*4882a593Smuzhiyun 					 struct device_attribute *attr,
2586*4882a593Smuzhiyun 					 char *buf)
2587*4882a593Smuzhiyun {
2588*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2589*4882a593Smuzhiyun 	u32 max_rpm = 0;
2590*4882a593Smuzhiyun 	u32 size = sizeof(max_rpm);
2591*4882a593Smuzhiyun 	int r;
2592*4882a593Smuzhiyun 
2593*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
2594*4882a593Smuzhiyun 		return -EPERM;
2595*4882a593Smuzhiyun 
2596*4882a593Smuzhiyun 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2597*4882a593Smuzhiyun 	if (r < 0) {
2598*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2599*4882a593Smuzhiyun 		return r;
2600*4882a593Smuzhiyun 	}
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MAX_FAN_RPM,
2603*4882a593Smuzhiyun 				   (void *)&max_rpm, &size);
2604*4882a593Smuzhiyun 
2605*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2606*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2607*4882a593Smuzhiyun 
2608*4882a593Smuzhiyun 	if (r)
2609*4882a593Smuzhiyun 		return r;
2610*4882a593Smuzhiyun 
2611*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n", max_rpm);
2612*4882a593Smuzhiyun }
2613*4882a593Smuzhiyun 
amdgpu_hwmon_get_fan1_target(struct device * dev,struct device_attribute * attr,char * buf)2614*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_get_fan1_target(struct device *dev,
2615*4882a593Smuzhiyun 					   struct device_attribute *attr,
2616*4882a593Smuzhiyun 					   char *buf)
2617*4882a593Smuzhiyun {
2618*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2619*4882a593Smuzhiyun 	int err;
2620*4882a593Smuzhiyun 	u32 rpm = 0;
2621*4882a593Smuzhiyun 
2622*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
2623*4882a593Smuzhiyun 		return -EPERM;
2624*4882a593Smuzhiyun 
2625*4882a593Smuzhiyun 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2626*4882a593Smuzhiyun 	if (err < 0) {
2627*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2628*4882a593Smuzhiyun 		return err;
2629*4882a593Smuzhiyun 	}
2630*4882a593Smuzhiyun 
2631*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
2632*4882a593Smuzhiyun 		err = smu_get_fan_speed_rpm(&adev->smu, &rpm);
2633*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->get_fan_speed_rpm)
2634*4882a593Smuzhiyun 		err = amdgpu_dpm_get_fan_speed_rpm(adev, &rpm);
2635*4882a593Smuzhiyun 	else
2636*4882a593Smuzhiyun 		err = -EINVAL;
2637*4882a593Smuzhiyun 
2638*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2639*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2640*4882a593Smuzhiyun 
2641*4882a593Smuzhiyun 	if (err)
2642*4882a593Smuzhiyun 		return err;
2643*4882a593Smuzhiyun 
2644*4882a593Smuzhiyun 	return sprintf(buf, "%i\n", rpm);
2645*4882a593Smuzhiyun }
2646*4882a593Smuzhiyun 
amdgpu_hwmon_set_fan1_target(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)2647*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_set_fan1_target(struct device *dev,
2648*4882a593Smuzhiyun 				     struct device_attribute *attr,
2649*4882a593Smuzhiyun 				     const char *buf, size_t count)
2650*4882a593Smuzhiyun {
2651*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2652*4882a593Smuzhiyun 	int err;
2653*4882a593Smuzhiyun 	u32 value;
2654*4882a593Smuzhiyun 	u32 pwm_mode;
2655*4882a593Smuzhiyun 
2656*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
2657*4882a593Smuzhiyun 		return -EPERM;
2658*4882a593Smuzhiyun 
2659*4882a593Smuzhiyun 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2660*4882a593Smuzhiyun 	if (err < 0) {
2661*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2662*4882a593Smuzhiyun 		return err;
2663*4882a593Smuzhiyun 	}
2664*4882a593Smuzhiyun 
2665*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
2666*4882a593Smuzhiyun 		pwm_mode = smu_get_fan_control_mode(&adev->smu);
2667*4882a593Smuzhiyun 	else
2668*4882a593Smuzhiyun 		pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
2669*4882a593Smuzhiyun 
2670*4882a593Smuzhiyun 	if (pwm_mode != AMD_FAN_CTRL_MANUAL) {
2671*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2672*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2673*4882a593Smuzhiyun 		return -ENODATA;
2674*4882a593Smuzhiyun 	}
2675*4882a593Smuzhiyun 
2676*4882a593Smuzhiyun 	err = kstrtou32(buf, 10, &value);
2677*4882a593Smuzhiyun 	if (err) {
2678*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2679*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2680*4882a593Smuzhiyun 		return err;
2681*4882a593Smuzhiyun 	}
2682*4882a593Smuzhiyun 
2683*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
2684*4882a593Smuzhiyun 		err = smu_set_fan_speed_rpm(&adev->smu, value);
2685*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs->set_fan_speed_rpm)
2686*4882a593Smuzhiyun 		err = amdgpu_dpm_set_fan_speed_rpm(adev, value);
2687*4882a593Smuzhiyun 	else
2688*4882a593Smuzhiyun 		err = -EINVAL;
2689*4882a593Smuzhiyun 
2690*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2691*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun 	if (err)
2694*4882a593Smuzhiyun 		return err;
2695*4882a593Smuzhiyun 
2696*4882a593Smuzhiyun 	return count;
2697*4882a593Smuzhiyun }
2698*4882a593Smuzhiyun 
amdgpu_hwmon_get_fan1_enable(struct device * dev,struct device_attribute * attr,char * buf)2699*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_get_fan1_enable(struct device *dev,
2700*4882a593Smuzhiyun 					    struct device_attribute *attr,
2701*4882a593Smuzhiyun 					    char *buf)
2702*4882a593Smuzhiyun {
2703*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2704*4882a593Smuzhiyun 	u32 pwm_mode = 0;
2705*4882a593Smuzhiyun 	int ret;
2706*4882a593Smuzhiyun 
2707*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
2708*4882a593Smuzhiyun 		return -EPERM;
2709*4882a593Smuzhiyun 
2710*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2711*4882a593Smuzhiyun 	if (ret < 0) {
2712*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2713*4882a593Smuzhiyun 		return ret;
2714*4882a593Smuzhiyun 	}
2715*4882a593Smuzhiyun 
2716*4882a593Smuzhiyun 	if (is_support_sw_smu(adev)) {
2717*4882a593Smuzhiyun 		pwm_mode = smu_get_fan_control_mode(&adev->smu);
2718*4882a593Smuzhiyun 	} else {
2719*4882a593Smuzhiyun 		if (!adev->powerplay.pp_funcs->get_fan_control_mode) {
2720*4882a593Smuzhiyun 			pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2721*4882a593Smuzhiyun 			pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2722*4882a593Smuzhiyun 			return -EINVAL;
2723*4882a593Smuzhiyun 		}
2724*4882a593Smuzhiyun 
2725*4882a593Smuzhiyun 		pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
2726*4882a593Smuzhiyun 	}
2727*4882a593Smuzhiyun 
2728*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2729*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2730*4882a593Smuzhiyun 
2731*4882a593Smuzhiyun 	return sprintf(buf, "%i\n", pwm_mode == AMD_FAN_CTRL_AUTO ? 0 : 1);
2732*4882a593Smuzhiyun }
2733*4882a593Smuzhiyun 
amdgpu_hwmon_set_fan1_enable(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)2734*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_set_fan1_enable(struct device *dev,
2735*4882a593Smuzhiyun 					    struct device_attribute *attr,
2736*4882a593Smuzhiyun 					    const char *buf,
2737*4882a593Smuzhiyun 					    size_t count)
2738*4882a593Smuzhiyun {
2739*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2740*4882a593Smuzhiyun 	int err;
2741*4882a593Smuzhiyun 	int value;
2742*4882a593Smuzhiyun 	u32 pwm_mode;
2743*4882a593Smuzhiyun 
2744*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
2745*4882a593Smuzhiyun 		return -EPERM;
2746*4882a593Smuzhiyun 
2747*4882a593Smuzhiyun 	err = kstrtoint(buf, 10, &value);
2748*4882a593Smuzhiyun 	if (err)
2749*4882a593Smuzhiyun 		return err;
2750*4882a593Smuzhiyun 
2751*4882a593Smuzhiyun 	if (value == 0)
2752*4882a593Smuzhiyun 		pwm_mode = AMD_FAN_CTRL_AUTO;
2753*4882a593Smuzhiyun 	else if (value == 1)
2754*4882a593Smuzhiyun 		pwm_mode = AMD_FAN_CTRL_MANUAL;
2755*4882a593Smuzhiyun 	else
2756*4882a593Smuzhiyun 		return -EINVAL;
2757*4882a593Smuzhiyun 
2758*4882a593Smuzhiyun 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2759*4882a593Smuzhiyun 	if (err < 0) {
2760*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2761*4882a593Smuzhiyun 		return err;
2762*4882a593Smuzhiyun 	}
2763*4882a593Smuzhiyun 
2764*4882a593Smuzhiyun 	if (is_support_sw_smu(adev)) {
2765*4882a593Smuzhiyun 		smu_set_fan_control_mode(&adev->smu, pwm_mode);
2766*4882a593Smuzhiyun 	} else {
2767*4882a593Smuzhiyun 		if (!adev->powerplay.pp_funcs->set_fan_control_mode) {
2768*4882a593Smuzhiyun 			pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2769*4882a593Smuzhiyun 			pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2770*4882a593Smuzhiyun 			return -EINVAL;
2771*4882a593Smuzhiyun 		}
2772*4882a593Smuzhiyun 		amdgpu_dpm_set_fan_control_mode(adev, pwm_mode);
2773*4882a593Smuzhiyun 	}
2774*4882a593Smuzhiyun 
2775*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2776*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2777*4882a593Smuzhiyun 
2778*4882a593Smuzhiyun 	return count;
2779*4882a593Smuzhiyun }
2780*4882a593Smuzhiyun 
amdgpu_hwmon_show_vddgfx(struct device * dev,struct device_attribute * attr,char * buf)2781*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev,
2782*4882a593Smuzhiyun 					struct device_attribute *attr,
2783*4882a593Smuzhiyun 					char *buf)
2784*4882a593Smuzhiyun {
2785*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2786*4882a593Smuzhiyun 	u32 vddgfx;
2787*4882a593Smuzhiyun 	int r, size = sizeof(vddgfx);
2788*4882a593Smuzhiyun 
2789*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
2790*4882a593Smuzhiyun 		return -EPERM;
2791*4882a593Smuzhiyun 
2792*4882a593Smuzhiyun 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2793*4882a593Smuzhiyun 	if (r < 0) {
2794*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2795*4882a593Smuzhiyun 		return r;
2796*4882a593Smuzhiyun 	}
2797*4882a593Smuzhiyun 
2798*4882a593Smuzhiyun 	/* get the voltage */
2799*4882a593Smuzhiyun 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX,
2800*4882a593Smuzhiyun 				   (void *)&vddgfx, &size);
2801*4882a593Smuzhiyun 
2802*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2803*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2804*4882a593Smuzhiyun 
2805*4882a593Smuzhiyun 	if (r)
2806*4882a593Smuzhiyun 		return r;
2807*4882a593Smuzhiyun 
2808*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n", vddgfx);
2809*4882a593Smuzhiyun }
2810*4882a593Smuzhiyun 
amdgpu_hwmon_show_vddgfx_label(struct device * dev,struct device_attribute * attr,char * buf)2811*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev,
2812*4882a593Smuzhiyun 					      struct device_attribute *attr,
2813*4882a593Smuzhiyun 					      char *buf)
2814*4882a593Smuzhiyun {
2815*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "vddgfx\n");
2816*4882a593Smuzhiyun }
2817*4882a593Smuzhiyun 
amdgpu_hwmon_show_vddnb(struct device * dev,struct device_attribute * attr,char * buf)2818*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev,
2819*4882a593Smuzhiyun 				       struct device_attribute *attr,
2820*4882a593Smuzhiyun 				       char *buf)
2821*4882a593Smuzhiyun {
2822*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2823*4882a593Smuzhiyun 	u32 vddnb;
2824*4882a593Smuzhiyun 	int r, size = sizeof(vddnb);
2825*4882a593Smuzhiyun 
2826*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
2827*4882a593Smuzhiyun 		return -EPERM;
2828*4882a593Smuzhiyun 
2829*4882a593Smuzhiyun 	/* only APUs have vddnb */
2830*4882a593Smuzhiyun 	if  (!(adev->flags & AMD_IS_APU))
2831*4882a593Smuzhiyun 		return -EINVAL;
2832*4882a593Smuzhiyun 
2833*4882a593Smuzhiyun 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2834*4882a593Smuzhiyun 	if (r < 0) {
2835*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2836*4882a593Smuzhiyun 		return r;
2837*4882a593Smuzhiyun 	}
2838*4882a593Smuzhiyun 
2839*4882a593Smuzhiyun 	/* get the voltage */
2840*4882a593Smuzhiyun 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB,
2841*4882a593Smuzhiyun 				   (void *)&vddnb, &size);
2842*4882a593Smuzhiyun 
2843*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2844*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2845*4882a593Smuzhiyun 
2846*4882a593Smuzhiyun 	if (r)
2847*4882a593Smuzhiyun 		return r;
2848*4882a593Smuzhiyun 
2849*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n", vddnb);
2850*4882a593Smuzhiyun }
2851*4882a593Smuzhiyun 
amdgpu_hwmon_show_vddnb_label(struct device * dev,struct device_attribute * attr,char * buf)2852*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev,
2853*4882a593Smuzhiyun 					      struct device_attribute *attr,
2854*4882a593Smuzhiyun 					      char *buf)
2855*4882a593Smuzhiyun {
2856*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "vddnb\n");
2857*4882a593Smuzhiyun }
2858*4882a593Smuzhiyun 
amdgpu_hwmon_show_power_avg(struct device * dev,struct device_attribute * attr,char * buf)2859*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev,
2860*4882a593Smuzhiyun 					   struct device_attribute *attr,
2861*4882a593Smuzhiyun 					   char *buf)
2862*4882a593Smuzhiyun {
2863*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2864*4882a593Smuzhiyun 	u32 query = 0;
2865*4882a593Smuzhiyun 	int r, size = sizeof(u32);
2866*4882a593Smuzhiyun 	unsigned uw;
2867*4882a593Smuzhiyun 
2868*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
2869*4882a593Smuzhiyun 		return -EPERM;
2870*4882a593Smuzhiyun 
2871*4882a593Smuzhiyun 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2872*4882a593Smuzhiyun 	if (r < 0) {
2873*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2874*4882a593Smuzhiyun 		return r;
2875*4882a593Smuzhiyun 	}
2876*4882a593Smuzhiyun 
2877*4882a593Smuzhiyun 	/* get the voltage */
2878*4882a593Smuzhiyun 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER,
2879*4882a593Smuzhiyun 				   (void *)&query, &size);
2880*4882a593Smuzhiyun 
2881*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2882*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2883*4882a593Smuzhiyun 
2884*4882a593Smuzhiyun 	if (r)
2885*4882a593Smuzhiyun 		return r;
2886*4882a593Smuzhiyun 
2887*4882a593Smuzhiyun 	/* convert to microwatts */
2888*4882a593Smuzhiyun 	uw = (query >> 8) * 1000000 + (query & 0xff) * 1000;
2889*4882a593Smuzhiyun 
2890*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%u\n", uw);
2891*4882a593Smuzhiyun }
2892*4882a593Smuzhiyun 
amdgpu_hwmon_show_power_cap_min(struct device * dev,struct device_attribute * attr,char * buf)2893*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev,
2894*4882a593Smuzhiyun 					 struct device_attribute *attr,
2895*4882a593Smuzhiyun 					 char *buf)
2896*4882a593Smuzhiyun {
2897*4882a593Smuzhiyun 	return sprintf(buf, "%i\n", 0);
2898*4882a593Smuzhiyun }
2899*4882a593Smuzhiyun 
amdgpu_hwmon_show_power_cap_max(struct device * dev,struct device_attribute * attr,char * buf)2900*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev,
2901*4882a593Smuzhiyun 					 struct device_attribute *attr,
2902*4882a593Smuzhiyun 					 char *buf)
2903*4882a593Smuzhiyun {
2904*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2905*4882a593Smuzhiyun 	uint32_t limit = 0;
2906*4882a593Smuzhiyun 	ssize_t size;
2907*4882a593Smuzhiyun 	int r;
2908*4882a593Smuzhiyun 
2909*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
2910*4882a593Smuzhiyun 		return -EPERM;
2911*4882a593Smuzhiyun 
2912*4882a593Smuzhiyun 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2913*4882a593Smuzhiyun 	if (r < 0) {
2914*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2915*4882a593Smuzhiyun 		return r;
2916*4882a593Smuzhiyun 	}
2917*4882a593Smuzhiyun 
2918*4882a593Smuzhiyun 	if (is_support_sw_smu(adev)) {
2919*4882a593Smuzhiyun 		smu_get_power_limit(&adev->smu, &limit, true);
2920*4882a593Smuzhiyun 		size = snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
2921*4882a593Smuzhiyun 	} else if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_power_limit) {
2922*4882a593Smuzhiyun 		adev->powerplay.pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, true);
2923*4882a593Smuzhiyun 		size = snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
2924*4882a593Smuzhiyun 	} else {
2925*4882a593Smuzhiyun 		size = snprintf(buf, PAGE_SIZE, "\n");
2926*4882a593Smuzhiyun 	}
2927*4882a593Smuzhiyun 
2928*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2929*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2930*4882a593Smuzhiyun 
2931*4882a593Smuzhiyun 	return size;
2932*4882a593Smuzhiyun }
2933*4882a593Smuzhiyun 
amdgpu_hwmon_show_power_cap(struct device * dev,struct device_attribute * attr,char * buf)2934*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev,
2935*4882a593Smuzhiyun 					 struct device_attribute *attr,
2936*4882a593Smuzhiyun 					 char *buf)
2937*4882a593Smuzhiyun {
2938*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2939*4882a593Smuzhiyun 	uint32_t limit = 0;
2940*4882a593Smuzhiyun 	ssize_t size;
2941*4882a593Smuzhiyun 	int r;
2942*4882a593Smuzhiyun 
2943*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
2944*4882a593Smuzhiyun 		return -EPERM;
2945*4882a593Smuzhiyun 
2946*4882a593Smuzhiyun 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2947*4882a593Smuzhiyun 	if (r < 0) {
2948*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2949*4882a593Smuzhiyun 		return r;
2950*4882a593Smuzhiyun 	}
2951*4882a593Smuzhiyun 
2952*4882a593Smuzhiyun 	if (is_support_sw_smu(adev)) {
2953*4882a593Smuzhiyun 		smu_get_power_limit(&adev->smu, &limit, false);
2954*4882a593Smuzhiyun 		size = snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
2955*4882a593Smuzhiyun 	} else if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_power_limit) {
2956*4882a593Smuzhiyun 		adev->powerplay.pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, false);
2957*4882a593Smuzhiyun 		size = snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
2958*4882a593Smuzhiyun 	} else {
2959*4882a593Smuzhiyun 		size = snprintf(buf, PAGE_SIZE, "\n");
2960*4882a593Smuzhiyun 	}
2961*4882a593Smuzhiyun 
2962*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2963*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2964*4882a593Smuzhiyun 
2965*4882a593Smuzhiyun 	return size;
2966*4882a593Smuzhiyun }
2967*4882a593Smuzhiyun 
2968*4882a593Smuzhiyun 
amdgpu_hwmon_set_power_cap(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)2969*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev,
2970*4882a593Smuzhiyun 		struct device_attribute *attr,
2971*4882a593Smuzhiyun 		const char *buf,
2972*4882a593Smuzhiyun 		size_t count)
2973*4882a593Smuzhiyun {
2974*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2975*4882a593Smuzhiyun 	int err;
2976*4882a593Smuzhiyun 	u32 value;
2977*4882a593Smuzhiyun 
2978*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
2979*4882a593Smuzhiyun 		return -EPERM;
2980*4882a593Smuzhiyun 
2981*4882a593Smuzhiyun 	if (amdgpu_sriov_vf(adev))
2982*4882a593Smuzhiyun 		return -EINVAL;
2983*4882a593Smuzhiyun 
2984*4882a593Smuzhiyun 	err = kstrtou32(buf, 10, &value);
2985*4882a593Smuzhiyun 	if (err)
2986*4882a593Smuzhiyun 		return err;
2987*4882a593Smuzhiyun 
2988*4882a593Smuzhiyun 	value = value / 1000000; /* convert to Watt */
2989*4882a593Smuzhiyun 
2990*4882a593Smuzhiyun 
2991*4882a593Smuzhiyun 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2992*4882a593Smuzhiyun 	if (err < 0) {
2993*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2994*4882a593Smuzhiyun 		return err;
2995*4882a593Smuzhiyun 	}
2996*4882a593Smuzhiyun 
2997*4882a593Smuzhiyun 	if (is_support_sw_smu(adev))
2998*4882a593Smuzhiyun 		err = smu_set_power_limit(&adev->smu, value);
2999*4882a593Smuzhiyun 	else if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->set_power_limit)
3000*4882a593Smuzhiyun 		err = adev->powerplay.pp_funcs->set_power_limit(adev->powerplay.pp_handle, value);
3001*4882a593Smuzhiyun 	else
3002*4882a593Smuzhiyun 		err = -EINVAL;
3003*4882a593Smuzhiyun 
3004*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
3005*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3006*4882a593Smuzhiyun 
3007*4882a593Smuzhiyun 	if (err)
3008*4882a593Smuzhiyun 		return err;
3009*4882a593Smuzhiyun 
3010*4882a593Smuzhiyun 	return count;
3011*4882a593Smuzhiyun }
3012*4882a593Smuzhiyun 
amdgpu_hwmon_show_sclk(struct device * dev,struct device_attribute * attr,char * buf)3013*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_show_sclk(struct device *dev,
3014*4882a593Smuzhiyun 				      struct device_attribute *attr,
3015*4882a593Smuzhiyun 				      char *buf)
3016*4882a593Smuzhiyun {
3017*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
3018*4882a593Smuzhiyun 	uint32_t sclk;
3019*4882a593Smuzhiyun 	int r, size = sizeof(sclk);
3020*4882a593Smuzhiyun 
3021*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
3022*4882a593Smuzhiyun 		return -EPERM;
3023*4882a593Smuzhiyun 
3024*4882a593Smuzhiyun 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
3025*4882a593Smuzhiyun 	if (r < 0) {
3026*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3027*4882a593Smuzhiyun 		return r;
3028*4882a593Smuzhiyun 	}
3029*4882a593Smuzhiyun 
3030*4882a593Smuzhiyun 	/* get the sclk */
3031*4882a593Smuzhiyun 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK,
3032*4882a593Smuzhiyun 				   (void *)&sclk, &size);
3033*4882a593Smuzhiyun 
3034*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
3035*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3036*4882a593Smuzhiyun 
3037*4882a593Smuzhiyun 	if (r)
3038*4882a593Smuzhiyun 		return r;
3039*4882a593Smuzhiyun 
3040*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%u\n", sclk * 10 * 1000);
3041*4882a593Smuzhiyun }
3042*4882a593Smuzhiyun 
amdgpu_hwmon_show_sclk_label(struct device * dev,struct device_attribute * attr,char * buf)3043*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_show_sclk_label(struct device *dev,
3044*4882a593Smuzhiyun 					    struct device_attribute *attr,
3045*4882a593Smuzhiyun 					    char *buf)
3046*4882a593Smuzhiyun {
3047*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "sclk\n");
3048*4882a593Smuzhiyun }
3049*4882a593Smuzhiyun 
amdgpu_hwmon_show_mclk(struct device * dev,struct device_attribute * attr,char * buf)3050*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_show_mclk(struct device *dev,
3051*4882a593Smuzhiyun 				      struct device_attribute *attr,
3052*4882a593Smuzhiyun 				      char *buf)
3053*4882a593Smuzhiyun {
3054*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
3055*4882a593Smuzhiyun 	uint32_t mclk;
3056*4882a593Smuzhiyun 	int r, size = sizeof(mclk);
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
3059*4882a593Smuzhiyun 		return -EPERM;
3060*4882a593Smuzhiyun 
3061*4882a593Smuzhiyun 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
3062*4882a593Smuzhiyun 	if (r < 0) {
3063*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3064*4882a593Smuzhiyun 		return r;
3065*4882a593Smuzhiyun 	}
3066*4882a593Smuzhiyun 
3067*4882a593Smuzhiyun 	/* get the sclk */
3068*4882a593Smuzhiyun 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK,
3069*4882a593Smuzhiyun 				   (void *)&mclk, &size);
3070*4882a593Smuzhiyun 
3071*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
3072*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3073*4882a593Smuzhiyun 
3074*4882a593Smuzhiyun 	if (r)
3075*4882a593Smuzhiyun 		return r;
3076*4882a593Smuzhiyun 
3077*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%u\n", mclk * 10 * 1000);
3078*4882a593Smuzhiyun }
3079*4882a593Smuzhiyun 
amdgpu_hwmon_show_mclk_label(struct device * dev,struct device_attribute * attr,char * buf)3080*4882a593Smuzhiyun static ssize_t amdgpu_hwmon_show_mclk_label(struct device *dev,
3081*4882a593Smuzhiyun 					    struct device_attribute *attr,
3082*4882a593Smuzhiyun 					    char *buf)
3083*4882a593Smuzhiyun {
3084*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "mclk\n");
3085*4882a593Smuzhiyun }
3086*4882a593Smuzhiyun 
3087*4882a593Smuzhiyun /**
3088*4882a593Smuzhiyun  * DOC: hwmon
3089*4882a593Smuzhiyun  *
3090*4882a593Smuzhiyun  * The amdgpu driver exposes the following sensor interfaces:
3091*4882a593Smuzhiyun  *
3092*4882a593Smuzhiyun  * - GPU temperature (via the on-die sensor)
3093*4882a593Smuzhiyun  *
3094*4882a593Smuzhiyun  * - GPU voltage
3095*4882a593Smuzhiyun  *
3096*4882a593Smuzhiyun  * - Northbridge voltage (APUs only)
3097*4882a593Smuzhiyun  *
3098*4882a593Smuzhiyun  * - GPU power
3099*4882a593Smuzhiyun  *
3100*4882a593Smuzhiyun  * - GPU fan
3101*4882a593Smuzhiyun  *
3102*4882a593Smuzhiyun  * - GPU gfx/compute engine clock
3103*4882a593Smuzhiyun  *
3104*4882a593Smuzhiyun  * - GPU memory clock (dGPU only)
3105*4882a593Smuzhiyun  *
3106*4882a593Smuzhiyun  * hwmon interfaces for GPU temperature:
3107*4882a593Smuzhiyun  *
3108*4882a593Smuzhiyun  * - temp[1-3]_input: the on die GPU temperature in millidegrees Celsius
3109*4882a593Smuzhiyun  *   - temp2_input and temp3_input are supported on SOC15 dGPUs only
3110*4882a593Smuzhiyun  *
3111*4882a593Smuzhiyun  * - temp[1-3]_label: temperature channel label
3112*4882a593Smuzhiyun  *   - temp2_label and temp3_label are supported on SOC15 dGPUs only
3113*4882a593Smuzhiyun  *
3114*4882a593Smuzhiyun  * - temp[1-3]_crit: temperature critical max value in millidegrees Celsius
3115*4882a593Smuzhiyun  *   - temp2_crit and temp3_crit are supported on SOC15 dGPUs only
3116*4882a593Smuzhiyun  *
3117*4882a593Smuzhiyun  * - temp[1-3]_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius
3118*4882a593Smuzhiyun  *   - temp2_crit_hyst and temp3_crit_hyst are supported on SOC15 dGPUs only
3119*4882a593Smuzhiyun  *
3120*4882a593Smuzhiyun  * - temp[1-3]_emergency: temperature emergency max value(asic shutdown) in millidegrees Celsius
3121*4882a593Smuzhiyun  *   - these are supported on SOC15 dGPUs only
3122*4882a593Smuzhiyun  *
3123*4882a593Smuzhiyun  * hwmon interfaces for GPU voltage:
3124*4882a593Smuzhiyun  *
3125*4882a593Smuzhiyun  * - in0_input: the voltage on the GPU in millivolts
3126*4882a593Smuzhiyun  *
3127*4882a593Smuzhiyun  * - in1_input: the voltage on the Northbridge in millivolts
3128*4882a593Smuzhiyun  *
3129*4882a593Smuzhiyun  * hwmon interfaces for GPU power:
3130*4882a593Smuzhiyun  *
3131*4882a593Smuzhiyun  * - power1_average: average power used by the GPU in microWatts
3132*4882a593Smuzhiyun  *
3133*4882a593Smuzhiyun  * - power1_cap_min: minimum cap supported in microWatts
3134*4882a593Smuzhiyun  *
3135*4882a593Smuzhiyun  * - power1_cap_max: maximum cap supported in microWatts
3136*4882a593Smuzhiyun  *
3137*4882a593Smuzhiyun  * - power1_cap: selected power cap in microWatts
3138*4882a593Smuzhiyun  *
3139*4882a593Smuzhiyun  * hwmon interfaces for GPU fan:
3140*4882a593Smuzhiyun  *
3141*4882a593Smuzhiyun  * - pwm1: pulse width modulation fan level (0-255)
3142*4882a593Smuzhiyun  *
3143*4882a593Smuzhiyun  * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control)
3144*4882a593Smuzhiyun  *
3145*4882a593Smuzhiyun  * - pwm1_min: pulse width modulation fan control minimum level (0)
3146*4882a593Smuzhiyun  *
3147*4882a593Smuzhiyun  * - pwm1_max: pulse width modulation fan control maximum level (255)
3148*4882a593Smuzhiyun  *
3149*4882a593Smuzhiyun  * - fan1_min: an minimum value Unit: revolution/min (RPM)
3150*4882a593Smuzhiyun  *
3151*4882a593Smuzhiyun  * - fan1_max: an maxmum value Unit: revolution/max (RPM)
3152*4882a593Smuzhiyun  *
3153*4882a593Smuzhiyun  * - fan1_input: fan speed in RPM
3154*4882a593Smuzhiyun  *
3155*4882a593Smuzhiyun  * - fan[1-\*]_target: Desired fan speed Unit: revolution/min (RPM)
3156*4882a593Smuzhiyun  *
3157*4882a593Smuzhiyun  * - fan[1-\*]_enable: Enable or disable the sensors.1: Enable 0: Disable
3158*4882a593Smuzhiyun  *
3159*4882a593Smuzhiyun  * hwmon interfaces for GPU clocks:
3160*4882a593Smuzhiyun  *
3161*4882a593Smuzhiyun  * - freq1_input: the gfx/compute clock in hertz
3162*4882a593Smuzhiyun  *
3163*4882a593Smuzhiyun  * - freq2_input: the memory clock in hertz
3164*4882a593Smuzhiyun  *
3165*4882a593Smuzhiyun  * You can use hwmon tools like sensors to view this information on your system.
3166*4882a593Smuzhiyun  *
3167*4882a593Smuzhiyun  */
3168*4882a593Smuzhiyun 
3169*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_EDGE);
3170*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
3171*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
3172*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp1_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_EDGE);
3173*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp2_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_JUNCTION);
3174*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp2_crit, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 0);
3175*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp2_crit_hyst, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 1);
3176*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp2_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_JUNCTION);
3177*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp3_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_MEM);
3178*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp3_crit, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 0);
3179*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp3_crit_hyst, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 1);
3180*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp3_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_MEM);
3181*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp1_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_EDGE);
3182*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp2_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_JUNCTION);
3183*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp3_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_MEM);
3184*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
3185*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
3186*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
3187*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
3188*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
3189*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan1_min, S_IRUGO, amdgpu_hwmon_get_fan1_min, NULL, 0);
3190*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan1_max, S_IRUGO, amdgpu_hwmon_get_fan1_max, NULL, 0);
3191*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan1_target, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_target, amdgpu_hwmon_set_fan1_target, 0);
3192*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(fan1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_enable, amdgpu_hwmon_set_fan1_enable, 0);
3193*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0);
3194*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0);
3195*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0);
3196*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0);
3197*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0);
3198*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0);
3199*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0);
3200*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0);
3201*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, amdgpu_hwmon_show_sclk, NULL, 0);
3202*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(freq1_label, S_IRUGO, amdgpu_hwmon_show_sclk_label, NULL, 0);
3203*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(freq2_input, S_IRUGO, amdgpu_hwmon_show_mclk, NULL, 0);
3204*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(freq2_label, S_IRUGO, amdgpu_hwmon_show_mclk_label, NULL, 0);
3205*4882a593Smuzhiyun 
3206*4882a593Smuzhiyun static struct attribute *hwmon_attributes[] = {
3207*4882a593Smuzhiyun 	&sensor_dev_attr_temp1_input.dev_attr.attr,
3208*4882a593Smuzhiyun 	&sensor_dev_attr_temp1_crit.dev_attr.attr,
3209*4882a593Smuzhiyun 	&sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
3210*4882a593Smuzhiyun 	&sensor_dev_attr_temp2_input.dev_attr.attr,
3211*4882a593Smuzhiyun 	&sensor_dev_attr_temp2_crit.dev_attr.attr,
3212*4882a593Smuzhiyun 	&sensor_dev_attr_temp2_crit_hyst.dev_attr.attr,
3213*4882a593Smuzhiyun 	&sensor_dev_attr_temp3_input.dev_attr.attr,
3214*4882a593Smuzhiyun 	&sensor_dev_attr_temp3_crit.dev_attr.attr,
3215*4882a593Smuzhiyun 	&sensor_dev_attr_temp3_crit_hyst.dev_attr.attr,
3216*4882a593Smuzhiyun 	&sensor_dev_attr_temp1_emergency.dev_attr.attr,
3217*4882a593Smuzhiyun 	&sensor_dev_attr_temp2_emergency.dev_attr.attr,
3218*4882a593Smuzhiyun 	&sensor_dev_attr_temp3_emergency.dev_attr.attr,
3219*4882a593Smuzhiyun 	&sensor_dev_attr_temp1_label.dev_attr.attr,
3220*4882a593Smuzhiyun 	&sensor_dev_attr_temp2_label.dev_attr.attr,
3221*4882a593Smuzhiyun 	&sensor_dev_attr_temp3_label.dev_attr.attr,
3222*4882a593Smuzhiyun 	&sensor_dev_attr_pwm1.dev_attr.attr,
3223*4882a593Smuzhiyun 	&sensor_dev_attr_pwm1_enable.dev_attr.attr,
3224*4882a593Smuzhiyun 	&sensor_dev_attr_pwm1_min.dev_attr.attr,
3225*4882a593Smuzhiyun 	&sensor_dev_attr_pwm1_max.dev_attr.attr,
3226*4882a593Smuzhiyun 	&sensor_dev_attr_fan1_input.dev_attr.attr,
3227*4882a593Smuzhiyun 	&sensor_dev_attr_fan1_min.dev_attr.attr,
3228*4882a593Smuzhiyun 	&sensor_dev_attr_fan1_max.dev_attr.attr,
3229*4882a593Smuzhiyun 	&sensor_dev_attr_fan1_target.dev_attr.attr,
3230*4882a593Smuzhiyun 	&sensor_dev_attr_fan1_enable.dev_attr.attr,
3231*4882a593Smuzhiyun 	&sensor_dev_attr_in0_input.dev_attr.attr,
3232*4882a593Smuzhiyun 	&sensor_dev_attr_in0_label.dev_attr.attr,
3233*4882a593Smuzhiyun 	&sensor_dev_attr_in1_input.dev_attr.attr,
3234*4882a593Smuzhiyun 	&sensor_dev_attr_in1_label.dev_attr.attr,
3235*4882a593Smuzhiyun 	&sensor_dev_attr_power1_average.dev_attr.attr,
3236*4882a593Smuzhiyun 	&sensor_dev_attr_power1_cap_max.dev_attr.attr,
3237*4882a593Smuzhiyun 	&sensor_dev_attr_power1_cap_min.dev_attr.attr,
3238*4882a593Smuzhiyun 	&sensor_dev_attr_power1_cap.dev_attr.attr,
3239*4882a593Smuzhiyun 	&sensor_dev_attr_freq1_input.dev_attr.attr,
3240*4882a593Smuzhiyun 	&sensor_dev_attr_freq1_label.dev_attr.attr,
3241*4882a593Smuzhiyun 	&sensor_dev_attr_freq2_input.dev_attr.attr,
3242*4882a593Smuzhiyun 	&sensor_dev_attr_freq2_label.dev_attr.attr,
3243*4882a593Smuzhiyun 	NULL
3244*4882a593Smuzhiyun };
3245*4882a593Smuzhiyun 
hwmon_attributes_visible(struct kobject * kobj,struct attribute * attr,int index)3246*4882a593Smuzhiyun static umode_t hwmon_attributes_visible(struct kobject *kobj,
3247*4882a593Smuzhiyun 					struct attribute *attr, int index)
3248*4882a593Smuzhiyun {
3249*4882a593Smuzhiyun 	struct device *dev = kobj_to_dev(kobj);
3250*4882a593Smuzhiyun 	struct amdgpu_device *adev = dev_get_drvdata(dev);
3251*4882a593Smuzhiyun 	umode_t effective_mode = attr->mode;
3252*4882a593Smuzhiyun 
3253*4882a593Smuzhiyun 	/* under multi-vf mode, the hwmon attributes are all not supported */
3254*4882a593Smuzhiyun 	if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev))
3255*4882a593Smuzhiyun 		return 0;
3256*4882a593Smuzhiyun 
3257*4882a593Smuzhiyun 	/* there is no fan under pp one vf mode */
3258*4882a593Smuzhiyun 	if (amdgpu_sriov_is_pp_one_vf(adev) &&
3259*4882a593Smuzhiyun 	    (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3260*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3261*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3262*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3263*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3264*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3265*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3266*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3267*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3268*4882a593Smuzhiyun 		return 0;
3269*4882a593Smuzhiyun 
3270*4882a593Smuzhiyun 	/* Skip fan attributes if fan is not present */
3271*4882a593Smuzhiyun 	if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3272*4882a593Smuzhiyun 	    attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3273*4882a593Smuzhiyun 	    attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3274*4882a593Smuzhiyun 	    attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3275*4882a593Smuzhiyun 	    attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3276*4882a593Smuzhiyun 	    attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3277*4882a593Smuzhiyun 	    attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3278*4882a593Smuzhiyun 	    attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3279*4882a593Smuzhiyun 	    attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3280*4882a593Smuzhiyun 		return 0;
3281*4882a593Smuzhiyun 
3282*4882a593Smuzhiyun 	/* Skip fan attributes on APU */
3283*4882a593Smuzhiyun 	if ((adev->flags & AMD_IS_APU) &&
3284*4882a593Smuzhiyun 	    (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3285*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3286*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3287*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3288*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3289*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3290*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3291*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3292*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3293*4882a593Smuzhiyun 		return 0;
3294*4882a593Smuzhiyun 
3295*4882a593Smuzhiyun 	/* Skip crit temp on APU */
3296*4882a593Smuzhiyun 	if ((adev->flags & AMD_IS_APU) && (adev->family >= AMDGPU_FAMILY_CZ) &&
3297*4882a593Smuzhiyun 	    (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
3298*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
3299*4882a593Smuzhiyun 		return 0;
3300*4882a593Smuzhiyun 
3301*4882a593Smuzhiyun 	/* Skip limit attributes if DPM is not enabled */
3302*4882a593Smuzhiyun 	if (!adev->pm.dpm_enabled &&
3303*4882a593Smuzhiyun 	    (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
3304*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
3305*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3306*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3307*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3308*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3309*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3310*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3311*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3312*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3313*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3314*4882a593Smuzhiyun 		return 0;
3315*4882a593Smuzhiyun 
3316*4882a593Smuzhiyun 	if (!is_support_sw_smu(adev)) {
3317*4882a593Smuzhiyun 		/* mask fan attributes if we have no bindings for this asic to expose */
3318*4882a593Smuzhiyun 		if ((!adev->powerplay.pp_funcs->get_fan_speed_percent &&
3319*4882a593Smuzhiyun 		     attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
3320*4882a593Smuzhiyun 		    (!adev->powerplay.pp_funcs->get_fan_control_mode &&
3321*4882a593Smuzhiyun 		     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
3322*4882a593Smuzhiyun 			effective_mode &= ~S_IRUGO;
3323*4882a593Smuzhiyun 
3324*4882a593Smuzhiyun 		if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
3325*4882a593Smuzhiyun 		     attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
3326*4882a593Smuzhiyun 		    (!adev->powerplay.pp_funcs->set_fan_control_mode &&
3327*4882a593Smuzhiyun 		     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
3328*4882a593Smuzhiyun 			effective_mode &= ~S_IWUSR;
3329*4882a593Smuzhiyun 	}
3330*4882a593Smuzhiyun 
3331*4882a593Smuzhiyun 	if (((adev->flags & AMD_IS_APU) ||
3332*4882a593Smuzhiyun 	     adev->family == AMDGPU_FAMILY_SI) &&	/* not implemented yet */
3333*4882a593Smuzhiyun 	    (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr ||
3334*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr||
3335*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_power1_cap.dev_attr.attr))
3336*4882a593Smuzhiyun 		return 0;
3337*4882a593Smuzhiyun 
3338*4882a593Smuzhiyun 	if (((adev->family == AMDGPU_FAMILY_SI) ||
3339*4882a593Smuzhiyun 	     ((adev->flags & AMD_IS_APU) &&
3340*4882a593Smuzhiyun 	      (adev->asic_type < CHIP_RENOIR))) &&	/* not implemented yet */
3341*4882a593Smuzhiyun 	    (attr == &sensor_dev_attr_power1_average.dev_attr.attr))
3342*4882a593Smuzhiyun 		return 0;
3343*4882a593Smuzhiyun 
3344*4882a593Smuzhiyun 	if (!is_support_sw_smu(adev)) {
3345*4882a593Smuzhiyun 		/* hide max/min values if we can't both query and manage the fan */
3346*4882a593Smuzhiyun 		if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
3347*4882a593Smuzhiyun 		     !adev->powerplay.pp_funcs->get_fan_speed_percent) &&
3348*4882a593Smuzhiyun 		     (!adev->powerplay.pp_funcs->set_fan_speed_rpm &&
3349*4882a593Smuzhiyun 		     !adev->powerplay.pp_funcs->get_fan_speed_rpm) &&
3350*4882a593Smuzhiyun 		    (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3351*4882a593Smuzhiyun 		     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
3352*4882a593Smuzhiyun 			return 0;
3353*4882a593Smuzhiyun 
3354*4882a593Smuzhiyun 		if ((!adev->powerplay.pp_funcs->set_fan_speed_rpm &&
3355*4882a593Smuzhiyun 		     !adev->powerplay.pp_funcs->get_fan_speed_rpm) &&
3356*4882a593Smuzhiyun 		    (attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3357*4882a593Smuzhiyun 		     attr == &sensor_dev_attr_fan1_min.dev_attr.attr))
3358*4882a593Smuzhiyun 			return 0;
3359*4882a593Smuzhiyun 	}
3360*4882a593Smuzhiyun 
3361*4882a593Smuzhiyun 	if ((adev->family == AMDGPU_FAMILY_SI ||	/* not implemented yet */
3362*4882a593Smuzhiyun 	     adev->family == AMDGPU_FAMILY_KV) &&	/* not implemented yet */
3363*4882a593Smuzhiyun 	    (attr == &sensor_dev_attr_in0_input.dev_attr.attr ||
3364*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_in0_label.dev_attr.attr))
3365*4882a593Smuzhiyun 		return 0;
3366*4882a593Smuzhiyun 
3367*4882a593Smuzhiyun 	/* only APUs have vddnb */
3368*4882a593Smuzhiyun 	if (!(adev->flags & AMD_IS_APU) &&
3369*4882a593Smuzhiyun 	    (attr == &sensor_dev_attr_in1_input.dev_attr.attr ||
3370*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_in1_label.dev_attr.attr))
3371*4882a593Smuzhiyun 		return 0;
3372*4882a593Smuzhiyun 
3373*4882a593Smuzhiyun 	/* no mclk on APUs */
3374*4882a593Smuzhiyun 	if ((adev->flags & AMD_IS_APU) &&
3375*4882a593Smuzhiyun 	    (attr == &sensor_dev_attr_freq2_input.dev_attr.attr ||
3376*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_freq2_label.dev_attr.attr))
3377*4882a593Smuzhiyun 		return 0;
3378*4882a593Smuzhiyun 
3379*4882a593Smuzhiyun 	/* only SOC15 dGPUs support hotspot and mem temperatures */
3380*4882a593Smuzhiyun 	if (((adev->flags & AMD_IS_APU) ||
3381*4882a593Smuzhiyun 	     adev->asic_type < CHIP_VEGA10) &&
3382*4882a593Smuzhiyun 	    (attr == &sensor_dev_attr_temp2_crit.dev_attr.attr ||
3383*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr ||
3384*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_temp3_crit.dev_attr.attr ||
3385*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr ||
3386*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_temp1_emergency.dev_attr.attr ||
3387*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_temp2_emergency.dev_attr.attr ||
3388*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_temp3_emergency.dev_attr.attr ||
3389*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_temp2_input.dev_attr.attr ||
3390*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_temp3_input.dev_attr.attr ||
3391*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_temp2_label.dev_attr.attr ||
3392*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_temp3_label.dev_attr.attr))
3393*4882a593Smuzhiyun 		return 0;
3394*4882a593Smuzhiyun 
3395*4882a593Smuzhiyun 	return effective_mode;
3396*4882a593Smuzhiyun }
3397*4882a593Smuzhiyun 
3398*4882a593Smuzhiyun static const struct attribute_group hwmon_attrgroup = {
3399*4882a593Smuzhiyun 	.attrs = hwmon_attributes,
3400*4882a593Smuzhiyun 	.is_visible = hwmon_attributes_visible,
3401*4882a593Smuzhiyun };
3402*4882a593Smuzhiyun 
3403*4882a593Smuzhiyun static const struct attribute_group *hwmon_groups[] = {
3404*4882a593Smuzhiyun 	&hwmon_attrgroup,
3405*4882a593Smuzhiyun 	NULL
3406*4882a593Smuzhiyun };
3407*4882a593Smuzhiyun 
amdgpu_pm_sysfs_init(struct amdgpu_device * adev)3408*4882a593Smuzhiyun int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
3409*4882a593Smuzhiyun {
3410*4882a593Smuzhiyun 	int ret;
3411*4882a593Smuzhiyun 	uint32_t mask = 0;
3412*4882a593Smuzhiyun 
3413*4882a593Smuzhiyun 	if (adev->pm.sysfs_initialized)
3414*4882a593Smuzhiyun 		return 0;
3415*4882a593Smuzhiyun 
3416*4882a593Smuzhiyun 	if (adev->pm.dpm_enabled == 0)
3417*4882a593Smuzhiyun 		return 0;
3418*4882a593Smuzhiyun 
3419*4882a593Smuzhiyun 	INIT_LIST_HEAD(&adev->pm.pm_attr_list);
3420*4882a593Smuzhiyun 
3421*4882a593Smuzhiyun 	adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
3422*4882a593Smuzhiyun 								   DRIVER_NAME, adev,
3423*4882a593Smuzhiyun 								   hwmon_groups);
3424*4882a593Smuzhiyun 	if (IS_ERR(adev->pm.int_hwmon_dev)) {
3425*4882a593Smuzhiyun 		ret = PTR_ERR(adev->pm.int_hwmon_dev);
3426*4882a593Smuzhiyun 		dev_err(adev->dev,
3427*4882a593Smuzhiyun 			"Unable to register hwmon device: %d\n", ret);
3428*4882a593Smuzhiyun 		return ret;
3429*4882a593Smuzhiyun 	}
3430*4882a593Smuzhiyun 
3431*4882a593Smuzhiyun 	switch (amdgpu_virt_get_sriov_vf_mode(adev)) {
3432*4882a593Smuzhiyun 	case SRIOV_VF_MODE_ONE_VF:
3433*4882a593Smuzhiyun 		mask = ATTR_FLAG_ONEVF;
3434*4882a593Smuzhiyun 		break;
3435*4882a593Smuzhiyun 	case SRIOV_VF_MODE_MULTI_VF:
3436*4882a593Smuzhiyun 		mask = 0;
3437*4882a593Smuzhiyun 		break;
3438*4882a593Smuzhiyun 	case SRIOV_VF_MODE_BARE_METAL:
3439*4882a593Smuzhiyun 	default:
3440*4882a593Smuzhiyun 		mask = ATTR_FLAG_MASK_ALL;
3441*4882a593Smuzhiyun 		break;
3442*4882a593Smuzhiyun 	}
3443*4882a593Smuzhiyun 
3444*4882a593Smuzhiyun 	ret = amdgpu_device_attr_create_groups(adev,
3445*4882a593Smuzhiyun 					       amdgpu_device_attrs,
3446*4882a593Smuzhiyun 					       ARRAY_SIZE(amdgpu_device_attrs),
3447*4882a593Smuzhiyun 					       mask,
3448*4882a593Smuzhiyun 					       &adev->pm.pm_attr_list);
3449*4882a593Smuzhiyun 	if (ret)
3450*4882a593Smuzhiyun 		return ret;
3451*4882a593Smuzhiyun 
3452*4882a593Smuzhiyun 	adev->pm.sysfs_initialized = true;
3453*4882a593Smuzhiyun 
3454*4882a593Smuzhiyun 	return 0;
3455*4882a593Smuzhiyun }
3456*4882a593Smuzhiyun 
amdgpu_pm_sysfs_fini(struct amdgpu_device * adev)3457*4882a593Smuzhiyun void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
3458*4882a593Smuzhiyun {
3459*4882a593Smuzhiyun 	if (adev->pm.dpm_enabled == 0)
3460*4882a593Smuzhiyun 		return;
3461*4882a593Smuzhiyun 
3462*4882a593Smuzhiyun 	if (adev->pm.int_hwmon_dev)
3463*4882a593Smuzhiyun 		hwmon_device_unregister(adev->pm.int_hwmon_dev);
3464*4882a593Smuzhiyun 
3465*4882a593Smuzhiyun 	amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list);
3466*4882a593Smuzhiyun }
3467*4882a593Smuzhiyun 
3468*4882a593Smuzhiyun /*
3469*4882a593Smuzhiyun  * Debugfs info
3470*4882a593Smuzhiyun  */
3471*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
3472*4882a593Smuzhiyun 
amdgpu_debugfs_pm_info_pp(struct seq_file * m,struct amdgpu_device * adev)3473*4882a593Smuzhiyun static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
3474*4882a593Smuzhiyun {
3475*4882a593Smuzhiyun 	uint32_t value;
3476*4882a593Smuzhiyun 	uint64_t value64;
3477*4882a593Smuzhiyun 	uint32_t query = 0;
3478*4882a593Smuzhiyun 	int size;
3479*4882a593Smuzhiyun 
3480*4882a593Smuzhiyun 	/* GPU Clocks */
3481*4882a593Smuzhiyun 	size = sizeof(value);
3482*4882a593Smuzhiyun 	seq_printf(m, "GFX Clocks and Power:\n");
3483*4882a593Smuzhiyun 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
3484*4882a593Smuzhiyun 		seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
3485*4882a593Smuzhiyun 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
3486*4882a593Smuzhiyun 		seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
3487*4882a593Smuzhiyun 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size))
3488*4882a593Smuzhiyun 		seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100);
3489*4882a593Smuzhiyun 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size))
3490*4882a593Smuzhiyun 		seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100);
3491*4882a593Smuzhiyun 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
3492*4882a593Smuzhiyun 		seq_printf(m, "\t%u mV (VDDGFX)\n", value);
3493*4882a593Smuzhiyun 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
3494*4882a593Smuzhiyun 		seq_printf(m, "\t%u mV (VDDNB)\n", value);
3495*4882a593Smuzhiyun 	size = sizeof(uint32_t);
3496*4882a593Smuzhiyun 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size))
3497*4882a593Smuzhiyun 		seq_printf(m, "\t%u.%u W (average GPU)\n", query >> 8, query & 0xff);
3498*4882a593Smuzhiyun 	size = sizeof(value);
3499*4882a593Smuzhiyun 	seq_printf(m, "\n");
3500*4882a593Smuzhiyun 
3501*4882a593Smuzhiyun 	/* GPU Temp */
3502*4882a593Smuzhiyun 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
3503*4882a593Smuzhiyun 		seq_printf(m, "GPU Temperature: %u C\n", value/1000);
3504*4882a593Smuzhiyun 
3505*4882a593Smuzhiyun 	/* GPU Load */
3506*4882a593Smuzhiyun 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
3507*4882a593Smuzhiyun 		seq_printf(m, "GPU Load: %u %%\n", value);
3508*4882a593Smuzhiyun 	/* MEM Load */
3509*4882a593Smuzhiyun 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, (void *)&value, &size))
3510*4882a593Smuzhiyun 		seq_printf(m, "MEM Load: %u %%\n", value);
3511*4882a593Smuzhiyun 
3512*4882a593Smuzhiyun 	seq_printf(m, "\n");
3513*4882a593Smuzhiyun 
3514*4882a593Smuzhiyun 	/* SMC feature mask */
3515*4882a593Smuzhiyun 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK, (void *)&value64, &size))
3516*4882a593Smuzhiyun 		seq_printf(m, "SMC Feature Mask: 0x%016llx\n", value64);
3517*4882a593Smuzhiyun 
3518*4882a593Smuzhiyun 	if (adev->asic_type > CHIP_VEGA20) {
3519*4882a593Smuzhiyun 		/* VCN clocks */
3520*4882a593Smuzhiyun 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCN_POWER_STATE, (void *)&value, &size)) {
3521*4882a593Smuzhiyun 			if (!value) {
3522*4882a593Smuzhiyun 				seq_printf(m, "VCN: Disabled\n");
3523*4882a593Smuzhiyun 			} else {
3524*4882a593Smuzhiyun 				seq_printf(m, "VCN: Enabled\n");
3525*4882a593Smuzhiyun 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
3526*4882a593Smuzhiyun 					seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
3527*4882a593Smuzhiyun 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
3528*4882a593Smuzhiyun 					seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
3529*4882a593Smuzhiyun 			}
3530*4882a593Smuzhiyun 		}
3531*4882a593Smuzhiyun 		seq_printf(m, "\n");
3532*4882a593Smuzhiyun 	} else {
3533*4882a593Smuzhiyun 		/* UVD clocks */
3534*4882a593Smuzhiyun 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
3535*4882a593Smuzhiyun 			if (!value) {
3536*4882a593Smuzhiyun 				seq_printf(m, "UVD: Disabled\n");
3537*4882a593Smuzhiyun 			} else {
3538*4882a593Smuzhiyun 				seq_printf(m, "UVD: Enabled\n");
3539*4882a593Smuzhiyun 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
3540*4882a593Smuzhiyun 					seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
3541*4882a593Smuzhiyun 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
3542*4882a593Smuzhiyun 					seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
3543*4882a593Smuzhiyun 			}
3544*4882a593Smuzhiyun 		}
3545*4882a593Smuzhiyun 		seq_printf(m, "\n");
3546*4882a593Smuzhiyun 
3547*4882a593Smuzhiyun 		/* VCE clocks */
3548*4882a593Smuzhiyun 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
3549*4882a593Smuzhiyun 			if (!value) {
3550*4882a593Smuzhiyun 				seq_printf(m, "VCE: Disabled\n");
3551*4882a593Smuzhiyun 			} else {
3552*4882a593Smuzhiyun 				seq_printf(m, "VCE: Enabled\n");
3553*4882a593Smuzhiyun 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
3554*4882a593Smuzhiyun 					seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
3555*4882a593Smuzhiyun 			}
3556*4882a593Smuzhiyun 		}
3557*4882a593Smuzhiyun 	}
3558*4882a593Smuzhiyun 
3559*4882a593Smuzhiyun 	return 0;
3560*4882a593Smuzhiyun }
3561*4882a593Smuzhiyun 
amdgpu_parse_cg_state(struct seq_file * m,u32 flags)3562*4882a593Smuzhiyun static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags)
3563*4882a593Smuzhiyun {
3564*4882a593Smuzhiyun 	int i;
3565*4882a593Smuzhiyun 
3566*4882a593Smuzhiyun 	for (i = 0; clocks[i].flag; i++)
3567*4882a593Smuzhiyun 		seq_printf(m, "\t%s: %s\n", clocks[i].name,
3568*4882a593Smuzhiyun 			   (flags & clocks[i].flag) ? "On" : "Off");
3569*4882a593Smuzhiyun }
3570*4882a593Smuzhiyun 
amdgpu_debugfs_pm_info(struct seq_file * m,void * data)3571*4882a593Smuzhiyun static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
3572*4882a593Smuzhiyun {
3573*4882a593Smuzhiyun 	struct drm_info_node *node = (struct drm_info_node *) m->private;
3574*4882a593Smuzhiyun 	struct drm_device *dev = node->minor->dev;
3575*4882a593Smuzhiyun 	struct amdgpu_device *adev = drm_to_adev(dev);
3576*4882a593Smuzhiyun 	u32 flags = 0;
3577*4882a593Smuzhiyun 	int r;
3578*4882a593Smuzhiyun 
3579*4882a593Smuzhiyun 	if (amdgpu_in_reset(adev))
3580*4882a593Smuzhiyun 		return -EPERM;
3581*4882a593Smuzhiyun 
3582*4882a593Smuzhiyun 	r = pm_runtime_get_sync(dev->dev);
3583*4882a593Smuzhiyun 	if (r < 0) {
3584*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(dev->dev);
3585*4882a593Smuzhiyun 		return r;
3586*4882a593Smuzhiyun 	}
3587*4882a593Smuzhiyun 
3588*4882a593Smuzhiyun 	if (!adev->pm.dpm_enabled) {
3589*4882a593Smuzhiyun 		seq_printf(m, "dpm not enabled\n");
3590*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(dev->dev);
3591*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(dev->dev);
3592*4882a593Smuzhiyun 		return 0;
3593*4882a593Smuzhiyun 	}
3594*4882a593Smuzhiyun 
3595*4882a593Smuzhiyun 	if (!is_support_sw_smu(adev) &&
3596*4882a593Smuzhiyun 	    adev->powerplay.pp_funcs->debugfs_print_current_performance_level) {
3597*4882a593Smuzhiyun 		mutex_lock(&adev->pm.mutex);
3598*4882a593Smuzhiyun 		if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level)
3599*4882a593Smuzhiyun 			adev->powerplay.pp_funcs->debugfs_print_current_performance_level(adev, m);
3600*4882a593Smuzhiyun 		else
3601*4882a593Smuzhiyun 			seq_printf(m, "Debugfs support not implemented for this asic\n");
3602*4882a593Smuzhiyun 		mutex_unlock(&adev->pm.mutex);
3603*4882a593Smuzhiyun 		r = 0;
3604*4882a593Smuzhiyun 	} else {
3605*4882a593Smuzhiyun 		r = amdgpu_debugfs_pm_info_pp(m, adev);
3606*4882a593Smuzhiyun 	}
3607*4882a593Smuzhiyun 	if (r)
3608*4882a593Smuzhiyun 		goto out;
3609*4882a593Smuzhiyun 
3610*4882a593Smuzhiyun 	amdgpu_device_ip_get_clockgating_state(adev, &flags);
3611*4882a593Smuzhiyun 
3612*4882a593Smuzhiyun 	seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags);
3613*4882a593Smuzhiyun 	amdgpu_parse_cg_state(m, flags);
3614*4882a593Smuzhiyun 	seq_printf(m, "\n");
3615*4882a593Smuzhiyun 
3616*4882a593Smuzhiyun out:
3617*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(dev->dev);
3618*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(dev->dev);
3619*4882a593Smuzhiyun 
3620*4882a593Smuzhiyun 	return r;
3621*4882a593Smuzhiyun }
3622*4882a593Smuzhiyun 
3623*4882a593Smuzhiyun static const struct drm_info_list amdgpu_pm_info_list[] = {
3624*4882a593Smuzhiyun 	{"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
3625*4882a593Smuzhiyun };
3626*4882a593Smuzhiyun #endif
3627*4882a593Smuzhiyun 
amdgpu_debugfs_pm_init(struct amdgpu_device * adev)3628*4882a593Smuzhiyun int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
3629*4882a593Smuzhiyun {
3630*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
3631*4882a593Smuzhiyun 	return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
3632*4882a593Smuzhiyun #else
3633*4882a593Smuzhiyun 	return 0;
3634*4882a593Smuzhiyun #endif
3635*4882a593Smuzhiyun }
3636