xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/include/cgs_common.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2015 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun #ifndef _CGS_COMMON_H
25*4882a593Smuzhiyun #define _CGS_COMMON_H
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "amd_shared.h"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun struct cgs_device;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /**
32*4882a593Smuzhiyun  * enum cgs_ind_reg - Indirect register spaces
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun enum cgs_ind_reg {
35*4882a593Smuzhiyun 	CGS_IND_REG__PCIE,
36*4882a593Smuzhiyun 	CGS_IND_REG__SMC,
37*4882a593Smuzhiyun 	CGS_IND_REG__UVD_CTX,
38*4882a593Smuzhiyun 	CGS_IND_REG__DIDT,
39*4882a593Smuzhiyun 	CGS_IND_REG_GC_CAC,
40*4882a593Smuzhiyun 	CGS_IND_REG_SE_CAC,
41*4882a593Smuzhiyun 	CGS_IND_REG__AUDIO_ENDPT
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun  * enum cgs_ucode_id - Firmware types for different IPs
46*4882a593Smuzhiyun  */
47*4882a593Smuzhiyun enum cgs_ucode_id {
48*4882a593Smuzhiyun 	CGS_UCODE_ID_SMU = 0,
49*4882a593Smuzhiyun 	CGS_UCODE_ID_SMU_SK,
50*4882a593Smuzhiyun 	CGS_UCODE_ID_SDMA0,
51*4882a593Smuzhiyun 	CGS_UCODE_ID_SDMA1,
52*4882a593Smuzhiyun 	CGS_UCODE_ID_CP_CE,
53*4882a593Smuzhiyun 	CGS_UCODE_ID_CP_PFP,
54*4882a593Smuzhiyun 	CGS_UCODE_ID_CP_ME,
55*4882a593Smuzhiyun 	CGS_UCODE_ID_CP_MEC,
56*4882a593Smuzhiyun 	CGS_UCODE_ID_CP_MEC_JT1,
57*4882a593Smuzhiyun 	CGS_UCODE_ID_CP_MEC_JT2,
58*4882a593Smuzhiyun 	CGS_UCODE_ID_GMCON_RENG,
59*4882a593Smuzhiyun 	CGS_UCODE_ID_RLC_G,
60*4882a593Smuzhiyun 	CGS_UCODE_ID_STORAGE,
61*4882a593Smuzhiyun 	CGS_UCODE_ID_MAXIMUM,
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /**
65*4882a593Smuzhiyun  * struct cgs_firmware_info - Firmware information
66*4882a593Smuzhiyun  */
67*4882a593Smuzhiyun struct cgs_firmware_info {
68*4882a593Smuzhiyun 	uint16_t		version;
69*4882a593Smuzhiyun 	uint16_t		fw_version;
70*4882a593Smuzhiyun 	uint16_t		feature_version;
71*4882a593Smuzhiyun 	uint32_t		image_size;
72*4882a593Smuzhiyun 	uint64_t		mc_addr;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* only for smc firmware */
75*4882a593Smuzhiyun 	uint32_t		ucode_start_address;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	void			*kptr;
78*4882a593Smuzhiyun 	bool			is_kicker;
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun typedef unsigned long cgs_handle_t;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /**
84*4882a593Smuzhiyun  * cgs_read_register() - Read an MMIO register
85*4882a593Smuzhiyun  * @cgs_device:	opaque device handle
86*4882a593Smuzhiyun  * @offset:	register offset
87*4882a593Smuzhiyun  *
88*4882a593Smuzhiyun  * Return:  register value
89*4882a593Smuzhiyun  */
90*4882a593Smuzhiyun typedef uint32_t (*cgs_read_register_t)(struct cgs_device *cgs_device, unsigned offset);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /**
93*4882a593Smuzhiyun  * cgs_write_register() - Write an MMIO register
94*4882a593Smuzhiyun  * @cgs_device:	opaque device handle
95*4882a593Smuzhiyun  * @offset:	register offset
96*4882a593Smuzhiyun  * @value:	register value
97*4882a593Smuzhiyun  */
98*4882a593Smuzhiyun typedef void (*cgs_write_register_t)(struct cgs_device *cgs_device, unsigned offset,
99*4882a593Smuzhiyun 				     uint32_t value);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /**
102*4882a593Smuzhiyun  * cgs_read_ind_register() - Read an indirect register
103*4882a593Smuzhiyun  * @cgs_device:	opaque device handle
104*4882a593Smuzhiyun  * @offset:	register offset
105*4882a593Smuzhiyun  *
106*4882a593Smuzhiyun  * Return:  register value
107*4882a593Smuzhiyun  */
108*4882a593Smuzhiyun typedef uint32_t (*cgs_read_ind_register_t)(struct cgs_device *cgs_device, enum cgs_ind_reg space,
109*4882a593Smuzhiyun 					    unsigned index);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /**
112*4882a593Smuzhiyun  * cgs_write_ind_register() - Write an indirect register
113*4882a593Smuzhiyun  * @cgs_device:	opaque device handle
114*4882a593Smuzhiyun  * @offset:	register offset
115*4882a593Smuzhiyun  * @value:	register value
116*4882a593Smuzhiyun  */
117*4882a593Smuzhiyun typedef void (*cgs_write_ind_register_t)(struct cgs_device *cgs_device, enum cgs_ind_reg space,
118*4882a593Smuzhiyun 					 unsigned index, uint32_t value);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define CGS_REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
121*4882a593Smuzhiyun #define CGS_REG_FIELD_MASK(reg, field) reg##__##field##_MASK
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define CGS_REG_SET_FIELD(orig_val, reg, field, field_val)			\
124*4882a593Smuzhiyun 	(((orig_val) & ~CGS_REG_FIELD_MASK(reg, field)) |			\
125*4882a593Smuzhiyun 	 (CGS_REG_FIELD_MASK(reg, field) & ((field_val) << CGS_REG_FIELD_SHIFT(reg, field))))
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define CGS_REG_GET_FIELD(value, reg, field)				\
128*4882a593Smuzhiyun 	(((value) & CGS_REG_FIELD_MASK(reg, field)) >> CGS_REG_FIELD_SHIFT(reg, field))
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define CGS_WREG32_FIELD(device, reg, field, val)	\
131*4882a593Smuzhiyun 	cgs_write_register(device, mm##reg, (cgs_read_register(device, mm##reg) & ~CGS_REG_FIELD_MASK(reg, field)) | (val) << CGS_REG_FIELD_SHIFT(reg, field))
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define CGS_WREG32_FIELD_IND(device, space, reg, field, val)	\
134*4882a593Smuzhiyun 	cgs_write_ind_register(device, space, ix##reg, (cgs_read_ind_register(device, space, ix##reg) & ~CGS_REG_FIELD_MASK(reg, field)) | (val) << CGS_REG_FIELD_SHIFT(reg, field))
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun typedef int (*cgs_get_firmware_info)(struct cgs_device *cgs_device,
137*4882a593Smuzhiyun 				     enum cgs_ucode_id type,
138*4882a593Smuzhiyun 				     struct cgs_firmware_info *info);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun struct cgs_ops {
141*4882a593Smuzhiyun 	/* MMIO access */
142*4882a593Smuzhiyun 	cgs_read_register_t read_register;
143*4882a593Smuzhiyun 	cgs_write_register_t write_register;
144*4882a593Smuzhiyun 	cgs_read_ind_register_t read_ind_register;
145*4882a593Smuzhiyun 	cgs_write_ind_register_t write_ind_register;
146*4882a593Smuzhiyun 	/* Firmware Info */
147*4882a593Smuzhiyun 	cgs_get_firmware_info get_firmware_info;
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun struct cgs_os_ops; /* To be define in OS-specific CGS header */
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun struct cgs_device
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	const struct cgs_ops *ops;
155*4882a593Smuzhiyun 	/* to be embedded at the start of driver private structure */
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* Convenience macros that make CGS indirect function calls look like
159*4882a593Smuzhiyun  * normal function calls */
160*4882a593Smuzhiyun #define CGS_CALL(func,dev,...) \
161*4882a593Smuzhiyun 	(((struct cgs_device *)dev)->ops->func(dev, ##__VA_ARGS__))
162*4882a593Smuzhiyun #define CGS_OS_CALL(func,dev,...) \
163*4882a593Smuzhiyun 	(((struct cgs_device *)dev)->os_ops->func(dev, ##__VA_ARGS__))
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define cgs_read_register(dev,offset)		\
166*4882a593Smuzhiyun 	CGS_CALL(read_register,dev,offset)
167*4882a593Smuzhiyun #define cgs_write_register(dev,offset,value)		\
168*4882a593Smuzhiyun 	CGS_CALL(write_register,dev,offset,value)
169*4882a593Smuzhiyun #define cgs_read_ind_register(dev,space,index)		\
170*4882a593Smuzhiyun 	CGS_CALL(read_ind_register,dev,space,index)
171*4882a593Smuzhiyun #define cgs_write_ind_register(dev,space,index,value)		\
172*4882a593Smuzhiyun 	CGS_CALL(write_ind_register,dev,space,index,value)
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define cgs_get_firmware_info(dev, type, info)	\
175*4882a593Smuzhiyun 	CGS_CALL(get_firmware_info, dev, type, info)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #endif /* _CGS_COMMON_H */
178