1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2014 Advanced Micro Devices, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in 12*4882a593Smuzhiyun * all copies or substantial portions of the Software. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun #ifndef VI_H 24*4882a593Smuzhiyun #define VI_H 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define SDMA0_REGISTER_OFFSET 0x0 /* not a register */ 27*4882a593Smuzhiyun #define SDMA1_REGISTER_OFFSET 0x200 /* not a register */ 28*4882a593Smuzhiyun #define SDMA_MAX_INSTANCE 2 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #define KFD_VI_SDMA_QUEUE_OFFSET 0x80 /* not a register */ 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun /* crtc instance offsets */ 33*4882a593Smuzhiyun #define CRTC0_REGISTER_OFFSET (0x1b9c - 0x1b9c) 34*4882a593Smuzhiyun #define CRTC1_REGISTER_OFFSET (0x1d9c - 0x1b9c) 35*4882a593Smuzhiyun #define CRTC2_REGISTER_OFFSET (0x1f9c - 0x1b9c) 36*4882a593Smuzhiyun #define CRTC3_REGISTER_OFFSET (0x419c - 0x1b9c) 37*4882a593Smuzhiyun #define CRTC4_REGISTER_OFFSET (0x439c - 0x1b9c) 38*4882a593Smuzhiyun #define CRTC5_REGISTER_OFFSET (0x459c - 0x1b9c) 39*4882a593Smuzhiyun #define CRTC6_REGISTER_OFFSET (0x479c - 0x1b9c) 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun /* dig instance offsets */ 42*4882a593Smuzhiyun #define DIG0_REGISTER_OFFSET (0x4a00 - 0x4a00) 43*4882a593Smuzhiyun #define DIG1_REGISTER_OFFSET (0x4b00 - 0x4a00) 44*4882a593Smuzhiyun #define DIG2_REGISTER_OFFSET (0x4c00 - 0x4a00) 45*4882a593Smuzhiyun #define DIG3_REGISTER_OFFSET (0x4d00 - 0x4a00) 46*4882a593Smuzhiyun #define DIG4_REGISTER_OFFSET (0x4e00 - 0x4a00) 47*4882a593Smuzhiyun #define DIG5_REGISTER_OFFSET (0x4f00 - 0x4a00) 48*4882a593Smuzhiyun #define DIG6_REGISTER_OFFSET (0x5400 - 0x4a00) 49*4882a593Smuzhiyun #define DIG7_REGISTER_OFFSET (0x5600 - 0x4a00) 50*4882a593Smuzhiyun #define DIG8_REGISTER_OFFSET (0x5700 - 0x4a00) 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun /* audio endpt instance offsets */ 53*4882a593Smuzhiyun #define AUD0_REGISTER_OFFSET (0x17a8 - 0x17a8) 54*4882a593Smuzhiyun #define AUD1_REGISTER_OFFSET (0x17ac - 0x17a8) 55*4882a593Smuzhiyun #define AUD2_REGISTER_OFFSET (0x17b0 - 0x17a8) 56*4882a593Smuzhiyun #define AUD3_REGISTER_OFFSET (0x17b4 - 0x17a8) 57*4882a593Smuzhiyun #define AUD4_REGISTER_OFFSET (0x17b8 - 0x17a8) 58*4882a593Smuzhiyun #define AUD5_REGISTER_OFFSET (0x17bc - 0x17a8) 59*4882a593Smuzhiyun #define AUD6_REGISTER_OFFSET (0x17c0 - 0x17a8) 60*4882a593Smuzhiyun #define AUD7_REGISTER_OFFSET (0x17c4 - 0x17a8) 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* hpd instance offsets */ 63*4882a593Smuzhiyun #define HPD0_REGISTER_OFFSET (0x1898 - 0x1898) 64*4882a593Smuzhiyun #define HPD1_REGISTER_OFFSET (0x18a0 - 0x1898) 65*4882a593Smuzhiyun #define HPD2_REGISTER_OFFSET (0x18a8 - 0x1898) 66*4882a593Smuzhiyun #define HPD3_REGISTER_OFFSET (0x18b0 - 0x1898) 67*4882a593Smuzhiyun #define HPD4_REGISTER_OFFSET (0x18b8 - 0x1898) 68*4882a593Smuzhiyun #define HPD5_REGISTER_OFFSET (0x18c0 - 0x1898) 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define PIPEID(x) ((x) << 0) 71*4882a593Smuzhiyun #define MEID(x) ((x) << 2) 72*4882a593Smuzhiyun #define VMID(x) ((x) << 4) 73*4882a593Smuzhiyun #define QUEUEID(x) ((x) << 8) 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__MASK 0xf0000000 76*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__GDDR1 0x10000000 77*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__DDR2 0x20000000 78*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__GDDR3 0x30000000 79*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__GDDR4 0x40000000 80*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__GDDR5 0x50000000 81*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__HBM 0x60000000 82*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__DDR3 0xB0000000 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* 85*4882a593Smuzhiyun * PM4 86*4882a593Smuzhiyun */ 87*4882a593Smuzhiyun #define PACKET_TYPE0 0 88*4882a593Smuzhiyun #define PACKET_TYPE1 1 89*4882a593Smuzhiyun #define PACKET_TYPE2 2 90*4882a593Smuzhiyun #define PACKET_TYPE3 3 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3) 93*4882a593Smuzhiyun #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF) 94*4882a593Smuzhiyun #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF) 95*4882a593Smuzhiyun #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF) 96*4882a593Smuzhiyun #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \ 97*4882a593Smuzhiyun ((reg) & 0xFFFF) | \ 98*4882a593Smuzhiyun ((n) & 0x3FFF) << 16) 99*4882a593Smuzhiyun #define CP_PACKET2 0x80000000 100*4882a593Smuzhiyun #define PACKET2_PAD_SHIFT 0 101*4882a593Smuzhiyun #define PACKET2_PAD_MASK (0x3fffffff << 0) 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \ 106*4882a593Smuzhiyun (((op) & 0xFF) << 8) | \ 107*4882a593Smuzhiyun ((n) & 0x3FFF) << 16) 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1) 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun /* Packet 3 types */ 112*4882a593Smuzhiyun #define PACKET3_NOP 0x10 113*4882a593Smuzhiyun #define PACKET3_SET_BASE 0x11 114*4882a593Smuzhiyun #define PACKET3_BASE_INDEX(x) ((x) << 0) 115*4882a593Smuzhiyun #define CE_PARTITION_BASE 3 116*4882a593Smuzhiyun #define PACKET3_CLEAR_STATE 0x12 117*4882a593Smuzhiyun #define PACKET3_INDEX_BUFFER_SIZE 0x13 118*4882a593Smuzhiyun #define PACKET3_DISPATCH_DIRECT 0x15 119*4882a593Smuzhiyun #define PACKET3_DISPATCH_INDIRECT 0x16 120*4882a593Smuzhiyun #define PACKET3_ATOMIC_GDS 0x1D 121*4882a593Smuzhiyun #define PACKET3_ATOMIC_MEM 0x1E 122*4882a593Smuzhiyun #define PACKET3_OCCLUSION_QUERY 0x1F 123*4882a593Smuzhiyun #define PACKET3_SET_PREDICATION 0x20 124*4882a593Smuzhiyun #define PACKET3_REG_RMW 0x21 125*4882a593Smuzhiyun #define PACKET3_COND_EXEC 0x22 126*4882a593Smuzhiyun #define PACKET3_PRED_EXEC 0x23 127*4882a593Smuzhiyun #define PACKET3_DRAW_INDIRECT 0x24 128*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_INDIRECT 0x25 129*4882a593Smuzhiyun #define PACKET3_INDEX_BASE 0x26 130*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_2 0x27 131*4882a593Smuzhiyun #define PACKET3_CONTEXT_CONTROL 0x28 132*4882a593Smuzhiyun #define PACKET3_INDEX_TYPE 0x2A 133*4882a593Smuzhiyun #define PACKET3_DRAW_INDIRECT_MULTI 0x2C 134*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_AUTO 0x2D 135*4882a593Smuzhiyun #define PACKET3_NUM_INSTANCES 0x2F 136*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 137*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER_CONST 0x33 138*4882a593Smuzhiyun #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 139*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_OFFSET_2 0x35 140*4882a593Smuzhiyun #define PACKET3_DRAW_PREAMBLE 0x36 141*4882a593Smuzhiyun #define PACKET3_WRITE_DATA 0x37 142*4882a593Smuzhiyun #define WRITE_DATA_DST_SEL(x) ((x) << 8) 143*4882a593Smuzhiyun /* 0 - register 144*4882a593Smuzhiyun * 1 - memory (sync - via GRBM) 145*4882a593Smuzhiyun * 2 - gl2 146*4882a593Smuzhiyun * 3 - gds 147*4882a593Smuzhiyun * 4 - reserved 148*4882a593Smuzhiyun * 5 - memory (async - direct) 149*4882a593Smuzhiyun */ 150*4882a593Smuzhiyun #define WR_ONE_ADDR (1 << 16) 151*4882a593Smuzhiyun #define WR_CONFIRM (1 << 20) 152*4882a593Smuzhiyun #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25) 153*4882a593Smuzhiyun /* 0 - LRU 154*4882a593Smuzhiyun * 1 - Stream 155*4882a593Smuzhiyun */ 156*4882a593Smuzhiyun #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30) 157*4882a593Smuzhiyun /* 0 - me 158*4882a593Smuzhiyun * 1 - pfp 159*4882a593Smuzhiyun * 2 - ce 160*4882a593Smuzhiyun */ 161*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38 162*4882a593Smuzhiyun #define PACKET3_MEM_SEMAPHORE 0x39 163*4882a593Smuzhiyun # define PACKET3_SEM_USE_MAILBOX (0x1 << 16) 164*4882a593Smuzhiyun # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */ 165*4882a593Smuzhiyun # define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */ 166*4882a593Smuzhiyun # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29) 167*4882a593Smuzhiyun # define PACKET3_SEM_SEL_WAIT (0x7 << 29) 168*4882a593Smuzhiyun #define PACKET3_WAIT_REG_MEM 0x3C 169*4882a593Smuzhiyun #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0) 170*4882a593Smuzhiyun /* 0 - always 171*4882a593Smuzhiyun * 1 - < 172*4882a593Smuzhiyun * 2 - <= 173*4882a593Smuzhiyun * 3 - == 174*4882a593Smuzhiyun * 4 - != 175*4882a593Smuzhiyun * 5 - >= 176*4882a593Smuzhiyun * 6 - > 177*4882a593Smuzhiyun */ 178*4882a593Smuzhiyun #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4) 179*4882a593Smuzhiyun /* 0 - reg 180*4882a593Smuzhiyun * 1 - mem 181*4882a593Smuzhiyun */ 182*4882a593Smuzhiyun #define WAIT_REG_MEM_OPERATION(x) ((x) << 6) 183*4882a593Smuzhiyun /* 0 - wait_reg_mem 184*4882a593Smuzhiyun * 1 - wr_wait_wr_reg 185*4882a593Smuzhiyun */ 186*4882a593Smuzhiyun #define WAIT_REG_MEM_ENGINE(x) ((x) << 8) 187*4882a593Smuzhiyun /* 0 - me 188*4882a593Smuzhiyun * 1 - pfp 189*4882a593Smuzhiyun */ 190*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER 0x3F 191*4882a593Smuzhiyun #define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22) 192*4882a593Smuzhiyun #define INDIRECT_BUFFER_VALID (1 << 23) 193*4882a593Smuzhiyun #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28) 194*4882a593Smuzhiyun /* 0 - LRU 195*4882a593Smuzhiyun * 1 - Stream 196*4882a593Smuzhiyun * 2 - Bypass 197*4882a593Smuzhiyun */ 198*4882a593Smuzhiyun #define INDIRECT_BUFFER_PRE_ENB(x) ((x) << 21) 199*4882a593Smuzhiyun #define PACKET3_COPY_DATA 0x40 200*4882a593Smuzhiyun #define PACKET3_PFP_SYNC_ME 0x42 201*4882a593Smuzhiyun #define PACKET3_SURFACE_SYNC 0x43 202*4882a593Smuzhiyun # define PACKET3_DEST_BASE_0_ENA (1 << 0) 203*4882a593Smuzhiyun # define PACKET3_DEST_BASE_1_ENA (1 << 1) 204*4882a593Smuzhiyun # define PACKET3_CB0_DEST_BASE_ENA (1 << 6) 205*4882a593Smuzhiyun # define PACKET3_CB1_DEST_BASE_ENA (1 << 7) 206*4882a593Smuzhiyun # define PACKET3_CB2_DEST_BASE_ENA (1 << 8) 207*4882a593Smuzhiyun # define PACKET3_CB3_DEST_BASE_ENA (1 << 9) 208*4882a593Smuzhiyun # define PACKET3_CB4_DEST_BASE_ENA (1 << 10) 209*4882a593Smuzhiyun # define PACKET3_CB5_DEST_BASE_ENA (1 << 11) 210*4882a593Smuzhiyun # define PACKET3_CB6_DEST_BASE_ENA (1 << 12) 211*4882a593Smuzhiyun # define PACKET3_CB7_DEST_BASE_ENA (1 << 13) 212*4882a593Smuzhiyun # define PACKET3_DB_DEST_BASE_ENA (1 << 14) 213*4882a593Smuzhiyun # define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15) 214*4882a593Smuzhiyun # define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */ 215*4882a593Smuzhiyun # define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */ 216*4882a593Smuzhiyun # define PACKET3_DEST_BASE_2_ENA (1 << 19) 217*4882a593Smuzhiyun # define PACKET3_DEST_BASE_3_ENA (1 << 21) 218*4882a593Smuzhiyun # define PACKET3_TCL1_ACTION_ENA (1 << 22) 219*4882a593Smuzhiyun # define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */ 220*4882a593Smuzhiyun # define PACKET3_CB_ACTION_ENA (1 << 25) 221*4882a593Smuzhiyun # define PACKET3_DB_ACTION_ENA (1 << 26) 222*4882a593Smuzhiyun # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27) 223*4882a593Smuzhiyun # define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28) 224*4882a593Smuzhiyun # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29) 225*4882a593Smuzhiyun #define PACKET3_COND_WRITE 0x45 226*4882a593Smuzhiyun #define PACKET3_EVENT_WRITE 0x46 227*4882a593Smuzhiyun #define EVENT_TYPE(x) ((x) << 0) 228*4882a593Smuzhiyun #define EVENT_INDEX(x) ((x) << 8) 229*4882a593Smuzhiyun /* 0 - any non-TS event 230*4882a593Smuzhiyun * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_* 231*4882a593Smuzhiyun * 2 - SAMPLE_PIPELINESTAT 232*4882a593Smuzhiyun * 3 - SAMPLE_STREAMOUTSTAT* 233*4882a593Smuzhiyun * 4 - *S_PARTIAL_FLUSH 234*4882a593Smuzhiyun * 5 - EOP events 235*4882a593Smuzhiyun * 6 - EOS events 236*4882a593Smuzhiyun */ 237*4882a593Smuzhiyun #define PACKET3_EVENT_WRITE_EOP 0x47 238*4882a593Smuzhiyun #define EOP_TCL1_VOL_ACTION_EN (1 << 12) 239*4882a593Smuzhiyun #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */ 240*4882a593Smuzhiyun #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */ 241*4882a593Smuzhiyun #define EOP_TCL1_ACTION_EN (1 << 16) 242*4882a593Smuzhiyun #define EOP_TC_ACTION_EN (1 << 17) /* L2 */ 243*4882a593Smuzhiyun #define EOP_TCL2_VOLATILE (1 << 24) 244*4882a593Smuzhiyun #define EOP_CACHE_POLICY(x) ((x) << 25) 245*4882a593Smuzhiyun /* 0 - LRU 246*4882a593Smuzhiyun * 1 - Stream 247*4882a593Smuzhiyun * 2 - Bypass 248*4882a593Smuzhiyun */ 249*4882a593Smuzhiyun #define DATA_SEL(x) ((x) << 29) 250*4882a593Smuzhiyun /* 0 - discard 251*4882a593Smuzhiyun * 1 - send low 32bit data 252*4882a593Smuzhiyun * 2 - send 64bit data 253*4882a593Smuzhiyun * 3 - send 64bit GPU counter value 254*4882a593Smuzhiyun * 4 - send 64bit sys counter value 255*4882a593Smuzhiyun */ 256*4882a593Smuzhiyun #define INT_SEL(x) ((x) << 24) 257*4882a593Smuzhiyun /* 0 - none 258*4882a593Smuzhiyun * 1 - interrupt only (DATA_SEL = 0) 259*4882a593Smuzhiyun * 2 - interrupt when data write is confirmed 260*4882a593Smuzhiyun */ 261*4882a593Smuzhiyun #define DST_SEL(x) ((x) << 16) 262*4882a593Smuzhiyun /* 0 - MC 263*4882a593Smuzhiyun * 1 - TC/L2 264*4882a593Smuzhiyun */ 265*4882a593Smuzhiyun #define PACKET3_EVENT_WRITE_EOS 0x48 266*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM 0x49 267*4882a593Smuzhiyun #define PACKET3_PREAMBLE_CNTL 0x4A 268*4882a593Smuzhiyun # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 269*4882a593Smuzhiyun # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 270*4882a593Smuzhiyun #define PACKET3_DMA_DATA 0x50 271*4882a593Smuzhiyun /* 1. header 272*4882a593Smuzhiyun * 2. CONTROL 273*4882a593Smuzhiyun * 3. SRC_ADDR_LO or DATA [31:0] 274*4882a593Smuzhiyun * 4. SRC_ADDR_HI [31:0] 275*4882a593Smuzhiyun * 5. DST_ADDR_LO [31:0] 276*4882a593Smuzhiyun * 6. DST_ADDR_HI [7:0] 277*4882a593Smuzhiyun * 7. COMMAND [30:21] | BYTE_COUNT [20:0] 278*4882a593Smuzhiyun */ 279*4882a593Smuzhiyun /* CONTROL */ 280*4882a593Smuzhiyun # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0) 281*4882a593Smuzhiyun /* 0 - ME 282*4882a593Smuzhiyun * 1 - PFP 283*4882a593Smuzhiyun */ 284*4882a593Smuzhiyun # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13) 285*4882a593Smuzhiyun /* 0 - LRU 286*4882a593Smuzhiyun * 1 - Stream 287*4882a593Smuzhiyun * 2 - Bypass 288*4882a593Smuzhiyun */ 289*4882a593Smuzhiyun # define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15) 290*4882a593Smuzhiyun # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20) 291*4882a593Smuzhiyun /* 0 - DST_ADDR using DAS 292*4882a593Smuzhiyun * 1 - GDS 293*4882a593Smuzhiyun * 3 - DST_ADDR using L2 294*4882a593Smuzhiyun */ 295*4882a593Smuzhiyun # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25) 296*4882a593Smuzhiyun /* 0 - LRU 297*4882a593Smuzhiyun * 1 - Stream 298*4882a593Smuzhiyun * 2 - Bypass 299*4882a593Smuzhiyun */ 300*4882a593Smuzhiyun # define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27) 301*4882a593Smuzhiyun # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29) 302*4882a593Smuzhiyun /* 0 - SRC_ADDR using SAS 303*4882a593Smuzhiyun * 1 - GDS 304*4882a593Smuzhiyun * 2 - DATA 305*4882a593Smuzhiyun * 3 - SRC_ADDR using L2 306*4882a593Smuzhiyun */ 307*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CP_SYNC (1 << 31) 308*4882a593Smuzhiyun /* COMMAND */ 309*4882a593Smuzhiyun # define PACKET3_DMA_DATA_DIS_WC (1 << 21) 310*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22) 311*4882a593Smuzhiyun /* 0 - none 312*4882a593Smuzhiyun * 1 - 8 in 16 313*4882a593Smuzhiyun * 2 - 8 in 32 314*4882a593Smuzhiyun * 3 - 8 in 64 315*4882a593Smuzhiyun */ 316*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24) 317*4882a593Smuzhiyun /* 0 - none 318*4882a593Smuzhiyun * 1 - 8 in 16 319*4882a593Smuzhiyun * 2 - 8 in 32 320*4882a593Smuzhiyun * 3 - 8 in 64 321*4882a593Smuzhiyun */ 322*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CMD_SAS (1 << 26) 323*4882a593Smuzhiyun /* 0 - memory 324*4882a593Smuzhiyun * 1 - register 325*4882a593Smuzhiyun */ 326*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CMD_DAS (1 << 27) 327*4882a593Smuzhiyun /* 0 - memory 328*4882a593Smuzhiyun * 1 - register 329*4882a593Smuzhiyun */ 330*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28) 331*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29) 332*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30) 333*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM 0x58 334*4882a593Smuzhiyun #define PACKET3_REWIND 0x59 335*4882a593Smuzhiyun #define PACKET3_LOAD_UCONFIG_REG 0x5E 336*4882a593Smuzhiyun #define PACKET3_LOAD_SH_REG 0x5F 337*4882a593Smuzhiyun #define PACKET3_LOAD_CONFIG_REG 0x60 338*4882a593Smuzhiyun #define PACKET3_LOAD_CONTEXT_REG 0x61 339*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG 0x68 340*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG_START 0x00002000 341*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG_END 0x00002c00 342*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG 0x69 343*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_START 0x0000a000 344*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_END 0x0000a400 345*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 346*4882a593Smuzhiyun #define PACKET3_SET_SH_REG 0x76 347*4882a593Smuzhiyun #define PACKET3_SET_SH_REG_START 0x00002c00 348*4882a593Smuzhiyun #define PACKET3_SET_SH_REG_END 0x00003000 349*4882a593Smuzhiyun #define PACKET3_SET_SH_REG_OFFSET 0x77 350*4882a593Smuzhiyun #define PACKET3_SET_QUEUE_REG 0x78 351*4882a593Smuzhiyun #define PACKET3_SET_UCONFIG_REG 0x79 352*4882a593Smuzhiyun #define PACKET3_SET_UCONFIG_REG_START 0x0000c000 353*4882a593Smuzhiyun #define PACKET3_SET_UCONFIG_REG_END 0x0000c400 354*4882a593Smuzhiyun #define PACKET3_SCRATCH_RAM_WRITE 0x7D 355*4882a593Smuzhiyun #define PACKET3_SCRATCH_RAM_READ 0x7E 356*4882a593Smuzhiyun #define PACKET3_LOAD_CONST_RAM 0x80 357*4882a593Smuzhiyun #define PACKET3_WRITE_CONST_RAM 0x81 358*4882a593Smuzhiyun #define PACKET3_DUMP_CONST_RAM 0x83 359*4882a593Smuzhiyun #define PACKET3_INCREMENT_CE_COUNTER 0x84 360*4882a593Smuzhiyun #define PACKET3_INCREMENT_DE_COUNTER 0x85 361*4882a593Smuzhiyun #define PACKET3_WAIT_ON_CE_COUNTER 0x86 362*4882a593Smuzhiyun #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88 363*4882a593Smuzhiyun #define PACKET3_SWITCH_BUFFER 0x8B 364*4882a593Smuzhiyun #define PACKET3_FRAME_CONTROL 0x90 365*4882a593Smuzhiyun # define FRAME_CMD(x) ((x) << 28) 366*4882a593Smuzhiyun /* 367*4882a593Smuzhiyun * x=0: tmz_begin 368*4882a593Smuzhiyun * x=1: tmz_end 369*4882a593Smuzhiyun */ 370*4882a593Smuzhiyun #define PACKET3_SET_RESOURCES 0xA0 371*4882a593Smuzhiyun /* 1. header 372*4882a593Smuzhiyun * 2. CONTROL 373*4882a593Smuzhiyun * 3. QUEUE_MASK_LO [31:0] 374*4882a593Smuzhiyun * 4. QUEUE_MASK_HI [31:0] 375*4882a593Smuzhiyun * 5. GWS_MASK_LO [31:0] 376*4882a593Smuzhiyun * 6. GWS_MASK_HI [31:0] 377*4882a593Smuzhiyun * 7. OAC_MASK [15:0] 378*4882a593Smuzhiyun * 8. GDS_HEAP_SIZE [16:11] | GDS_HEAP_BASE [5:0] 379*4882a593Smuzhiyun */ 380*4882a593Smuzhiyun # define PACKET3_SET_RESOURCES_VMID_MASK(x) ((x) << 0) 381*4882a593Smuzhiyun # define PACKET3_SET_RESOURCES_UNMAP_LATENTY(x) ((x) << 16) 382*4882a593Smuzhiyun # define PACKET3_SET_RESOURCES_QUEUE_TYPE(x) ((x) << 29) 383*4882a593Smuzhiyun #define PACKET3_MAP_QUEUES 0xA2 384*4882a593Smuzhiyun /* 1. header 385*4882a593Smuzhiyun * 2. CONTROL 386*4882a593Smuzhiyun * 3. CONTROL2 387*4882a593Smuzhiyun * 4. MQD_ADDR_LO [31:0] 388*4882a593Smuzhiyun * 5. MQD_ADDR_HI [31:0] 389*4882a593Smuzhiyun * 6. WPTR_ADDR_LO [31:0] 390*4882a593Smuzhiyun * 7. WPTR_ADDR_HI [31:0] 391*4882a593Smuzhiyun */ 392*4882a593Smuzhiyun /* CONTROL */ 393*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_QUEUE_SEL(x) ((x) << 4) 394*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_VMID(x) ((x) << 8) 395*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_QUEUE_TYPE(x) ((x) << 21) 396*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_ALLOC_FORMAT(x) ((x) << 24) 397*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_ENGINE_SEL(x) ((x) << 26) 398*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_NUM_QUEUES(x) ((x) << 29) 399*4882a593Smuzhiyun /* CONTROL2 */ 400*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_CHECK_DISABLE(x) ((x) << 1) 401*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_DOORBELL_OFFSET(x) ((x) << 2) 402*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_QUEUE(x) ((x) << 26) 403*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_PIPE(x) ((x) << 29) 404*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_ME(x) ((x) << 31) 405*4882a593Smuzhiyun #define PACKET3_UNMAP_QUEUES 0xA3 406*4882a593Smuzhiyun /* 1. header 407*4882a593Smuzhiyun * 2. CONTROL 408*4882a593Smuzhiyun * 3. CONTROL2 409*4882a593Smuzhiyun * 4. CONTROL3 410*4882a593Smuzhiyun * 5. CONTROL4 411*4882a593Smuzhiyun * 6. CONTROL5 412*4882a593Smuzhiyun */ 413*4882a593Smuzhiyun /* CONTROL */ 414*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_ACTION(x) ((x) << 0) 415*4882a593Smuzhiyun /* 0 - PREEMPT_QUEUES 416*4882a593Smuzhiyun * 1 - RESET_QUEUES 417*4882a593Smuzhiyun * 2 - DISABLE_PROCESS_QUEUES 418*4882a593Smuzhiyun * 3 - PREEMPT_QUEUES_NO_UNMAP 419*4882a593Smuzhiyun */ 420*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_QUEUE_SEL(x) ((x) << 4) 421*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_ENGINE_SEL(x) ((x) << 26) 422*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_NUM_QUEUES(x) ((x) << 29) 423*4882a593Smuzhiyun /* CONTROL2a */ 424*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_PASID(x) ((x) << 0) 425*4882a593Smuzhiyun /* CONTROL2b */ 426*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(x) ((x) << 2) 427*4882a593Smuzhiyun /* CONTROL3a */ 428*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET1(x) ((x) << 2) 429*4882a593Smuzhiyun /* CONTROL3b */ 430*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_RB_WPTR(x) ((x) << 0) 431*4882a593Smuzhiyun /* CONTROL4 */ 432*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET2(x) ((x) << 2) 433*4882a593Smuzhiyun /* CONTROL5 */ 434*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET3(x) ((x) << 2) 435*4882a593Smuzhiyun #define PACKET3_QUERY_STATUS 0xA4 436*4882a593Smuzhiyun /* 1. header 437*4882a593Smuzhiyun * 2. CONTROL 438*4882a593Smuzhiyun * 3. CONTROL2 439*4882a593Smuzhiyun * 4. ADDR_LO [31:0] 440*4882a593Smuzhiyun * 5. ADDR_HI [31:0] 441*4882a593Smuzhiyun * 6. DATA_LO [31:0] 442*4882a593Smuzhiyun * 7. DATA_HI [31:0] 443*4882a593Smuzhiyun */ 444*4882a593Smuzhiyun /* CONTROL */ 445*4882a593Smuzhiyun # define PACKET3_QUERY_STATUS_CONTEXT_ID(x) ((x) << 0) 446*4882a593Smuzhiyun # define PACKET3_QUERY_STATUS_INTERRUPT_SEL(x) ((x) << 28) 447*4882a593Smuzhiyun # define PACKET3_QUERY_STATUS_COMMAND(x) ((x) << 30) 448*4882a593Smuzhiyun /* CONTROL2a */ 449*4882a593Smuzhiyun # define PACKET3_QUERY_STATUS_PASID(x) ((x) << 0) 450*4882a593Smuzhiyun /* CONTROL2b */ 451*4882a593Smuzhiyun # define PACKET3_QUERY_STATUS_DOORBELL_OFFSET(x) ((x) << 2) 452*4882a593Smuzhiyun # define PACKET3_QUERY_STATUS_ENG_SEL(x) ((x) << 25) 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun #define VCE_CMD_NO_OP 0x00000000 456*4882a593Smuzhiyun #define VCE_CMD_END 0x00000001 457*4882a593Smuzhiyun #define VCE_CMD_IB 0x00000002 458*4882a593Smuzhiyun #define VCE_CMD_FENCE 0x00000003 459*4882a593Smuzhiyun #define VCE_CMD_TRAP 0x00000004 460*4882a593Smuzhiyun #define VCE_CMD_IB_AUTO 0x00000005 461*4882a593Smuzhiyun #define VCE_CMD_SEMAPHORE 0x00000006 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun #define VCE_CMD_IB_VM 0x00000102 464*4882a593Smuzhiyun #define VCE_CMD_WAIT_GE 0x00000106 465*4882a593Smuzhiyun #define VCE_CMD_UPDATE_PTB 0x00000107 466*4882a593Smuzhiyun #define VCE_CMD_FLUSH_TLB 0x00000108 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun /* HEVC ENC */ 469*4882a593Smuzhiyun #define HEVC_ENC_CMD_NO_OP 0x00000000 470*4882a593Smuzhiyun #define HEVC_ENC_CMD_END 0x00000001 471*4882a593Smuzhiyun #define HEVC_ENC_CMD_FENCE 0x00000003 472*4882a593Smuzhiyun #define HEVC_ENC_CMD_TRAP 0x00000004 473*4882a593Smuzhiyun #define HEVC_ENC_CMD_IB_VM 0x00000102 474*4882a593Smuzhiyun #define HEVC_ENC_CMD_WAIT_GE 0x00000106 475*4882a593Smuzhiyun #define HEVC_ENC_CMD_UPDATE_PTB 0x00000107 476*4882a593Smuzhiyun #define HEVC_ENC_CMD_FLUSH_TLB 0x00000108 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun /* mmPA_SC_RASTER_CONFIG mask */ 479*4882a593Smuzhiyun #define RB_MAP_PKR0(x) ((x) << 0) 480*4882a593Smuzhiyun #define RB_MAP_PKR0_MASK (0x3 << 0) 481*4882a593Smuzhiyun #define RB_MAP_PKR1(x) ((x) << 2) 482*4882a593Smuzhiyun #define RB_MAP_PKR1_MASK (0x3 << 2) 483*4882a593Smuzhiyun #define RB_XSEL2(x) ((x) << 4) 484*4882a593Smuzhiyun #define RB_XSEL2_MASK (0x3 << 4) 485*4882a593Smuzhiyun #define RB_XSEL (1 << 6) 486*4882a593Smuzhiyun #define RB_YSEL (1 << 7) 487*4882a593Smuzhiyun #define PKR_MAP(x) ((x) << 8) 488*4882a593Smuzhiyun #define PKR_MAP_MASK (0x3 << 8) 489*4882a593Smuzhiyun #define PKR_XSEL(x) ((x) << 10) 490*4882a593Smuzhiyun #define PKR_XSEL_MASK (0x3 << 10) 491*4882a593Smuzhiyun #define PKR_YSEL(x) ((x) << 12) 492*4882a593Smuzhiyun #define PKR_YSEL_MASK (0x3 << 12) 493*4882a593Smuzhiyun #define SC_MAP(x) ((x) << 16) 494*4882a593Smuzhiyun #define SC_MAP_MASK (0x3 << 16) 495*4882a593Smuzhiyun #define SC_XSEL(x) ((x) << 18) 496*4882a593Smuzhiyun #define SC_XSEL_MASK (0x3 << 18) 497*4882a593Smuzhiyun #define SC_YSEL(x) ((x) << 20) 498*4882a593Smuzhiyun #define SC_YSEL_MASK (0x3 << 20) 499*4882a593Smuzhiyun #define SE_MAP(x) ((x) << 24) 500*4882a593Smuzhiyun #define SE_MAP_MASK (0x3 << 24) 501*4882a593Smuzhiyun #define SE_XSEL(x) ((x) << 26) 502*4882a593Smuzhiyun #define SE_XSEL_MASK (0x3 << 26) 503*4882a593Smuzhiyun #define SE_YSEL(x) ((x) << 28) 504*4882a593Smuzhiyun #define SE_YSEL_MASK (0x3 << 28) 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun /* mmPA_SC_RASTER_CONFIG_1 mask */ 507*4882a593Smuzhiyun #define SE_PAIR_MAP(x) ((x) << 0) 508*4882a593Smuzhiyun #define SE_PAIR_MAP_MASK (0x3 << 0) 509*4882a593Smuzhiyun #define SE_PAIR_XSEL(x) ((x) << 2) 510*4882a593Smuzhiyun #define SE_PAIR_XSEL_MASK (0x3 << 2) 511*4882a593Smuzhiyun #define SE_PAIR_YSEL(x) ((x) << 4) 512*4882a593Smuzhiyun #define SE_PAIR_YSEL_MASK (0x3 << 4) 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun #endif 515