1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2014 Advanced Micro Devices, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in 12*4882a593Smuzhiyun * all copies or substantial portions of the Software. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun #ifndef SOC15_H 24*4882a593Smuzhiyun #define SOC15_H 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define GFX9_NUM_GFX_RINGS 1 27*4882a593Smuzhiyun #define GFX9_NUM_COMPUTE_RINGS 8 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun /* 30*4882a593Smuzhiyun * PM4 31*4882a593Smuzhiyun */ 32*4882a593Smuzhiyun #define PACKET_TYPE0 0 33*4882a593Smuzhiyun #define PACKET_TYPE1 1 34*4882a593Smuzhiyun #define PACKET_TYPE2 2 35*4882a593Smuzhiyun #define PACKET_TYPE3 3 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3) 38*4882a593Smuzhiyun #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF) 39*4882a593Smuzhiyun #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF) 40*4882a593Smuzhiyun #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF) 41*4882a593Smuzhiyun #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \ 42*4882a593Smuzhiyun ((reg) & 0xFFFF) | \ 43*4882a593Smuzhiyun ((n) & 0x3FFF) << 16) 44*4882a593Smuzhiyun #define CP_PACKET2 0x80000000 45*4882a593Smuzhiyun #define PACKET2_PAD_SHIFT 0 46*4882a593Smuzhiyun #define PACKET2_PAD_MASK (0x3fffffff << 0) 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \ 51*4882a593Smuzhiyun (((op) & 0xFF) << 8) | \ 52*4882a593Smuzhiyun ((n) & 0x3FFF) << 16) 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1) 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define PACKETJ_CONDITION_CHECK0 0 57*4882a593Smuzhiyun #define PACKETJ_CONDITION_CHECK1 1 58*4882a593Smuzhiyun #define PACKETJ_CONDITION_CHECK2 2 59*4882a593Smuzhiyun #define PACKETJ_CONDITION_CHECK3 3 60*4882a593Smuzhiyun #define PACKETJ_CONDITION_CHECK4 4 61*4882a593Smuzhiyun #define PACKETJ_CONDITION_CHECK5 5 62*4882a593Smuzhiyun #define PACKETJ_CONDITION_CHECK6 6 63*4882a593Smuzhiyun #define PACKETJ_CONDITION_CHECK7 7 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #define PACKETJ_TYPE0 0 66*4882a593Smuzhiyun #define PACKETJ_TYPE1 1 67*4882a593Smuzhiyun #define PACKETJ_TYPE2 2 68*4882a593Smuzhiyun #define PACKETJ_TYPE3 3 69*4882a593Smuzhiyun #define PACKETJ_TYPE4 4 70*4882a593Smuzhiyun #define PACKETJ_TYPE5 5 71*4882a593Smuzhiyun #define PACKETJ_TYPE6 6 72*4882a593Smuzhiyun #define PACKETJ_TYPE7 7 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define PACKETJ(reg, r, cond, type) ((reg & 0x3FFFF) | \ 75*4882a593Smuzhiyun ((r & 0x3F) << 18) | \ 76*4882a593Smuzhiyun ((cond & 0xF) << 24) | \ 77*4882a593Smuzhiyun ((type & 0xF) << 28)) 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun /* Packet 3 types */ 80*4882a593Smuzhiyun #define PACKET3_NOP 0x10 81*4882a593Smuzhiyun #define PACKET3_SET_BASE 0x11 82*4882a593Smuzhiyun #define PACKET3_BASE_INDEX(x) ((x) << 0) 83*4882a593Smuzhiyun #define CE_PARTITION_BASE 3 84*4882a593Smuzhiyun #define PACKET3_CLEAR_STATE 0x12 85*4882a593Smuzhiyun #define PACKET3_INDEX_BUFFER_SIZE 0x13 86*4882a593Smuzhiyun #define PACKET3_DISPATCH_DIRECT 0x15 87*4882a593Smuzhiyun #define PACKET3_DISPATCH_INDIRECT 0x16 88*4882a593Smuzhiyun #define PACKET3_ATOMIC_GDS 0x1D 89*4882a593Smuzhiyun #define PACKET3_ATOMIC_MEM 0x1E 90*4882a593Smuzhiyun #define PACKET3_OCCLUSION_QUERY 0x1F 91*4882a593Smuzhiyun #define PACKET3_SET_PREDICATION 0x20 92*4882a593Smuzhiyun #define PACKET3_REG_RMW 0x21 93*4882a593Smuzhiyun #define PACKET3_COND_EXEC 0x22 94*4882a593Smuzhiyun #define PACKET3_PRED_EXEC 0x23 95*4882a593Smuzhiyun #define PACKET3_DRAW_INDIRECT 0x24 96*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_INDIRECT 0x25 97*4882a593Smuzhiyun #define PACKET3_INDEX_BASE 0x26 98*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_2 0x27 99*4882a593Smuzhiyun #define PACKET3_CONTEXT_CONTROL 0x28 100*4882a593Smuzhiyun #define PACKET3_INDEX_TYPE 0x2A 101*4882a593Smuzhiyun #define PACKET3_DRAW_INDIRECT_MULTI 0x2C 102*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_AUTO 0x2D 103*4882a593Smuzhiyun #define PACKET3_NUM_INSTANCES 0x2F 104*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 105*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER_CONST 0x33 106*4882a593Smuzhiyun #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 107*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_OFFSET_2 0x35 108*4882a593Smuzhiyun #define PACKET3_DRAW_PREAMBLE 0x36 109*4882a593Smuzhiyun #define PACKET3_WRITE_DATA 0x37 110*4882a593Smuzhiyun #define WRITE_DATA_DST_SEL(x) ((x) << 8) 111*4882a593Smuzhiyun /* 0 - register 112*4882a593Smuzhiyun * 1 - memory (sync - via GRBM) 113*4882a593Smuzhiyun * 2 - gl2 114*4882a593Smuzhiyun * 3 - gds 115*4882a593Smuzhiyun * 4 - reserved 116*4882a593Smuzhiyun * 5 - memory (async - direct) 117*4882a593Smuzhiyun */ 118*4882a593Smuzhiyun #define WR_ONE_ADDR (1 << 16) 119*4882a593Smuzhiyun #define WR_CONFIRM (1 << 20) 120*4882a593Smuzhiyun #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25) 121*4882a593Smuzhiyun /* 0 - LRU 122*4882a593Smuzhiyun * 1 - Stream 123*4882a593Smuzhiyun */ 124*4882a593Smuzhiyun #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30) 125*4882a593Smuzhiyun /* 0 - me 126*4882a593Smuzhiyun * 1 - pfp 127*4882a593Smuzhiyun * 2 - ce 128*4882a593Smuzhiyun */ 129*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38 130*4882a593Smuzhiyun #define PACKET3_MEM_SEMAPHORE 0x39 131*4882a593Smuzhiyun # define PACKET3_SEM_USE_MAILBOX (0x1 << 16) 132*4882a593Smuzhiyun # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */ 133*4882a593Smuzhiyun # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29) 134*4882a593Smuzhiyun # define PACKET3_SEM_SEL_WAIT (0x7 << 29) 135*4882a593Smuzhiyun #define PACKET3_WAIT_REG_MEM 0x3C 136*4882a593Smuzhiyun #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0) 137*4882a593Smuzhiyun /* 0 - always 138*4882a593Smuzhiyun * 1 - < 139*4882a593Smuzhiyun * 2 - <= 140*4882a593Smuzhiyun * 3 - == 141*4882a593Smuzhiyun * 4 - != 142*4882a593Smuzhiyun * 5 - >= 143*4882a593Smuzhiyun * 6 - > 144*4882a593Smuzhiyun */ 145*4882a593Smuzhiyun #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4) 146*4882a593Smuzhiyun /* 0 - reg 147*4882a593Smuzhiyun * 1 - mem 148*4882a593Smuzhiyun */ 149*4882a593Smuzhiyun #define WAIT_REG_MEM_OPERATION(x) ((x) << 6) 150*4882a593Smuzhiyun /* 0 - wait_reg_mem 151*4882a593Smuzhiyun * 1 - wr_wait_wr_reg 152*4882a593Smuzhiyun */ 153*4882a593Smuzhiyun #define WAIT_REG_MEM_ENGINE(x) ((x) << 8) 154*4882a593Smuzhiyun /* 0 - me 155*4882a593Smuzhiyun * 1 - pfp 156*4882a593Smuzhiyun */ 157*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER 0x3F 158*4882a593Smuzhiyun #define INDIRECT_BUFFER_VALID (1 << 23) 159*4882a593Smuzhiyun #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28) 160*4882a593Smuzhiyun /* 0 - LRU 161*4882a593Smuzhiyun * 1 - Stream 162*4882a593Smuzhiyun * 2 - Bypass 163*4882a593Smuzhiyun */ 164*4882a593Smuzhiyun #define INDIRECT_BUFFER_PRE_ENB(x) ((x) << 21) 165*4882a593Smuzhiyun #define PACKET3_COPY_DATA 0x40 166*4882a593Smuzhiyun #define PACKET3_PFP_SYNC_ME 0x42 167*4882a593Smuzhiyun #define PACKET3_COND_WRITE 0x45 168*4882a593Smuzhiyun #define PACKET3_EVENT_WRITE 0x46 169*4882a593Smuzhiyun #define EVENT_TYPE(x) ((x) << 0) 170*4882a593Smuzhiyun #define EVENT_INDEX(x) ((x) << 8) 171*4882a593Smuzhiyun /* 0 - any non-TS event 172*4882a593Smuzhiyun * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_* 173*4882a593Smuzhiyun * 2 - SAMPLE_PIPELINESTAT 174*4882a593Smuzhiyun * 3 - SAMPLE_STREAMOUTSTAT* 175*4882a593Smuzhiyun * 4 - *S_PARTIAL_FLUSH 176*4882a593Smuzhiyun */ 177*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM 0x49 178*4882a593Smuzhiyun #define EVENT_TYPE(x) ((x) << 0) 179*4882a593Smuzhiyun #define EVENT_INDEX(x) ((x) << 8) 180*4882a593Smuzhiyun #define EOP_TCL1_VOL_ACTION_EN (1 << 12) 181*4882a593Smuzhiyun #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */ 182*4882a593Smuzhiyun #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */ 183*4882a593Smuzhiyun #define EOP_TCL1_ACTION_EN (1 << 16) 184*4882a593Smuzhiyun #define EOP_TC_ACTION_EN (1 << 17) /* L2 */ 185*4882a593Smuzhiyun #define EOP_TC_NC_ACTION_EN (1 << 19) 186*4882a593Smuzhiyun #define EOP_TC_MD_ACTION_EN (1 << 21) /* L2 metadata */ 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun #define DATA_SEL(x) ((x) << 29) 189*4882a593Smuzhiyun /* 0 - discard 190*4882a593Smuzhiyun * 1 - send low 32bit data 191*4882a593Smuzhiyun * 2 - send 64bit data 192*4882a593Smuzhiyun * 3 - send 64bit GPU counter value 193*4882a593Smuzhiyun * 4 - send 64bit sys counter value 194*4882a593Smuzhiyun */ 195*4882a593Smuzhiyun #define INT_SEL(x) ((x) << 24) 196*4882a593Smuzhiyun /* 0 - none 197*4882a593Smuzhiyun * 1 - interrupt only (DATA_SEL = 0) 198*4882a593Smuzhiyun * 2 - interrupt when data write is confirmed 199*4882a593Smuzhiyun */ 200*4882a593Smuzhiyun #define DST_SEL(x) ((x) << 16) 201*4882a593Smuzhiyun /* 0 - MC 202*4882a593Smuzhiyun * 1 - TC/L2 203*4882a593Smuzhiyun */ 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun #define PACKET3_PREAMBLE_CNTL 0x4A 208*4882a593Smuzhiyun # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 209*4882a593Smuzhiyun # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 210*4882a593Smuzhiyun #define PACKET3_DMA_DATA 0x50 211*4882a593Smuzhiyun /* 1. header 212*4882a593Smuzhiyun * 2. CONTROL 213*4882a593Smuzhiyun * 3. SRC_ADDR_LO or DATA [31:0] 214*4882a593Smuzhiyun * 4. SRC_ADDR_HI [31:0] 215*4882a593Smuzhiyun * 5. DST_ADDR_LO [31:0] 216*4882a593Smuzhiyun * 6. DST_ADDR_HI [7:0] 217*4882a593Smuzhiyun * 7. COMMAND [30:21] | BYTE_COUNT [20:0] 218*4882a593Smuzhiyun */ 219*4882a593Smuzhiyun /* CONTROL */ 220*4882a593Smuzhiyun # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0) 221*4882a593Smuzhiyun /* 0 - ME 222*4882a593Smuzhiyun * 1 - PFP 223*4882a593Smuzhiyun */ 224*4882a593Smuzhiyun # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13) 225*4882a593Smuzhiyun /* 0 - LRU 226*4882a593Smuzhiyun * 1 - Stream 227*4882a593Smuzhiyun */ 228*4882a593Smuzhiyun # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20) 229*4882a593Smuzhiyun /* 0 - DST_ADDR using DAS 230*4882a593Smuzhiyun * 1 - GDS 231*4882a593Smuzhiyun * 3 - DST_ADDR using L2 232*4882a593Smuzhiyun */ 233*4882a593Smuzhiyun # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25) 234*4882a593Smuzhiyun /* 0 - LRU 235*4882a593Smuzhiyun * 1 - Stream 236*4882a593Smuzhiyun */ 237*4882a593Smuzhiyun # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29) 238*4882a593Smuzhiyun /* 0 - SRC_ADDR using SAS 239*4882a593Smuzhiyun * 1 - GDS 240*4882a593Smuzhiyun * 2 - DATA 241*4882a593Smuzhiyun * 3 - SRC_ADDR using L2 242*4882a593Smuzhiyun */ 243*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CP_SYNC (1 << 31) 244*4882a593Smuzhiyun /* COMMAND */ 245*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CMD_SAS (1 << 26) 246*4882a593Smuzhiyun /* 0 - memory 247*4882a593Smuzhiyun * 1 - register 248*4882a593Smuzhiyun */ 249*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CMD_DAS (1 << 27) 250*4882a593Smuzhiyun /* 0 - memory 251*4882a593Smuzhiyun * 1 - register 252*4882a593Smuzhiyun */ 253*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28) 254*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29) 255*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30) 256*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM 0x58 257*4882a593Smuzhiyun /* 1. HEADER 258*4882a593Smuzhiyun * 2. COHER_CNTL [30:0] 259*4882a593Smuzhiyun * 2.1 ENGINE_SEL [31:31] 260*4882a593Smuzhiyun * 3. COHER_SIZE [31:0] 261*4882a593Smuzhiyun * 4. COHER_SIZE_HI [7:0] 262*4882a593Smuzhiyun * 5. COHER_BASE_LO [31:0] 263*4882a593Smuzhiyun * 6. COHER_BASE_HI [23:0] 264*4882a593Smuzhiyun * 7. POLL_INTERVAL [15:0] 265*4882a593Smuzhiyun */ 266*4882a593Smuzhiyun /* COHER_CNTL fields for CP_COHER_CNTL */ 267*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_TC_NC_ACTION_ENA(x) ((x) << 3) 268*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_TC_WC_ACTION_ENA(x) ((x) << 4) 269*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_TC_INV_METADATA_ACTION_ENA(x) ((x) << 5) 270*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_TCL1_VOL_ACTION_ENA(x) ((x) << 15) 271*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_TC_WB_ACTION_ENA(x) ((x) << 18) 272*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_TCL1_ACTION_ENA(x) ((x) << 22) 273*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_TC_ACTION_ENA(x) ((x) << 23) 274*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_CB_ACTION_ENA(x) ((x) << 25) 275*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_DB_ACTION_ENA(x) ((x) << 26) 276*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_SH_KCACHE_ACTION_ENA(x) ((x) << 27) 277*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_SH_KCACHE_VOL_ACTION_ENA(x) ((x) << 28) 278*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_SH_ICACHE_ACTION_ENA(x) ((x) << 29) 279*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_SH_KCACHE_WB_ACTION_ENA(x) ((x) << 30) 280*4882a593Smuzhiyun #define PACKET3_REWIND 0x59 281*4882a593Smuzhiyun #define PACKET3_LOAD_UCONFIG_REG 0x5E 282*4882a593Smuzhiyun #define PACKET3_LOAD_SH_REG 0x5F 283*4882a593Smuzhiyun #define PACKET3_LOAD_CONFIG_REG 0x60 284*4882a593Smuzhiyun #define PACKET3_LOAD_CONTEXT_REG 0x61 285*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG 0x68 286*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG_START 0x00002000 287*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG_END 0x00002c00 288*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG 0x69 289*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_START 0x0000a000 290*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_END 0x0000a400 291*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 292*4882a593Smuzhiyun #define PACKET3_SET_SH_REG 0x76 293*4882a593Smuzhiyun #define PACKET3_SET_SH_REG_START 0x00002c00 294*4882a593Smuzhiyun #define PACKET3_SET_SH_REG_END 0x00003000 295*4882a593Smuzhiyun #define PACKET3_SET_SH_REG_OFFSET 0x77 296*4882a593Smuzhiyun #define PACKET3_SET_QUEUE_REG 0x78 297*4882a593Smuzhiyun #define PACKET3_SET_UCONFIG_REG 0x79 298*4882a593Smuzhiyun #define PACKET3_SET_UCONFIG_REG_START 0x0000c000 299*4882a593Smuzhiyun #define PACKET3_SET_UCONFIG_REG_END 0x0000c400 300*4882a593Smuzhiyun #define PACKET3_SET_UCONFIG_REG_INDEX_TYPE (2 << 28) 301*4882a593Smuzhiyun #define PACKET3_SCRATCH_RAM_WRITE 0x7D 302*4882a593Smuzhiyun #define PACKET3_SCRATCH_RAM_READ 0x7E 303*4882a593Smuzhiyun #define PACKET3_LOAD_CONST_RAM 0x80 304*4882a593Smuzhiyun #define PACKET3_WRITE_CONST_RAM 0x81 305*4882a593Smuzhiyun #define PACKET3_DUMP_CONST_RAM 0x83 306*4882a593Smuzhiyun #define PACKET3_INCREMENT_CE_COUNTER 0x84 307*4882a593Smuzhiyun #define PACKET3_INCREMENT_DE_COUNTER 0x85 308*4882a593Smuzhiyun #define PACKET3_WAIT_ON_CE_COUNTER 0x86 309*4882a593Smuzhiyun #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88 310*4882a593Smuzhiyun #define PACKET3_SWITCH_BUFFER 0x8B 311*4882a593Smuzhiyun #define PACKET3_FRAME_CONTROL 0x90 312*4882a593Smuzhiyun # define FRAME_TMZ (1 << 0) 313*4882a593Smuzhiyun # define FRAME_CMD(x) ((x) << 28) 314*4882a593Smuzhiyun /* 315*4882a593Smuzhiyun * x=0: tmz_begin 316*4882a593Smuzhiyun * x=1: tmz_end 317*4882a593Smuzhiyun */ 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun #define PACKET3_INVALIDATE_TLBS 0x98 320*4882a593Smuzhiyun # define PACKET3_INVALIDATE_TLBS_DST_SEL(x) ((x) << 0) 321*4882a593Smuzhiyun # define PACKET3_INVALIDATE_TLBS_ALL_HUB(x) ((x) << 4) 322*4882a593Smuzhiyun # define PACKET3_INVALIDATE_TLBS_PASID(x) ((x) << 5) 323*4882a593Smuzhiyun # define PACKET3_INVALIDATE_TLBS_FLUSH_TYPE(x) ((x) << 29) 324*4882a593Smuzhiyun #define PACKET3_SET_RESOURCES 0xA0 325*4882a593Smuzhiyun /* 1. header 326*4882a593Smuzhiyun * 2. CONTROL 327*4882a593Smuzhiyun * 3. QUEUE_MASK_LO [31:0] 328*4882a593Smuzhiyun * 4. QUEUE_MASK_HI [31:0] 329*4882a593Smuzhiyun * 5. GWS_MASK_LO [31:0] 330*4882a593Smuzhiyun * 6. GWS_MASK_HI [31:0] 331*4882a593Smuzhiyun * 7. OAC_MASK [15:0] 332*4882a593Smuzhiyun * 8. GDS_HEAP_SIZE [16:11] | GDS_HEAP_BASE [5:0] 333*4882a593Smuzhiyun */ 334*4882a593Smuzhiyun # define PACKET3_SET_RESOURCES_VMID_MASK(x) ((x) << 0) 335*4882a593Smuzhiyun # define PACKET3_SET_RESOURCES_UNMAP_LATENTY(x) ((x) << 16) 336*4882a593Smuzhiyun # define PACKET3_SET_RESOURCES_QUEUE_TYPE(x) ((x) << 29) 337*4882a593Smuzhiyun #define PACKET3_MAP_QUEUES 0xA2 338*4882a593Smuzhiyun /* 1. header 339*4882a593Smuzhiyun * 2. CONTROL 340*4882a593Smuzhiyun * 3. CONTROL2 341*4882a593Smuzhiyun * 4. MQD_ADDR_LO [31:0] 342*4882a593Smuzhiyun * 5. MQD_ADDR_HI [31:0] 343*4882a593Smuzhiyun * 6. WPTR_ADDR_LO [31:0] 344*4882a593Smuzhiyun * 7. WPTR_ADDR_HI [31:0] 345*4882a593Smuzhiyun */ 346*4882a593Smuzhiyun /* CONTROL */ 347*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_QUEUE_SEL(x) ((x) << 4) 348*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_VMID(x) ((x) << 8) 349*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_QUEUE(x) ((x) << 13) 350*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_PIPE(x) ((x) << 16) 351*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_ME(x) ((x) << 18) 352*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_QUEUE_TYPE(x) ((x) << 21) 353*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_ALLOC_FORMAT(x) ((x) << 24) 354*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_ENGINE_SEL(x) ((x) << 26) 355*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_NUM_QUEUES(x) ((x) << 29) 356*4882a593Smuzhiyun /* CONTROL2 */ 357*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_CHECK_DISABLE(x) ((x) << 1) 358*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_DOORBELL_OFFSET(x) ((x) << 2) 359*4882a593Smuzhiyun #define PACKET3_UNMAP_QUEUES 0xA3 360*4882a593Smuzhiyun /* 1. header 361*4882a593Smuzhiyun * 2. CONTROL 362*4882a593Smuzhiyun * 3. CONTROL2 363*4882a593Smuzhiyun * 4. CONTROL3 364*4882a593Smuzhiyun * 5. CONTROL4 365*4882a593Smuzhiyun * 6. CONTROL5 366*4882a593Smuzhiyun */ 367*4882a593Smuzhiyun /* CONTROL */ 368*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_ACTION(x) ((x) << 0) 369*4882a593Smuzhiyun /* 0 - PREEMPT_QUEUES 370*4882a593Smuzhiyun * 1 - RESET_QUEUES 371*4882a593Smuzhiyun * 2 - DISABLE_PROCESS_QUEUES 372*4882a593Smuzhiyun * 3 - PREEMPT_QUEUES_NO_UNMAP 373*4882a593Smuzhiyun */ 374*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_QUEUE_SEL(x) ((x) << 4) 375*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_ENGINE_SEL(x) ((x) << 26) 376*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_NUM_QUEUES(x) ((x) << 29) 377*4882a593Smuzhiyun /* CONTROL2a */ 378*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_PASID(x) ((x) << 0) 379*4882a593Smuzhiyun /* CONTROL2b */ 380*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(x) ((x) << 2) 381*4882a593Smuzhiyun /* CONTROL3a */ 382*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET1(x) ((x) << 2) 383*4882a593Smuzhiyun /* CONTROL3b */ 384*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_RB_WPTR(x) ((x) << 0) 385*4882a593Smuzhiyun /* CONTROL4 */ 386*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET2(x) ((x) << 2) 387*4882a593Smuzhiyun /* CONTROL5 */ 388*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET3(x) ((x) << 2) 389*4882a593Smuzhiyun #define PACKET3_QUERY_STATUS 0xA4 390*4882a593Smuzhiyun /* 1. header 391*4882a593Smuzhiyun * 2. CONTROL 392*4882a593Smuzhiyun * 3. CONTROL2 393*4882a593Smuzhiyun * 4. ADDR_LO [31:0] 394*4882a593Smuzhiyun * 5. ADDR_HI [31:0] 395*4882a593Smuzhiyun * 6. DATA_LO [31:0] 396*4882a593Smuzhiyun * 7. DATA_HI [31:0] 397*4882a593Smuzhiyun */ 398*4882a593Smuzhiyun /* CONTROL */ 399*4882a593Smuzhiyun # define PACKET3_QUERY_STATUS_CONTEXT_ID(x) ((x) << 0) 400*4882a593Smuzhiyun # define PACKET3_QUERY_STATUS_INTERRUPT_SEL(x) ((x) << 28) 401*4882a593Smuzhiyun # define PACKET3_QUERY_STATUS_COMMAND(x) ((x) << 30) 402*4882a593Smuzhiyun /* CONTROL2a */ 403*4882a593Smuzhiyun # define PACKET3_QUERY_STATUS_PASID(x) ((x) << 0) 404*4882a593Smuzhiyun /* CONTROL2b */ 405*4882a593Smuzhiyun # define PACKET3_QUERY_STATUS_DOORBELL_OFFSET(x) ((x) << 2) 406*4882a593Smuzhiyun # define PACKET3_QUERY_STATUS_ENG_SEL(x) ((x) << 25) 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun #define VCE_CMD_NO_OP 0x00000000 410*4882a593Smuzhiyun #define VCE_CMD_END 0x00000001 411*4882a593Smuzhiyun #define VCE_CMD_IB 0x00000002 412*4882a593Smuzhiyun #define VCE_CMD_FENCE 0x00000003 413*4882a593Smuzhiyun #define VCE_CMD_TRAP 0x00000004 414*4882a593Smuzhiyun #define VCE_CMD_IB_AUTO 0x00000005 415*4882a593Smuzhiyun #define VCE_CMD_SEMAPHORE 0x00000006 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun #define VCE_CMD_IB_VM 0x00000102 418*4882a593Smuzhiyun #define VCE_CMD_WAIT_GE 0x00000106 419*4882a593Smuzhiyun #define VCE_CMD_UPDATE_PTB 0x00000107 420*4882a593Smuzhiyun #define VCE_CMD_FLUSH_TLB 0x00000108 421*4882a593Smuzhiyun #define VCE_CMD_REG_WRITE 0x00000109 422*4882a593Smuzhiyun #define VCE_CMD_REG_WAIT 0x0000010a 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun #define HEVC_ENC_CMD_NO_OP 0x00000000 425*4882a593Smuzhiyun #define HEVC_ENC_CMD_END 0x00000001 426*4882a593Smuzhiyun #define HEVC_ENC_CMD_FENCE 0x00000003 427*4882a593Smuzhiyun #define HEVC_ENC_CMD_TRAP 0x00000004 428*4882a593Smuzhiyun #define HEVC_ENC_CMD_IB_VM 0x00000102 429*4882a593Smuzhiyun #define HEVC_ENC_CMD_REG_WRITE 0x00000109 430*4882a593Smuzhiyun #define HEVC_ENC_CMD_REG_WAIT 0x0000010a 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun #endif 433