1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2016 Advanced Micro Devices, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in 12*4882a593Smuzhiyun * all copies or substantial portions of the Software. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #ifndef __SOC15_COMMON_H__ 25*4882a593Smuzhiyun #define __SOC15_COMMON_H__ 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /* Register Access Macros */ 28*4882a593Smuzhiyun #define SOC15_REG_OFFSET(ip, inst, reg) (adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg) 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #define WREG32_FIELD15(ip, idx, reg, field, val) \ 31*4882a593Smuzhiyun WREG32(adev->reg_offset[ip##_HWIP][idx][mm##reg##_BASE_IDX] + mm##reg, \ 32*4882a593Smuzhiyun (RREG32(adev->reg_offset[ip##_HWIP][idx][mm##reg##_BASE_IDX] + mm##reg) \ 33*4882a593Smuzhiyun & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field)) 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #define RREG32_SOC15(ip, inst, reg) \ 36*4882a593Smuzhiyun RREG32(adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg) 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define RREG32_SOC15_NO_KIQ(ip, inst, reg) \ 39*4882a593Smuzhiyun RREG32_NO_KIQ(adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg) 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #define RREG32_SOC15_OFFSET(ip, inst, reg, offset) \ 42*4882a593Smuzhiyun RREG32((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg) + offset) 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define WREG32_SOC15(ip, inst, reg, value) \ 45*4882a593Smuzhiyun WREG32((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg), value) 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define WREG32_SOC15_NO_KIQ(ip, inst, reg, value) \ 48*4882a593Smuzhiyun WREG32_NO_KIQ((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg), value) 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define WREG32_SOC15_OFFSET(ip, inst, reg, offset, value) \ 51*4882a593Smuzhiyun WREG32((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg) + offset, value) 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define SOC15_WAIT_ON_RREG(ip, inst, reg, expected_value, mask) \ 54*4882a593Smuzhiyun ({ int ret = 0; \ 55*4882a593Smuzhiyun do { \ 56*4882a593Smuzhiyun uint32_t old_ = 0; \ 57*4882a593Smuzhiyun uint32_t tmp_ = RREG32(adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg); \ 58*4882a593Smuzhiyun uint32_t loop = adev->usec_timeout; \ 59*4882a593Smuzhiyun ret = 0; \ 60*4882a593Smuzhiyun while ((tmp_ & (mask)) != (expected_value)) { \ 61*4882a593Smuzhiyun if (old_ != tmp_) { \ 62*4882a593Smuzhiyun loop = adev->usec_timeout; \ 63*4882a593Smuzhiyun old_ = tmp_; \ 64*4882a593Smuzhiyun } else \ 65*4882a593Smuzhiyun udelay(1); \ 66*4882a593Smuzhiyun tmp_ = RREG32(adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg); \ 67*4882a593Smuzhiyun loop--; \ 68*4882a593Smuzhiyun if (!loop) { \ 69*4882a593Smuzhiyun DRM_WARN("Register(%d) [%s] failed to reach value 0x%08x != 0x%08x\n", \ 70*4882a593Smuzhiyun inst, #reg, (unsigned)expected_value, (unsigned)(tmp_ & (mask))); \ 71*4882a593Smuzhiyun ret = -ETIMEDOUT; \ 72*4882a593Smuzhiyun break; \ 73*4882a593Smuzhiyun } \ 74*4882a593Smuzhiyun } \ 75*4882a593Smuzhiyun } while (0); \ 76*4882a593Smuzhiyun ret; \ 77*4882a593Smuzhiyun }) 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define WREG32_RLC(reg, value) \ 80*4882a593Smuzhiyun do { \ 81*4882a593Smuzhiyun if (amdgpu_sriov_fullaccess(adev)) { \ 82*4882a593Smuzhiyun uint32_t i = 0; \ 83*4882a593Smuzhiyun uint32_t retries = 50000; \ 84*4882a593Smuzhiyun uint32_t r0 = adev->reg_offset[GC_HWIP][0][mmSCRATCH_REG0_BASE_IDX] + mmSCRATCH_REG0; \ 85*4882a593Smuzhiyun uint32_t r1 = adev->reg_offset[GC_HWIP][0][mmSCRATCH_REG1_BASE_IDX] + mmSCRATCH_REG1; \ 86*4882a593Smuzhiyun uint32_t spare_int = adev->reg_offset[GC_HWIP][0][mmRLC_SPARE_INT_BASE_IDX] + mmRLC_SPARE_INT; \ 87*4882a593Smuzhiyun WREG32(r0, value); \ 88*4882a593Smuzhiyun WREG32(r1, (reg | 0x80000000)); \ 89*4882a593Smuzhiyun WREG32(spare_int, 0x1); \ 90*4882a593Smuzhiyun for (i = 0; i < retries; i++) { \ 91*4882a593Smuzhiyun u32 tmp = RREG32(r1); \ 92*4882a593Smuzhiyun if (!(tmp & 0x80000000)) \ 93*4882a593Smuzhiyun break; \ 94*4882a593Smuzhiyun udelay(10); \ 95*4882a593Smuzhiyun } \ 96*4882a593Smuzhiyun if (i >= retries) \ 97*4882a593Smuzhiyun pr_err("timeout: rlcg program reg:0x%05x failed !\n", reg); \ 98*4882a593Smuzhiyun } else { \ 99*4882a593Smuzhiyun WREG32(reg, value); \ 100*4882a593Smuzhiyun } \ 101*4882a593Smuzhiyun } while (0) 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #define WREG32_SOC15_RLC_SHADOW(ip, inst, reg, value) \ 104*4882a593Smuzhiyun do { \ 105*4882a593Smuzhiyun uint32_t target_reg = adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg;\ 106*4882a593Smuzhiyun if (amdgpu_sriov_fullaccess(adev)) { \ 107*4882a593Smuzhiyun uint32_t r2 = adev->reg_offset[GC_HWIP][0][mmSCRATCH_REG1_BASE_IDX] + mmSCRATCH_REG2; \ 108*4882a593Smuzhiyun uint32_t r3 = adev->reg_offset[GC_HWIP][0][mmSCRATCH_REG1_BASE_IDX] + mmSCRATCH_REG3; \ 109*4882a593Smuzhiyun uint32_t grbm_cntl = adev->reg_offset[GC_HWIP][0][mmGRBM_GFX_CNTL_BASE_IDX] + mmGRBM_GFX_CNTL; \ 110*4882a593Smuzhiyun uint32_t grbm_idx = adev->reg_offset[GC_HWIP][0][mmGRBM_GFX_INDEX_BASE_IDX] + mmGRBM_GFX_INDEX; \ 111*4882a593Smuzhiyun if (target_reg == grbm_cntl) \ 112*4882a593Smuzhiyun WREG32(r2, value); \ 113*4882a593Smuzhiyun else if (target_reg == grbm_idx) \ 114*4882a593Smuzhiyun WREG32(r3, value); \ 115*4882a593Smuzhiyun WREG32(target_reg, value); \ 116*4882a593Smuzhiyun } else { \ 117*4882a593Smuzhiyun WREG32(target_reg, value); \ 118*4882a593Smuzhiyun } \ 119*4882a593Smuzhiyun } while (0) 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #define WREG32_SOC15_RLC(ip, inst, reg, value) \ 122*4882a593Smuzhiyun do { \ 123*4882a593Smuzhiyun uint32_t target_reg = adev->reg_offset[GC_HWIP][0][reg##_BASE_IDX] + reg;\ 124*4882a593Smuzhiyun WREG32_RLC(target_reg, value); \ 125*4882a593Smuzhiyun } while (0) 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define WREG32_FIELD15_RLC(ip, idx, reg, field, val) \ 128*4882a593Smuzhiyun WREG32_RLC((adev->reg_offset[ip##_HWIP][idx][mm##reg##_BASE_IDX] + mm##reg), \ 129*4882a593Smuzhiyun (RREG32(adev->reg_offset[ip##_HWIP][idx][mm##reg##_BASE_IDX] + mm##reg) \ 130*4882a593Smuzhiyun & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field)) 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define WREG32_SOC15_OFFSET_RLC(ip, inst, reg, offset, value) \ 133*4882a593Smuzhiyun WREG32_RLC(((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg) + offset), value) 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun #endif 136