xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/amdgpu/soc15.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2016 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun #include <linux/firmware.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/module.h>
26*4882a593Smuzhiyun #include <linux/pci.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "amdgpu.h"
29*4882a593Smuzhiyun #include "amdgpu_atombios.h"
30*4882a593Smuzhiyun #include "amdgpu_ih.h"
31*4882a593Smuzhiyun #include "amdgpu_uvd.h"
32*4882a593Smuzhiyun #include "amdgpu_vce.h"
33*4882a593Smuzhiyun #include "amdgpu_ucode.h"
34*4882a593Smuzhiyun #include "amdgpu_psp.h"
35*4882a593Smuzhiyun #include "atom.h"
36*4882a593Smuzhiyun #include "amd_pcie.h"
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include "uvd/uvd_7_0_offset.h"
39*4882a593Smuzhiyun #include "gc/gc_9_0_offset.h"
40*4882a593Smuzhiyun #include "gc/gc_9_0_sh_mask.h"
41*4882a593Smuzhiyun #include "sdma0/sdma0_4_0_offset.h"
42*4882a593Smuzhiyun #include "sdma1/sdma1_4_0_offset.h"
43*4882a593Smuzhiyun #include "hdp/hdp_4_0_offset.h"
44*4882a593Smuzhiyun #include "hdp/hdp_4_0_sh_mask.h"
45*4882a593Smuzhiyun #include "smuio/smuio_9_0_offset.h"
46*4882a593Smuzhiyun #include "smuio/smuio_9_0_sh_mask.h"
47*4882a593Smuzhiyun #include "nbio/nbio_7_0_default.h"
48*4882a593Smuzhiyun #include "nbio/nbio_7_0_offset.h"
49*4882a593Smuzhiyun #include "nbio/nbio_7_0_sh_mask.h"
50*4882a593Smuzhiyun #include "nbio/nbio_7_0_smn.h"
51*4882a593Smuzhiyun #include "mp/mp_9_0_offset.h"
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #include "soc15.h"
54*4882a593Smuzhiyun #include "soc15_common.h"
55*4882a593Smuzhiyun #include "gfx_v9_0.h"
56*4882a593Smuzhiyun #include "gmc_v9_0.h"
57*4882a593Smuzhiyun #include "gfxhub_v1_0.h"
58*4882a593Smuzhiyun #include "mmhub_v1_0.h"
59*4882a593Smuzhiyun #include "df_v1_7.h"
60*4882a593Smuzhiyun #include "df_v3_6.h"
61*4882a593Smuzhiyun #include "nbio_v6_1.h"
62*4882a593Smuzhiyun #include "nbio_v7_0.h"
63*4882a593Smuzhiyun #include "nbio_v7_4.h"
64*4882a593Smuzhiyun #include "vega10_ih.h"
65*4882a593Smuzhiyun #include "sdma_v4_0.h"
66*4882a593Smuzhiyun #include "uvd_v7_0.h"
67*4882a593Smuzhiyun #include "vce_v4_0.h"
68*4882a593Smuzhiyun #include "vcn_v1_0.h"
69*4882a593Smuzhiyun #include "vcn_v2_0.h"
70*4882a593Smuzhiyun #include "jpeg_v2_0.h"
71*4882a593Smuzhiyun #include "vcn_v2_5.h"
72*4882a593Smuzhiyun #include "jpeg_v2_5.h"
73*4882a593Smuzhiyun #include "dce_virtual.h"
74*4882a593Smuzhiyun #include "mxgpu_ai.h"
75*4882a593Smuzhiyun #include "amdgpu_smu.h"
76*4882a593Smuzhiyun #include "amdgpu_ras.h"
77*4882a593Smuzhiyun #include "amdgpu_xgmi.h"
78*4882a593Smuzhiyun #include <uapi/linux/kfd_ioctl.h>
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define mmMP0_MISC_CGTT_CTRL0                                                                   0x01b9
81*4882a593Smuzhiyun #define mmMP0_MISC_CGTT_CTRL0_BASE_IDX                                                          0
82*4882a593Smuzhiyun #define mmMP0_MISC_LIGHT_SLEEP_CTRL                                                             0x01ba
83*4882a593Smuzhiyun #define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX                                                    0
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* for Vega20 register name change */
86*4882a593Smuzhiyun #define mmHDP_MEM_POWER_CTRL	0x00d4
87*4882a593Smuzhiyun #define HDP_MEM_POWER_CTRL__IPH_MEM_POWER_CTRL_EN_MASK	0x00000001L
88*4882a593Smuzhiyun #define HDP_MEM_POWER_CTRL__IPH_MEM_POWER_LS_EN_MASK	0x00000002L
89*4882a593Smuzhiyun #define HDP_MEM_POWER_CTRL__RC_MEM_POWER_CTRL_EN_MASK	0x00010000L
90*4882a593Smuzhiyun #define HDP_MEM_POWER_CTRL__RC_MEM_POWER_LS_EN_MASK		0x00020000L
91*4882a593Smuzhiyun #define mmHDP_MEM_POWER_CTRL_BASE_IDX	0
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* for Vega20/arcturus regiter offset change */
94*4882a593Smuzhiyun #define	mmROM_INDEX_VG20				0x00e4
95*4882a593Smuzhiyun #define	mmROM_INDEX_VG20_BASE_IDX			0
96*4882a593Smuzhiyun #define	mmROM_DATA_VG20					0x00e5
97*4882a593Smuzhiyun #define	mmROM_DATA_VG20_BASE_IDX			0
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun  * Indirect registers accessor
101*4882a593Smuzhiyun  */
soc15_pcie_rreg(struct amdgpu_device * adev,u32 reg)102*4882a593Smuzhiyun static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	unsigned long address, data;
105*4882a593Smuzhiyun 	address = adev->nbio.funcs->get_pcie_index_offset(adev);
106*4882a593Smuzhiyun 	data = adev->nbio.funcs->get_pcie_data_offset(adev);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	return amdgpu_device_indirect_rreg(adev, address, data, reg);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
soc15_pcie_wreg(struct amdgpu_device * adev,u32 reg,u32 v)111*4882a593Smuzhiyun static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	unsigned long address, data;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	address = adev->nbio.funcs->get_pcie_index_offset(adev);
116*4882a593Smuzhiyun 	data = adev->nbio.funcs->get_pcie_data_offset(adev);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	amdgpu_device_indirect_wreg(adev, address, data, reg, v);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
soc15_pcie_rreg64(struct amdgpu_device * adev,u32 reg)121*4882a593Smuzhiyun static u64 soc15_pcie_rreg64(struct amdgpu_device *adev, u32 reg)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	unsigned long address, data;
124*4882a593Smuzhiyun 	address = adev->nbio.funcs->get_pcie_index_offset(adev);
125*4882a593Smuzhiyun 	data = adev->nbio.funcs->get_pcie_data_offset(adev);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	return amdgpu_device_indirect_rreg64(adev, address, data, reg);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
soc15_pcie_wreg64(struct amdgpu_device * adev,u32 reg,u64 v)130*4882a593Smuzhiyun static void soc15_pcie_wreg64(struct amdgpu_device *adev, u32 reg, u64 v)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	unsigned long address, data;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	address = adev->nbio.funcs->get_pcie_index_offset(adev);
135*4882a593Smuzhiyun 	data = adev->nbio.funcs->get_pcie_data_offset(adev);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	amdgpu_device_indirect_wreg64(adev, address, data, reg, v);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
soc15_uvd_ctx_rreg(struct amdgpu_device * adev,u32 reg)140*4882a593Smuzhiyun static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	unsigned long flags, address, data;
143*4882a593Smuzhiyun 	u32 r;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
146*4882a593Smuzhiyun 	data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
149*4882a593Smuzhiyun 	WREG32(address, ((reg) & 0x1ff));
150*4882a593Smuzhiyun 	r = RREG32(data);
151*4882a593Smuzhiyun 	spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
152*4882a593Smuzhiyun 	return r;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
soc15_uvd_ctx_wreg(struct amdgpu_device * adev,u32 reg,u32 v)155*4882a593Smuzhiyun static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	unsigned long flags, address, data;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
160*4882a593Smuzhiyun 	data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
163*4882a593Smuzhiyun 	WREG32(address, ((reg) & 0x1ff));
164*4882a593Smuzhiyun 	WREG32(data, (v));
165*4882a593Smuzhiyun 	spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
soc15_didt_rreg(struct amdgpu_device * adev,u32 reg)168*4882a593Smuzhiyun static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	unsigned long flags, address, data;
171*4882a593Smuzhiyun 	u32 r;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
174*4882a593Smuzhiyun 	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	spin_lock_irqsave(&adev->didt_idx_lock, flags);
177*4882a593Smuzhiyun 	WREG32(address, (reg));
178*4882a593Smuzhiyun 	r = RREG32(data);
179*4882a593Smuzhiyun 	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
180*4882a593Smuzhiyun 	return r;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
soc15_didt_wreg(struct amdgpu_device * adev,u32 reg,u32 v)183*4882a593Smuzhiyun static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	unsigned long flags, address, data;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
188*4882a593Smuzhiyun 	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	spin_lock_irqsave(&adev->didt_idx_lock, flags);
191*4882a593Smuzhiyun 	WREG32(address, (reg));
192*4882a593Smuzhiyun 	WREG32(data, (v));
193*4882a593Smuzhiyun 	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
soc15_gc_cac_rreg(struct amdgpu_device * adev,u32 reg)196*4882a593Smuzhiyun static u32 soc15_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	unsigned long flags;
199*4882a593Smuzhiyun 	u32 r;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
202*4882a593Smuzhiyun 	WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
203*4882a593Smuzhiyun 	r = RREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA);
204*4882a593Smuzhiyun 	spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
205*4882a593Smuzhiyun 	return r;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
soc15_gc_cac_wreg(struct amdgpu_device * adev,u32 reg,u32 v)208*4882a593Smuzhiyun static void soc15_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	unsigned long flags;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
213*4882a593Smuzhiyun 	WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
214*4882a593Smuzhiyun 	WREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA, (v));
215*4882a593Smuzhiyun 	spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
soc15_se_cac_rreg(struct amdgpu_device * adev,u32 reg)218*4882a593Smuzhiyun static u32 soc15_se_cac_rreg(struct amdgpu_device *adev, u32 reg)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	unsigned long flags;
221*4882a593Smuzhiyun 	u32 r;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
224*4882a593Smuzhiyun 	WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
225*4882a593Smuzhiyun 	r = RREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA);
226*4882a593Smuzhiyun 	spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
227*4882a593Smuzhiyun 	return r;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
soc15_se_cac_wreg(struct amdgpu_device * adev,u32 reg,u32 v)230*4882a593Smuzhiyun static void soc15_se_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	unsigned long flags;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
235*4882a593Smuzhiyun 	WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
236*4882a593Smuzhiyun 	WREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA, (v));
237*4882a593Smuzhiyun 	spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
soc15_get_config_memsize(struct amdgpu_device * adev)240*4882a593Smuzhiyun static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	return adev->nbio.funcs->get_memsize(adev);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
soc15_get_xclk(struct amdgpu_device * adev)245*4882a593Smuzhiyun static u32 soc15_get_xclk(struct amdgpu_device *adev)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	u32 reference_clock = adev->clock.spll.reference_freq;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	if (adev->asic_type == CHIP_RENOIR)
250*4882a593Smuzhiyun 		return 10000;
251*4882a593Smuzhiyun 	if (adev->asic_type == CHIP_RAVEN)
252*4882a593Smuzhiyun 		return reference_clock / 4;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	return reference_clock;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 
soc15_grbm_select(struct amdgpu_device * adev,u32 me,u32 pipe,u32 queue,u32 vmid)258*4882a593Smuzhiyun void soc15_grbm_select(struct amdgpu_device *adev,
259*4882a593Smuzhiyun 		     u32 me, u32 pipe, u32 queue, u32 vmid)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	u32 grbm_gfx_cntl = 0;
262*4882a593Smuzhiyun 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
263*4882a593Smuzhiyun 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
264*4882a593Smuzhiyun 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
265*4882a593Smuzhiyun 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	WREG32_SOC15_RLC_SHADOW(GC, 0, mmGRBM_GFX_CNTL, grbm_gfx_cntl);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
soc15_vga_set_state(struct amdgpu_device * adev,bool state)270*4882a593Smuzhiyun static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	/* todo */
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
soc15_read_disabled_bios(struct amdgpu_device * adev)275*4882a593Smuzhiyun static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	/* todo */
278*4882a593Smuzhiyun 	return false;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
soc15_read_bios_from_rom(struct amdgpu_device * adev,u8 * bios,u32 length_bytes)281*4882a593Smuzhiyun static bool soc15_read_bios_from_rom(struct amdgpu_device *adev,
282*4882a593Smuzhiyun 				     u8 *bios, u32 length_bytes)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	u32 *dw_ptr;
285*4882a593Smuzhiyun 	u32 i, length_dw;
286*4882a593Smuzhiyun 	uint32_t rom_index_offset;
287*4882a593Smuzhiyun 	uint32_t rom_data_offset;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	if (bios == NULL)
290*4882a593Smuzhiyun 		return false;
291*4882a593Smuzhiyun 	if (length_bytes == 0)
292*4882a593Smuzhiyun 		return false;
293*4882a593Smuzhiyun 	/* APU vbios image is part of sbios image */
294*4882a593Smuzhiyun 	if (adev->flags & AMD_IS_APU)
295*4882a593Smuzhiyun 		return false;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	dw_ptr = (u32 *)bios;
298*4882a593Smuzhiyun 	length_dw = ALIGN(length_bytes, 4) / 4;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	switch (adev->asic_type) {
301*4882a593Smuzhiyun 	case CHIP_VEGA20:
302*4882a593Smuzhiyun 	case CHIP_ARCTURUS:
303*4882a593Smuzhiyun 		rom_index_offset = SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX_VG20);
304*4882a593Smuzhiyun 		rom_data_offset = SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA_VG20);
305*4882a593Smuzhiyun 		break;
306*4882a593Smuzhiyun 	default:
307*4882a593Smuzhiyun 		rom_index_offset = SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX);
308*4882a593Smuzhiyun 		rom_data_offset = SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA);
309*4882a593Smuzhiyun 		break;
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* set rom index to 0 */
313*4882a593Smuzhiyun 	WREG32(rom_index_offset, 0);
314*4882a593Smuzhiyun 	/* read out the rom data */
315*4882a593Smuzhiyun 	for (i = 0; i < length_dw; i++)
316*4882a593Smuzhiyun 		dw_ptr[i] = RREG32(rom_data_offset);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	return true;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun static struct soc15_allowed_register_entry soc15_allowed_read_registers[] = {
322*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
323*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
324*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
325*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
326*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
327*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
328*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
329*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
330*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
331*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
332*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
333*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
334*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
335*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
336*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
337*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_BUSY_STAT)},
338*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
339*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
340*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
341*4882a593Smuzhiyun 	{ SOC15_REG_ENTRY(GC, 0, mmDB_DEBUG2)},
342*4882a593Smuzhiyun };
343*4882a593Smuzhiyun 
soc15_read_indexed_register(struct amdgpu_device * adev,u32 se_num,u32 sh_num,u32 reg_offset)344*4882a593Smuzhiyun static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
345*4882a593Smuzhiyun 					 u32 sh_num, u32 reg_offset)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	uint32_t val;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	mutex_lock(&adev->grbm_idx_mutex);
350*4882a593Smuzhiyun 	if (se_num != 0xffffffff || sh_num != 0xffffffff)
351*4882a593Smuzhiyun 		amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	val = RREG32(reg_offset);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	if (se_num != 0xffffffff || sh_num != 0xffffffff)
356*4882a593Smuzhiyun 		amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
357*4882a593Smuzhiyun 	mutex_unlock(&adev->grbm_idx_mutex);
358*4882a593Smuzhiyun 	return val;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
soc15_get_register_value(struct amdgpu_device * adev,bool indexed,u32 se_num,u32 sh_num,u32 reg_offset)361*4882a593Smuzhiyun static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
362*4882a593Smuzhiyun 					 bool indexed, u32 se_num,
363*4882a593Smuzhiyun 					 u32 sh_num, u32 reg_offset)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	if (indexed) {
366*4882a593Smuzhiyun 		return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
367*4882a593Smuzhiyun 	} else {
368*4882a593Smuzhiyun 		if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
369*4882a593Smuzhiyun 			return adev->gfx.config.gb_addr_config;
370*4882a593Smuzhiyun 		else if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2))
371*4882a593Smuzhiyun 			return adev->gfx.config.db_debug2;
372*4882a593Smuzhiyun 		return RREG32(reg_offset);
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
soc15_read_register(struct amdgpu_device * adev,u32 se_num,u32 sh_num,u32 reg_offset,u32 * value)376*4882a593Smuzhiyun static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
377*4882a593Smuzhiyun 			    u32 sh_num, u32 reg_offset, u32 *value)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	uint32_t i;
380*4882a593Smuzhiyun 	struct soc15_allowed_register_entry  *en;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	*value = 0;
383*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
384*4882a593Smuzhiyun 		en = &soc15_allowed_read_registers[i];
385*4882a593Smuzhiyun 		if (adev->reg_offset[en->hwip][en->inst] &&
386*4882a593Smuzhiyun 			reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg]
387*4882a593Smuzhiyun 					+ en->reg_offset))
388*4882a593Smuzhiyun 			continue;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 		*value = soc15_get_register_value(adev,
391*4882a593Smuzhiyun 						  soc15_allowed_read_registers[i].grbm_indexed,
392*4882a593Smuzhiyun 						  se_num, sh_num, reg_offset);
393*4882a593Smuzhiyun 		return 0;
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun 	return -EINVAL;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun /**
400*4882a593Smuzhiyun  * soc15_program_register_sequence - program an array of registers.
401*4882a593Smuzhiyun  *
402*4882a593Smuzhiyun  * @adev: amdgpu_device pointer
403*4882a593Smuzhiyun  * @regs: pointer to the register array
404*4882a593Smuzhiyun  * @array_size: size of the register array
405*4882a593Smuzhiyun  *
406*4882a593Smuzhiyun  * Programs an array or registers with and and or masks.
407*4882a593Smuzhiyun  * This is a helper for setting golden registers.
408*4882a593Smuzhiyun  */
409*4882a593Smuzhiyun 
soc15_program_register_sequence(struct amdgpu_device * adev,const struct soc15_reg_golden * regs,const u32 array_size)410*4882a593Smuzhiyun void soc15_program_register_sequence(struct amdgpu_device *adev,
411*4882a593Smuzhiyun 					     const struct soc15_reg_golden *regs,
412*4882a593Smuzhiyun 					     const u32 array_size)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	const struct soc15_reg_golden *entry;
415*4882a593Smuzhiyun 	u32 tmp, reg;
416*4882a593Smuzhiyun 	int i;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	for (i = 0; i < array_size; ++i) {
419*4882a593Smuzhiyun 		entry = &regs[i];
420*4882a593Smuzhiyun 		reg =  adev->reg_offset[entry->hwip][entry->instance][entry->segment] + entry->reg;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 		if (entry->and_mask == 0xffffffff) {
423*4882a593Smuzhiyun 			tmp = entry->or_mask;
424*4882a593Smuzhiyun 		} else {
425*4882a593Smuzhiyun 			tmp = RREG32(reg);
426*4882a593Smuzhiyun 			tmp &= ~(entry->and_mask);
427*4882a593Smuzhiyun 			tmp |= (entry->or_mask & entry->and_mask);
428*4882a593Smuzhiyun 		}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 		if (reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3) ||
431*4882a593Smuzhiyun 			reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE) ||
432*4882a593Smuzhiyun 			reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1) ||
433*4882a593Smuzhiyun 			reg == SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG))
434*4882a593Smuzhiyun 			WREG32_RLC(reg, tmp);
435*4882a593Smuzhiyun 		else
436*4882a593Smuzhiyun 			WREG32(reg, tmp);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
soc15_asic_mode1_reset(struct amdgpu_device * adev)442*4882a593Smuzhiyun static int soc15_asic_mode1_reset(struct amdgpu_device *adev)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	u32 i;
445*4882a593Smuzhiyun 	int ret = 0;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	amdgpu_atombios_scratch_regs_engine_hung(adev, true);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	dev_info(adev->dev, "GPU mode1 reset\n");
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	/* disable BM */
452*4882a593Smuzhiyun 	pci_clear_master(adev->pdev);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	amdgpu_device_cache_pci_state(adev->pdev);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	ret = psp_gpu_reset(adev);
457*4882a593Smuzhiyun 	if (ret)
458*4882a593Smuzhiyun 		dev_err(adev->dev, "GPU mode1 reset failed\n");
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	amdgpu_device_load_pci_state(adev->pdev);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	/* wait for asic to come out of reset */
463*4882a593Smuzhiyun 	for (i = 0; i < adev->usec_timeout; i++) {
464*4882a593Smuzhiyun 		u32 memsize = adev->nbio.funcs->get_memsize(adev);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 		if (memsize != 0xffffffff)
467*4882a593Smuzhiyun 			break;
468*4882a593Smuzhiyun 		udelay(1);
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	amdgpu_atombios_scratch_regs_engine_hung(adev, false);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	return ret;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
soc15_asic_baco_reset(struct amdgpu_device * adev)476*4882a593Smuzhiyun static int soc15_asic_baco_reset(struct amdgpu_device *adev)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
479*4882a593Smuzhiyun 	int ret = 0;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	/* avoid NBIF got stuck when do RAS recovery in BACO reset */
482*4882a593Smuzhiyun 	if (ras && ras->supported)
483*4882a593Smuzhiyun 		adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	ret = amdgpu_dpm_baco_reset(adev);
486*4882a593Smuzhiyun 	if (ret)
487*4882a593Smuzhiyun 		return ret;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	/* re-enable doorbell interrupt after BACO exit */
490*4882a593Smuzhiyun 	if (ras && ras->supported)
491*4882a593Smuzhiyun 		adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	return 0;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun static enum amd_reset_method
soc15_asic_reset_method(struct amdgpu_device * adev)497*4882a593Smuzhiyun soc15_asic_reset_method(struct amdgpu_device *adev)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	bool baco_reset = false;
500*4882a593Smuzhiyun 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	if (amdgpu_reset_method == AMD_RESET_METHOD_MODE1 ||
503*4882a593Smuzhiyun 	    amdgpu_reset_method == AMD_RESET_METHOD_MODE2 ||
504*4882a593Smuzhiyun 		amdgpu_reset_method == AMD_RESET_METHOD_BACO)
505*4882a593Smuzhiyun 		return amdgpu_reset_method;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	if (amdgpu_reset_method != -1)
508*4882a593Smuzhiyun 		dev_warn(adev->dev, "Specified reset method:%d isn't supported, using AUTO instead.\n",
509*4882a593Smuzhiyun 				  amdgpu_reset_method);
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	switch (adev->asic_type) {
512*4882a593Smuzhiyun 	case CHIP_RAVEN:
513*4882a593Smuzhiyun 	case CHIP_RENOIR:
514*4882a593Smuzhiyun 		return AMD_RESET_METHOD_MODE2;
515*4882a593Smuzhiyun 	case CHIP_VEGA10:
516*4882a593Smuzhiyun 	case CHIP_VEGA12:
517*4882a593Smuzhiyun 	case CHIP_ARCTURUS:
518*4882a593Smuzhiyun 		baco_reset = amdgpu_dpm_is_baco_supported(adev);
519*4882a593Smuzhiyun 		break;
520*4882a593Smuzhiyun 	case CHIP_VEGA20:
521*4882a593Smuzhiyun 		if (adev->psp.sos_fw_version >= 0x80067)
522*4882a593Smuzhiyun 			baco_reset = amdgpu_dpm_is_baco_supported(adev);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 		/*
525*4882a593Smuzhiyun 		 * 1. PMFW version > 0x284300: all cases use baco
526*4882a593Smuzhiyun 		 * 2. PMFW version <= 0x284300: only sGPU w/o RAS use baco
527*4882a593Smuzhiyun 		 */
528*4882a593Smuzhiyun 		if ((ras && ras->supported) && adev->pm.fw_version <= 0x283400)
529*4882a593Smuzhiyun 			baco_reset = false;
530*4882a593Smuzhiyun 		break;
531*4882a593Smuzhiyun 	default:
532*4882a593Smuzhiyun 		break;
533*4882a593Smuzhiyun 	}
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	if (baco_reset)
536*4882a593Smuzhiyun 		return AMD_RESET_METHOD_BACO;
537*4882a593Smuzhiyun 	else
538*4882a593Smuzhiyun 		return AMD_RESET_METHOD_MODE1;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun 
soc15_asic_reset(struct amdgpu_device * adev)541*4882a593Smuzhiyun static int soc15_asic_reset(struct amdgpu_device *adev)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	/* original raven doesn't have full asic reset */
544*4882a593Smuzhiyun 	if ((adev->apu_flags & AMD_APU_IS_RAVEN) &&
545*4882a593Smuzhiyun 	    !(adev->apu_flags & AMD_APU_IS_RAVEN2))
546*4882a593Smuzhiyun 		return 0;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	switch (soc15_asic_reset_method(adev)) {
549*4882a593Smuzhiyun 		case AMD_RESET_METHOD_BACO:
550*4882a593Smuzhiyun 			dev_info(adev->dev, "BACO reset\n");
551*4882a593Smuzhiyun 			return soc15_asic_baco_reset(adev);
552*4882a593Smuzhiyun 		case AMD_RESET_METHOD_MODE2:
553*4882a593Smuzhiyun 			dev_info(adev->dev, "MODE2 reset\n");
554*4882a593Smuzhiyun 			return amdgpu_dpm_mode2_reset(adev);
555*4882a593Smuzhiyun 		default:
556*4882a593Smuzhiyun 			dev_info(adev->dev, "MODE1 reset\n");
557*4882a593Smuzhiyun 			return soc15_asic_mode1_reset(adev);
558*4882a593Smuzhiyun 	}
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun 
soc15_supports_baco(struct amdgpu_device * adev)561*4882a593Smuzhiyun static bool soc15_supports_baco(struct amdgpu_device *adev)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun 	switch (adev->asic_type) {
564*4882a593Smuzhiyun 	case CHIP_VEGA10:
565*4882a593Smuzhiyun 	case CHIP_VEGA12:
566*4882a593Smuzhiyun 	case CHIP_ARCTURUS:
567*4882a593Smuzhiyun 		return amdgpu_dpm_is_baco_supported(adev);
568*4882a593Smuzhiyun 	case CHIP_VEGA20:
569*4882a593Smuzhiyun 		if (adev->psp.sos_fw_version >= 0x80067)
570*4882a593Smuzhiyun 			return amdgpu_dpm_is_baco_supported(adev);
571*4882a593Smuzhiyun 		return false;
572*4882a593Smuzhiyun 	default:
573*4882a593Smuzhiyun 		return false;
574*4882a593Smuzhiyun 	}
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun /*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
578*4882a593Smuzhiyun 			u32 cntl_reg, u32 status_reg)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	return 0;
581*4882a593Smuzhiyun }*/
582*4882a593Smuzhiyun 
soc15_set_uvd_clocks(struct amdgpu_device * adev,u32 vclk,u32 dclk)583*4882a593Smuzhiyun static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	/*int r;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
588*4882a593Smuzhiyun 	if (r)
589*4882a593Smuzhiyun 		return r;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
592*4882a593Smuzhiyun 	*/
593*4882a593Smuzhiyun 	return 0;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun 
soc15_set_vce_clocks(struct amdgpu_device * adev,u32 evclk,u32 ecclk)596*4882a593Smuzhiyun static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun 	/* todo */
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	return 0;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun 
soc15_pcie_gen3_enable(struct amdgpu_device * adev)603*4882a593Smuzhiyun static void soc15_pcie_gen3_enable(struct amdgpu_device *adev)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	if (pci_is_root_bus(adev->pdev->bus))
606*4882a593Smuzhiyun 		return;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	if (amdgpu_pcie_gen2 == 0)
609*4882a593Smuzhiyun 		return;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	if (adev->flags & AMD_IS_APU)
612*4882a593Smuzhiyun 		return;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
615*4882a593Smuzhiyun 					CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
616*4882a593Smuzhiyun 		return;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	/* todo */
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun 
soc15_program_aspm(struct amdgpu_device * adev)621*4882a593Smuzhiyun static void soc15_program_aspm(struct amdgpu_device *adev)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	if (amdgpu_aspm == 0)
625*4882a593Smuzhiyun 		return;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	/* todo */
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun 
soc15_enable_doorbell_aperture(struct amdgpu_device * adev,bool enable)630*4882a593Smuzhiyun static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev,
631*4882a593Smuzhiyun 					   bool enable)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun 	adev->nbio.funcs->enable_doorbell_aperture(adev, enable);
634*4882a593Smuzhiyun 	adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, enable);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun static const struct amdgpu_ip_block_version vega10_common_ip_block =
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	.type = AMD_IP_BLOCK_TYPE_COMMON,
640*4882a593Smuzhiyun 	.major = 2,
641*4882a593Smuzhiyun 	.minor = 0,
642*4882a593Smuzhiyun 	.rev = 0,
643*4882a593Smuzhiyun 	.funcs = &soc15_common_ip_funcs,
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun 
soc15_get_rev_id(struct amdgpu_device * adev)646*4882a593Smuzhiyun static uint32_t soc15_get_rev_id(struct amdgpu_device *adev)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	return adev->nbio.funcs->get_rev_id(adev);
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun 
soc15_reg_base_init(struct amdgpu_device * adev)651*4882a593Smuzhiyun static void soc15_reg_base_init(struct amdgpu_device *adev)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	int r;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	/* Set IP register base before any HW register access */
656*4882a593Smuzhiyun 	switch (adev->asic_type) {
657*4882a593Smuzhiyun 	case CHIP_VEGA10:
658*4882a593Smuzhiyun 	case CHIP_VEGA12:
659*4882a593Smuzhiyun 	case CHIP_RAVEN:
660*4882a593Smuzhiyun 		vega10_reg_base_init(adev);
661*4882a593Smuzhiyun 		break;
662*4882a593Smuzhiyun 	case CHIP_RENOIR:
663*4882a593Smuzhiyun 		/* It's safe to do ip discovery here for Renior,
664*4882a593Smuzhiyun 		 * it doesn't support SRIOV. */
665*4882a593Smuzhiyun 		if (amdgpu_discovery) {
666*4882a593Smuzhiyun 			r = amdgpu_discovery_reg_base_init(adev);
667*4882a593Smuzhiyun 			if (r == 0)
668*4882a593Smuzhiyun 				break;
669*4882a593Smuzhiyun 			DRM_WARN("failed to init reg base from ip discovery table, "
670*4882a593Smuzhiyun 				 "fallback to legacy init method\n");
671*4882a593Smuzhiyun 		}
672*4882a593Smuzhiyun 		vega10_reg_base_init(adev);
673*4882a593Smuzhiyun 		break;
674*4882a593Smuzhiyun 	case CHIP_VEGA20:
675*4882a593Smuzhiyun 		vega20_reg_base_init(adev);
676*4882a593Smuzhiyun 		break;
677*4882a593Smuzhiyun 	case CHIP_ARCTURUS:
678*4882a593Smuzhiyun 		arct_reg_base_init(adev);
679*4882a593Smuzhiyun 		break;
680*4882a593Smuzhiyun 	default:
681*4882a593Smuzhiyun 		DRM_ERROR("Unsupported asic type: %d!\n", adev->asic_type);
682*4882a593Smuzhiyun 		break;
683*4882a593Smuzhiyun 	}
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
soc15_set_virt_ops(struct amdgpu_device * adev)686*4882a593Smuzhiyun void soc15_set_virt_ops(struct amdgpu_device *adev)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun 	adev->virt.ops = &xgpu_ai_virt_ops;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	/* init soc15 reg base early enough so we can
691*4882a593Smuzhiyun 	 * request request full access for sriov before
692*4882a593Smuzhiyun 	 * set_ip_blocks. */
693*4882a593Smuzhiyun 	soc15_reg_base_init(adev);
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun 
soc15_set_ip_blocks(struct amdgpu_device * adev)696*4882a593Smuzhiyun int soc15_set_ip_blocks(struct amdgpu_device *adev)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun 	/* for bare metal case */
699*4882a593Smuzhiyun 	if (!amdgpu_sriov_vf(adev))
700*4882a593Smuzhiyun 		soc15_reg_base_init(adev);
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	if (adev->asic_type == CHIP_VEGA20 || adev->asic_type == CHIP_ARCTURUS)
703*4882a593Smuzhiyun 		adev->gmc.xgmi.supported = true;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	if (adev->flags & AMD_IS_APU) {
706*4882a593Smuzhiyun 		adev->nbio.funcs = &nbio_v7_0_funcs;
707*4882a593Smuzhiyun 		adev->nbio.hdp_flush_reg = &nbio_v7_0_hdp_flush_reg;
708*4882a593Smuzhiyun 	} else if (adev->asic_type == CHIP_VEGA20 ||
709*4882a593Smuzhiyun 		   adev->asic_type == CHIP_ARCTURUS) {
710*4882a593Smuzhiyun 		adev->nbio.funcs = &nbio_v7_4_funcs;
711*4882a593Smuzhiyun 		adev->nbio.hdp_flush_reg = &nbio_v7_4_hdp_flush_reg;
712*4882a593Smuzhiyun 	} else {
713*4882a593Smuzhiyun 		adev->nbio.funcs = &nbio_v6_1_funcs;
714*4882a593Smuzhiyun 		adev->nbio.hdp_flush_reg = &nbio_v6_1_hdp_flush_reg;
715*4882a593Smuzhiyun 	}
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	if (adev->asic_type == CHIP_VEGA20 || adev->asic_type == CHIP_ARCTURUS)
718*4882a593Smuzhiyun 		adev->df.funcs = &df_v3_6_funcs;
719*4882a593Smuzhiyun 	else
720*4882a593Smuzhiyun 		adev->df.funcs = &df_v1_7_funcs;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	adev->rev_id = soc15_get_rev_id(adev);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	switch (adev->asic_type) {
725*4882a593Smuzhiyun 	case CHIP_VEGA10:
726*4882a593Smuzhiyun 	case CHIP_VEGA12:
727*4882a593Smuzhiyun 	case CHIP_VEGA20:
728*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
729*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 		/* For Vega10 SR-IOV, PSP need to be initialized before IH */
732*4882a593Smuzhiyun 		if (amdgpu_sriov_vf(adev)) {
733*4882a593Smuzhiyun 			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) {
734*4882a593Smuzhiyun 				if (adev->asic_type == CHIP_VEGA20)
735*4882a593Smuzhiyun 					amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
736*4882a593Smuzhiyun 				else
737*4882a593Smuzhiyun 					amdgpu_device_ip_block_add(adev, &psp_v3_1_ip_block);
738*4882a593Smuzhiyun 			}
739*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
740*4882a593Smuzhiyun 		} else {
741*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
742*4882a593Smuzhiyun 			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) {
743*4882a593Smuzhiyun 				if (adev->asic_type == CHIP_VEGA20)
744*4882a593Smuzhiyun 					amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
745*4882a593Smuzhiyun 				else
746*4882a593Smuzhiyun 					amdgpu_device_ip_block_add(adev, &psp_v3_1_ip_block);
747*4882a593Smuzhiyun 			}
748*4882a593Smuzhiyun 		}
749*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
750*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
751*4882a593Smuzhiyun 		if (is_support_sw_smu(adev)) {
752*4882a593Smuzhiyun 			if (!amdgpu_sriov_vf(adev))
753*4882a593Smuzhiyun 				amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
754*4882a593Smuzhiyun 		} else {
755*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
756*4882a593Smuzhiyun 		}
757*4882a593Smuzhiyun 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
758*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
759*4882a593Smuzhiyun #if defined(CONFIG_DRM_AMD_DC)
760*4882a593Smuzhiyun 		else if (amdgpu_device_has_dc_support(adev))
761*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
762*4882a593Smuzhiyun #endif
763*4882a593Smuzhiyun 		if (!(adev->asic_type == CHIP_VEGA20 && amdgpu_sriov_vf(adev))) {
764*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &uvd_v7_0_ip_block);
765*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &vce_v4_0_ip_block);
766*4882a593Smuzhiyun 		}
767*4882a593Smuzhiyun 		break;
768*4882a593Smuzhiyun 	case CHIP_RAVEN:
769*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
770*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
771*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
772*4882a593Smuzhiyun 		if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
773*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &psp_v10_0_ip_block);
774*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
775*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
776*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
777*4882a593Smuzhiyun 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
778*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
779*4882a593Smuzhiyun #if defined(CONFIG_DRM_AMD_DC)
780*4882a593Smuzhiyun 		else if (amdgpu_device_has_dc_support(adev))
781*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
782*4882a593Smuzhiyun #endif
783*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &vcn_v1_0_ip_block);
784*4882a593Smuzhiyun 		break;
785*4882a593Smuzhiyun 	case CHIP_ARCTURUS:
786*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
787*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 		if (amdgpu_sriov_vf(adev)) {
790*4882a593Smuzhiyun 			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
791*4882a593Smuzhiyun 				amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
792*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
793*4882a593Smuzhiyun 		} else {
794*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
795*4882a593Smuzhiyun 			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
796*4882a593Smuzhiyun 				amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
797*4882a593Smuzhiyun 		}
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
800*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
801*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
802*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
803*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 		if (amdgpu_sriov_vf(adev)) {
806*4882a593Smuzhiyun 			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
807*4882a593Smuzhiyun 				amdgpu_device_ip_block_add(adev, &vcn_v2_5_ip_block);
808*4882a593Smuzhiyun 		} else {
809*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &vcn_v2_5_ip_block);
810*4882a593Smuzhiyun 		}
811*4882a593Smuzhiyun 		if (!amdgpu_sriov_vf(adev))
812*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &jpeg_v2_5_ip_block);
813*4882a593Smuzhiyun 		break;
814*4882a593Smuzhiyun 	case CHIP_RENOIR:
815*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
816*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
817*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
818*4882a593Smuzhiyun 		if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
819*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &psp_v12_0_ip_block);
820*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &smu_v12_0_ip_block);
821*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
822*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
823*4882a593Smuzhiyun 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
824*4882a593Smuzhiyun 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
825*4882a593Smuzhiyun #if defined(CONFIG_DRM_AMD_DC)
826*4882a593Smuzhiyun                 else if (amdgpu_device_has_dc_support(adev))
827*4882a593Smuzhiyun                         amdgpu_device_ip_block_add(adev, &dm_ip_block);
828*4882a593Smuzhiyun #endif
829*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
830*4882a593Smuzhiyun 		amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
831*4882a593Smuzhiyun 		break;
832*4882a593Smuzhiyun 	default:
833*4882a593Smuzhiyun 		return -EINVAL;
834*4882a593Smuzhiyun 	}
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	return 0;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun 
soc15_flush_hdp(struct amdgpu_device * adev,struct amdgpu_ring * ring)839*4882a593Smuzhiyun static void soc15_flush_hdp(struct amdgpu_device *adev, struct amdgpu_ring *ring)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun 	adev->nbio.funcs->hdp_flush(adev, ring);
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun 
soc15_invalidate_hdp(struct amdgpu_device * adev,struct amdgpu_ring * ring)844*4882a593Smuzhiyun static void soc15_invalidate_hdp(struct amdgpu_device *adev,
845*4882a593Smuzhiyun 				 struct amdgpu_ring *ring)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun 	if (!ring || !ring->funcs->emit_wreg)
848*4882a593Smuzhiyun 		WREG32_SOC15_NO_KIQ(HDP, 0, mmHDP_READ_CACHE_INVALIDATE, 1);
849*4882a593Smuzhiyun 	else
850*4882a593Smuzhiyun 		amdgpu_ring_emit_wreg(ring, SOC15_REG_OFFSET(
851*4882a593Smuzhiyun 			HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun 
soc15_need_full_reset(struct amdgpu_device * adev)854*4882a593Smuzhiyun static bool soc15_need_full_reset(struct amdgpu_device *adev)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun 	/* change this when we implement soft reset */
857*4882a593Smuzhiyun 	return true;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun 
vega20_reset_hdp_ras_error_count(struct amdgpu_device * adev)860*4882a593Smuzhiyun static void vega20_reset_hdp_ras_error_count(struct amdgpu_device *adev)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun 	if (!amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__HDP))
863*4882a593Smuzhiyun 		return;
864*4882a593Smuzhiyun 	/*read back hdp ras counter to reset it to 0 */
865*4882a593Smuzhiyun 	RREG32_SOC15(HDP, 0, mmHDP_EDC_CNT);
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun 
soc15_get_pcie_usage(struct amdgpu_device * adev,uint64_t * count0,uint64_t * count1)868*4882a593Smuzhiyun static void soc15_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0,
869*4882a593Smuzhiyun 				 uint64_t *count1)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun 	uint32_t perfctr = 0;
872*4882a593Smuzhiyun 	uint64_t cnt0_of, cnt1_of;
873*4882a593Smuzhiyun 	int tmp;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	/* This reports 0 on APUs, so return to avoid writing/reading registers
876*4882a593Smuzhiyun 	 * that may or may not be different from their GPU counterparts
877*4882a593Smuzhiyun 	 */
878*4882a593Smuzhiyun 	if (adev->flags & AMD_IS_APU)
879*4882a593Smuzhiyun 		return;
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	/* Set the 2 events that we wish to watch, defined above */
882*4882a593Smuzhiyun 	/* Reg 40 is # received msgs */
883*4882a593Smuzhiyun 	/* Reg 104 is # of posted requests sent */
884*4882a593Smuzhiyun 	perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK, EVENT0_SEL, 40);
885*4882a593Smuzhiyun 	perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK, EVENT1_SEL, 104);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	/* Write to enable desired perf counters */
888*4882a593Smuzhiyun 	WREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK, perfctr);
889*4882a593Smuzhiyun 	/* Zero out and enable the perf counters
890*4882a593Smuzhiyun 	 * Write 0x5:
891*4882a593Smuzhiyun 	 * Bit 0 = Start all counters(1)
892*4882a593Smuzhiyun 	 * Bit 2 = Global counter reset enable(1)
893*4882a593Smuzhiyun 	 */
894*4882a593Smuzhiyun 	WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000005);
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	msleep(1000);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	/* Load the shadow and disable the perf counters
899*4882a593Smuzhiyun 	 * Write 0x2:
900*4882a593Smuzhiyun 	 * Bit 0 = Stop counters(0)
901*4882a593Smuzhiyun 	 * Bit 1 = Load the shadow counters(1)
902*4882a593Smuzhiyun 	 */
903*4882a593Smuzhiyun 	WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000002);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	/* Read register values to get any >32bit overflow */
906*4882a593Smuzhiyun 	tmp = RREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK);
907*4882a593Smuzhiyun 	cnt0_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK, COUNTER0_UPPER);
908*4882a593Smuzhiyun 	cnt1_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK, COUNTER1_UPPER);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	/* Get the values and add the overflow */
911*4882a593Smuzhiyun 	*count0 = RREG32_PCIE(smnPCIE_PERF_COUNT0_TXCLK) | (cnt0_of << 32);
912*4882a593Smuzhiyun 	*count1 = RREG32_PCIE(smnPCIE_PERF_COUNT1_TXCLK) | (cnt1_of << 32);
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
vega20_get_pcie_usage(struct amdgpu_device * adev,uint64_t * count0,uint64_t * count1)915*4882a593Smuzhiyun static void vega20_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0,
916*4882a593Smuzhiyun 				 uint64_t *count1)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun 	uint32_t perfctr = 0;
919*4882a593Smuzhiyun 	uint64_t cnt0_of, cnt1_of;
920*4882a593Smuzhiyun 	int tmp;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	/* This reports 0 on APUs, so return to avoid writing/reading registers
923*4882a593Smuzhiyun 	 * that may or may not be different from their GPU counterparts
924*4882a593Smuzhiyun 	 */
925*4882a593Smuzhiyun 	if (adev->flags & AMD_IS_APU)
926*4882a593Smuzhiyun 		return;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	/* Set the 2 events that we wish to watch, defined above */
929*4882a593Smuzhiyun 	/* Reg 40 is # received msgs */
930*4882a593Smuzhiyun 	/* Reg 108 is # of posted requests sent on VG20 */
931*4882a593Smuzhiyun 	perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK3,
932*4882a593Smuzhiyun 				EVENT0_SEL, 40);
933*4882a593Smuzhiyun 	perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK3,
934*4882a593Smuzhiyun 				EVENT1_SEL, 108);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	/* Write to enable desired perf counters */
937*4882a593Smuzhiyun 	WREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK3, perfctr);
938*4882a593Smuzhiyun 	/* Zero out and enable the perf counters
939*4882a593Smuzhiyun 	 * Write 0x5:
940*4882a593Smuzhiyun 	 * Bit 0 = Start all counters(1)
941*4882a593Smuzhiyun 	 * Bit 2 = Global counter reset enable(1)
942*4882a593Smuzhiyun 	 */
943*4882a593Smuzhiyun 	WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000005);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	msleep(1000);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	/* Load the shadow and disable the perf counters
948*4882a593Smuzhiyun 	 * Write 0x2:
949*4882a593Smuzhiyun 	 * Bit 0 = Stop counters(0)
950*4882a593Smuzhiyun 	 * Bit 1 = Load the shadow counters(1)
951*4882a593Smuzhiyun 	 */
952*4882a593Smuzhiyun 	WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000002);
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	/* Read register values to get any >32bit overflow */
955*4882a593Smuzhiyun 	tmp = RREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK3);
956*4882a593Smuzhiyun 	cnt0_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK3, COUNTER0_UPPER);
957*4882a593Smuzhiyun 	cnt1_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK3, COUNTER1_UPPER);
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	/* Get the values and add the overflow */
960*4882a593Smuzhiyun 	*count0 = RREG32_PCIE(smnPCIE_PERF_COUNT0_TXCLK3) | (cnt0_of << 32);
961*4882a593Smuzhiyun 	*count1 = RREG32_PCIE(smnPCIE_PERF_COUNT1_TXCLK3) | (cnt1_of << 32);
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun 
soc15_need_reset_on_init(struct amdgpu_device * adev)964*4882a593Smuzhiyun static bool soc15_need_reset_on_init(struct amdgpu_device *adev)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun 	u32 sol_reg;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	/* Just return false for soc15 GPUs.  Reset does not seem to
969*4882a593Smuzhiyun 	 * be necessary.
970*4882a593Smuzhiyun 	 */
971*4882a593Smuzhiyun 	if (!amdgpu_passthrough(adev))
972*4882a593Smuzhiyun 		return false;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	if (adev->flags & AMD_IS_APU)
975*4882a593Smuzhiyun 		return false;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	/* Check sOS sign of life register to confirm sys driver and sOS
978*4882a593Smuzhiyun 	 * are already been loaded.
979*4882a593Smuzhiyun 	 */
980*4882a593Smuzhiyun 	sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
981*4882a593Smuzhiyun 	if (sol_reg)
982*4882a593Smuzhiyun 		return true;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	return false;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun 
soc15_get_pcie_replay_count(struct amdgpu_device * adev)987*4882a593Smuzhiyun static uint64_t soc15_get_pcie_replay_count(struct amdgpu_device *adev)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun 	uint64_t nak_r, nak_g;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	/* Get the number of NAKs received and generated */
992*4882a593Smuzhiyun 	nak_r = RREG32_PCIE(smnPCIE_RX_NUM_NAK);
993*4882a593Smuzhiyun 	nak_g = RREG32_PCIE(smnPCIE_RX_NUM_NAK_GENERATED);
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	/* Add the total number of NAKs, i.e the number of replays */
996*4882a593Smuzhiyun 	return (nak_r + nak_g);
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun 
soc15_pre_asic_init(struct amdgpu_device * adev)999*4882a593Smuzhiyun static void soc15_pre_asic_init(struct amdgpu_device *adev)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun 	gmc_v9_0_restore_registers(adev);
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun static const struct amdgpu_asic_funcs soc15_asic_funcs =
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun 	.read_disabled_bios = &soc15_read_disabled_bios,
1007*4882a593Smuzhiyun 	.read_bios_from_rom = &soc15_read_bios_from_rom,
1008*4882a593Smuzhiyun 	.read_register = &soc15_read_register,
1009*4882a593Smuzhiyun 	.reset = &soc15_asic_reset,
1010*4882a593Smuzhiyun 	.reset_method = &soc15_asic_reset_method,
1011*4882a593Smuzhiyun 	.set_vga_state = &soc15_vga_set_state,
1012*4882a593Smuzhiyun 	.get_xclk = &soc15_get_xclk,
1013*4882a593Smuzhiyun 	.set_uvd_clocks = &soc15_set_uvd_clocks,
1014*4882a593Smuzhiyun 	.set_vce_clocks = &soc15_set_vce_clocks,
1015*4882a593Smuzhiyun 	.get_config_memsize = &soc15_get_config_memsize,
1016*4882a593Smuzhiyun 	.flush_hdp = &soc15_flush_hdp,
1017*4882a593Smuzhiyun 	.invalidate_hdp = &soc15_invalidate_hdp,
1018*4882a593Smuzhiyun 	.need_full_reset = &soc15_need_full_reset,
1019*4882a593Smuzhiyun 	.init_doorbell_index = &vega10_doorbell_index_init,
1020*4882a593Smuzhiyun 	.get_pcie_usage = &soc15_get_pcie_usage,
1021*4882a593Smuzhiyun 	.need_reset_on_init = &soc15_need_reset_on_init,
1022*4882a593Smuzhiyun 	.get_pcie_replay_count = &soc15_get_pcie_replay_count,
1023*4882a593Smuzhiyun 	.supports_baco = &soc15_supports_baco,
1024*4882a593Smuzhiyun 	.pre_asic_init = &soc15_pre_asic_init,
1025*4882a593Smuzhiyun };
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun static const struct amdgpu_asic_funcs vega20_asic_funcs =
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun 	.read_disabled_bios = &soc15_read_disabled_bios,
1030*4882a593Smuzhiyun 	.read_bios_from_rom = &soc15_read_bios_from_rom,
1031*4882a593Smuzhiyun 	.read_register = &soc15_read_register,
1032*4882a593Smuzhiyun 	.reset = &soc15_asic_reset,
1033*4882a593Smuzhiyun 	.reset_method = &soc15_asic_reset_method,
1034*4882a593Smuzhiyun 	.set_vga_state = &soc15_vga_set_state,
1035*4882a593Smuzhiyun 	.get_xclk = &soc15_get_xclk,
1036*4882a593Smuzhiyun 	.set_uvd_clocks = &soc15_set_uvd_clocks,
1037*4882a593Smuzhiyun 	.set_vce_clocks = &soc15_set_vce_clocks,
1038*4882a593Smuzhiyun 	.get_config_memsize = &soc15_get_config_memsize,
1039*4882a593Smuzhiyun 	.flush_hdp = &soc15_flush_hdp,
1040*4882a593Smuzhiyun 	.invalidate_hdp = &soc15_invalidate_hdp,
1041*4882a593Smuzhiyun 	.reset_hdp_ras_error_count = &vega20_reset_hdp_ras_error_count,
1042*4882a593Smuzhiyun 	.need_full_reset = &soc15_need_full_reset,
1043*4882a593Smuzhiyun 	.init_doorbell_index = &vega20_doorbell_index_init,
1044*4882a593Smuzhiyun 	.get_pcie_usage = &vega20_get_pcie_usage,
1045*4882a593Smuzhiyun 	.need_reset_on_init = &soc15_need_reset_on_init,
1046*4882a593Smuzhiyun 	.get_pcie_replay_count = &soc15_get_pcie_replay_count,
1047*4882a593Smuzhiyun 	.supports_baco = &soc15_supports_baco,
1048*4882a593Smuzhiyun 	.pre_asic_init = &soc15_pre_asic_init,
1049*4882a593Smuzhiyun };
1050*4882a593Smuzhiyun 
soc15_common_early_init(void * handle)1051*4882a593Smuzhiyun static int soc15_common_early_init(void *handle)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun #define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE)
1054*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET;
1057*4882a593Smuzhiyun 	adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET;
1058*4882a593Smuzhiyun 	adev->smc_rreg = NULL;
1059*4882a593Smuzhiyun 	adev->smc_wreg = NULL;
1060*4882a593Smuzhiyun 	adev->pcie_rreg = &soc15_pcie_rreg;
1061*4882a593Smuzhiyun 	adev->pcie_wreg = &soc15_pcie_wreg;
1062*4882a593Smuzhiyun 	adev->pcie_rreg64 = &soc15_pcie_rreg64;
1063*4882a593Smuzhiyun 	adev->pcie_wreg64 = &soc15_pcie_wreg64;
1064*4882a593Smuzhiyun 	adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
1065*4882a593Smuzhiyun 	adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
1066*4882a593Smuzhiyun 	adev->didt_rreg = &soc15_didt_rreg;
1067*4882a593Smuzhiyun 	adev->didt_wreg = &soc15_didt_wreg;
1068*4882a593Smuzhiyun 	adev->gc_cac_rreg = &soc15_gc_cac_rreg;
1069*4882a593Smuzhiyun 	adev->gc_cac_wreg = &soc15_gc_cac_wreg;
1070*4882a593Smuzhiyun 	adev->se_cac_rreg = &soc15_se_cac_rreg;
1071*4882a593Smuzhiyun 	adev->se_cac_wreg = &soc15_se_cac_wreg;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	adev->external_rev_id = 0xFF;
1075*4882a593Smuzhiyun 	switch (adev->asic_type) {
1076*4882a593Smuzhiyun 	case CHIP_VEGA10:
1077*4882a593Smuzhiyun 		adev->asic_funcs = &soc15_asic_funcs;
1078*4882a593Smuzhiyun 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1079*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_MGLS |
1080*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_RLC_LS |
1081*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_CP_LS |
1082*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_3D_CGCG |
1083*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_3D_CGLS |
1084*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_CGCG |
1085*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_CGLS |
1086*4882a593Smuzhiyun 			AMD_CG_SUPPORT_BIF_MGCG |
1087*4882a593Smuzhiyun 			AMD_CG_SUPPORT_BIF_LS |
1088*4882a593Smuzhiyun 			AMD_CG_SUPPORT_HDP_LS |
1089*4882a593Smuzhiyun 			AMD_CG_SUPPORT_DRM_MGCG |
1090*4882a593Smuzhiyun 			AMD_CG_SUPPORT_DRM_LS |
1091*4882a593Smuzhiyun 			AMD_CG_SUPPORT_ROM_MGCG |
1092*4882a593Smuzhiyun 			AMD_CG_SUPPORT_DF_MGCG |
1093*4882a593Smuzhiyun 			AMD_CG_SUPPORT_SDMA_MGCG |
1094*4882a593Smuzhiyun 			AMD_CG_SUPPORT_SDMA_LS |
1095*4882a593Smuzhiyun 			AMD_CG_SUPPORT_MC_MGCG |
1096*4882a593Smuzhiyun 			AMD_CG_SUPPORT_MC_LS;
1097*4882a593Smuzhiyun 		adev->pg_flags = 0;
1098*4882a593Smuzhiyun 		adev->external_rev_id = 0x1;
1099*4882a593Smuzhiyun 		break;
1100*4882a593Smuzhiyun 	case CHIP_VEGA12:
1101*4882a593Smuzhiyun 		adev->asic_funcs = &soc15_asic_funcs;
1102*4882a593Smuzhiyun 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1103*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_MGLS |
1104*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_CGCG |
1105*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_CGLS |
1106*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_3D_CGCG |
1107*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_3D_CGLS |
1108*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_CP_LS |
1109*4882a593Smuzhiyun 			AMD_CG_SUPPORT_MC_LS |
1110*4882a593Smuzhiyun 			AMD_CG_SUPPORT_MC_MGCG |
1111*4882a593Smuzhiyun 			AMD_CG_SUPPORT_SDMA_MGCG |
1112*4882a593Smuzhiyun 			AMD_CG_SUPPORT_SDMA_LS |
1113*4882a593Smuzhiyun 			AMD_CG_SUPPORT_BIF_MGCG |
1114*4882a593Smuzhiyun 			AMD_CG_SUPPORT_BIF_LS |
1115*4882a593Smuzhiyun 			AMD_CG_SUPPORT_HDP_MGCG |
1116*4882a593Smuzhiyun 			AMD_CG_SUPPORT_HDP_LS |
1117*4882a593Smuzhiyun 			AMD_CG_SUPPORT_ROM_MGCG |
1118*4882a593Smuzhiyun 			AMD_CG_SUPPORT_VCE_MGCG |
1119*4882a593Smuzhiyun 			AMD_CG_SUPPORT_UVD_MGCG;
1120*4882a593Smuzhiyun 		adev->pg_flags = 0;
1121*4882a593Smuzhiyun 		adev->external_rev_id = adev->rev_id + 0x14;
1122*4882a593Smuzhiyun 		break;
1123*4882a593Smuzhiyun 	case CHIP_VEGA20:
1124*4882a593Smuzhiyun 		adev->asic_funcs = &vega20_asic_funcs;
1125*4882a593Smuzhiyun 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1126*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_MGLS |
1127*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_CGCG |
1128*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_CGLS |
1129*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_3D_CGCG |
1130*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_3D_CGLS |
1131*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_CP_LS |
1132*4882a593Smuzhiyun 			AMD_CG_SUPPORT_MC_LS |
1133*4882a593Smuzhiyun 			AMD_CG_SUPPORT_MC_MGCG |
1134*4882a593Smuzhiyun 			AMD_CG_SUPPORT_SDMA_MGCG |
1135*4882a593Smuzhiyun 			AMD_CG_SUPPORT_SDMA_LS |
1136*4882a593Smuzhiyun 			AMD_CG_SUPPORT_BIF_MGCG |
1137*4882a593Smuzhiyun 			AMD_CG_SUPPORT_BIF_LS |
1138*4882a593Smuzhiyun 			AMD_CG_SUPPORT_HDP_MGCG |
1139*4882a593Smuzhiyun 			AMD_CG_SUPPORT_HDP_LS |
1140*4882a593Smuzhiyun 			AMD_CG_SUPPORT_ROM_MGCG |
1141*4882a593Smuzhiyun 			AMD_CG_SUPPORT_VCE_MGCG |
1142*4882a593Smuzhiyun 			AMD_CG_SUPPORT_UVD_MGCG;
1143*4882a593Smuzhiyun 		adev->pg_flags = 0;
1144*4882a593Smuzhiyun 		adev->external_rev_id = adev->rev_id + 0x28;
1145*4882a593Smuzhiyun 		break;
1146*4882a593Smuzhiyun 	case CHIP_RAVEN:
1147*4882a593Smuzhiyun 		adev->asic_funcs = &soc15_asic_funcs;
1148*4882a593Smuzhiyun 		if (adev->pdev->device == 0x15dd)
1149*4882a593Smuzhiyun 			adev->apu_flags |= AMD_APU_IS_RAVEN;
1150*4882a593Smuzhiyun 		if (adev->pdev->device == 0x15d8)
1151*4882a593Smuzhiyun 			adev->apu_flags |= AMD_APU_IS_PICASSO;
1152*4882a593Smuzhiyun 		if (adev->rev_id >= 0x8)
1153*4882a593Smuzhiyun 			adev->apu_flags |= AMD_APU_IS_RAVEN2;
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 		if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1156*4882a593Smuzhiyun 			adev->external_rev_id = adev->rev_id + 0x79;
1157*4882a593Smuzhiyun 		else if (adev->apu_flags & AMD_APU_IS_PICASSO)
1158*4882a593Smuzhiyun 			adev->external_rev_id = adev->rev_id + 0x41;
1159*4882a593Smuzhiyun 		else if (adev->rev_id == 1)
1160*4882a593Smuzhiyun 			adev->external_rev_id = adev->rev_id + 0x20;
1161*4882a593Smuzhiyun 		else
1162*4882a593Smuzhiyun 			adev->external_rev_id = adev->rev_id + 0x01;
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 		if (adev->apu_flags & AMD_APU_IS_RAVEN2) {
1165*4882a593Smuzhiyun 			adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1166*4882a593Smuzhiyun 				AMD_CG_SUPPORT_GFX_MGLS |
1167*4882a593Smuzhiyun 				AMD_CG_SUPPORT_GFX_CP_LS |
1168*4882a593Smuzhiyun 				AMD_CG_SUPPORT_GFX_3D_CGCG |
1169*4882a593Smuzhiyun 				AMD_CG_SUPPORT_GFX_3D_CGLS |
1170*4882a593Smuzhiyun 				AMD_CG_SUPPORT_GFX_CGCG |
1171*4882a593Smuzhiyun 				AMD_CG_SUPPORT_GFX_CGLS |
1172*4882a593Smuzhiyun 				AMD_CG_SUPPORT_BIF_LS |
1173*4882a593Smuzhiyun 				AMD_CG_SUPPORT_HDP_LS |
1174*4882a593Smuzhiyun 				AMD_CG_SUPPORT_ROM_MGCG |
1175*4882a593Smuzhiyun 				AMD_CG_SUPPORT_MC_MGCG |
1176*4882a593Smuzhiyun 				AMD_CG_SUPPORT_MC_LS |
1177*4882a593Smuzhiyun 				AMD_CG_SUPPORT_SDMA_MGCG |
1178*4882a593Smuzhiyun 				AMD_CG_SUPPORT_SDMA_LS |
1179*4882a593Smuzhiyun 				AMD_CG_SUPPORT_VCN_MGCG;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 			adev->pg_flags = AMD_PG_SUPPORT_SDMA | AMD_PG_SUPPORT_VCN;
1182*4882a593Smuzhiyun 		} else if (adev->apu_flags & AMD_APU_IS_PICASSO) {
1183*4882a593Smuzhiyun 			adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1184*4882a593Smuzhiyun 				AMD_CG_SUPPORT_GFX_MGLS |
1185*4882a593Smuzhiyun 				AMD_CG_SUPPORT_GFX_CP_LS |
1186*4882a593Smuzhiyun 				AMD_CG_SUPPORT_GFX_3D_CGLS |
1187*4882a593Smuzhiyun 				AMD_CG_SUPPORT_GFX_CGCG |
1188*4882a593Smuzhiyun 				AMD_CG_SUPPORT_GFX_CGLS |
1189*4882a593Smuzhiyun 				AMD_CG_SUPPORT_BIF_LS |
1190*4882a593Smuzhiyun 				AMD_CG_SUPPORT_HDP_LS |
1191*4882a593Smuzhiyun 				AMD_CG_SUPPORT_ROM_MGCG |
1192*4882a593Smuzhiyun 				AMD_CG_SUPPORT_MC_MGCG |
1193*4882a593Smuzhiyun 				AMD_CG_SUPPORT_MC_LS |
1194*4882a593Smuzhiyun 				AMD_CG_SUPPORT_SDMA_MGCG |
1195*4882a593Smuzhiyun 				AMD_CG_SUPPORT_SDMA_LS;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 			/*
1198*4882a593Smuzhiyun 			 * MMHUB PG needs to be disabled for Picasso for
1199*4882a593Smuzhiyun 			 * stability reasons.
1200*4882a593Smuzhiyun 			 */
1201*4882a593Smuzhiyun 			adev->pg_flags = AMD_PG_SUPPORT_SDMA |
1202*4882a593Smuzhiyun 				AMD_PG_SUPPORT_VCN;
1203*4882a593Smuzhiyun 		} else {
1204*4882a593Smuzhiyun 			adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1205*4882a593Smuzhiyun 				AMD_CG_SUPPORT_GFX_MGLS |
1206*4882a593Smuzhiyun 				AMD_CG_SUPPORT_GFX_RLC_LS |
1207*4882a593Smuzhiyun 				AMD_CG_SUPPORT_GFX_CP_LS |
1208*4882a593Smuzhiyun 				AMD_CG_SUPPORT_GFX_3D_CGLS |
1209*4882a593Smuzhiyun 				AMD_CG_SUPPORT_GFX_CGCG |
1210*4882a593Smuzhiyun 				AMD_CG_SUPPORT_GFX_CGLS |
1211*4882a593Smuzhiyun 				AMD_CG_SUPPORT_BIF_MGCG |
1212*4882a593Smuzhiyun 				AMD_CG_SUPPORT_BIF_LS |
1213*4882a593Smuzhiyun 				AMD_CG_SUPPORT_HDP_MGCG |
1214*4882a593Smuzhiyun 				AMD_CG_SUPPORT_HDP_LS |
1215*4882a593Smuzhiyun 				AMD_CG_SUPPORT_DRM_MGCG |
1216*4882a593Smuzhiyun 				AMD_CG_SUPPORT_DRM_LS |
1217*4882a593Smuzhiyun 				AMD_CG_SUPPORT_ROM_MGCG |
1218*4882a593Smuzhiyun 				AMD_CG_SUPPORT_MC_MGCG |
1219*4882a593Smuzhiyun 				AMD_CG_SUPPORT_MC_LS |
1220*4882a593Smuzhiyun 				AMD_CG_SUPPORT_SDMA_MGCG |
1221*4882a593Smuzhiyun 				AMD_CG_SUPPORT_SDMA_LS |
1222*4882a593Smuzhiyun 				AMD_CG_SUPPORT_VCN_MGCG;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 			adev->pg_flags = AMD_PG_SUPPORT_SDMA | AMD_PG_SUPPORT_VCN;
1225*4882a593Smuzhiyun 		}
1226*4882a593Smuzhiyun 		break;
1227*4882a593Smuzhiyun 	case CHIP_ARCTURUS:
1228*4882a593Smuzhiyun 		adev->asic_funcs = &vega20_asic_funcs;
1229*4882a593Smuzhiyun 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1230*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_MGLS |
1231*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_CGCG |
1232*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_CGLS |
1233*4882a593Smuzhiyun 			AMD_CG_SUPPORT_GFX_CP_LS |
1234*4882a593Smuzhiyun 			AMD_CG_SUPPORT_HDP_MGCG |
1235*4882a593Smuzhiyun 			AMD_CG_SUPPORT_HDP_LS |
1236*4882a593Smuzhiyun 			AMD_CG_SUPPORT_SDMA_MGCG |
1237*4882a593Smuzhiyun 			AMD_CG_SUPPORT_SDMA_LS |
1238*4882a593Smuzhiyun 			AMD_CG_SUPPORT_MC_MGCG |
1239*4882a593Smuzhiyun 			AMD_CG_SUPPORT_MC_LS |
1240*4882a593Smuzhiyun 			AMD_CG_SUPPORT_IH_CG |
1241*4882a593Smuzhiyun 			AMD_CG_SUPPORT_VCN_MGCG |
1242*4882a593Smuzhiyun 			AMD_CG_SUPPORT_JPEG_MGCG;
1243*4882a593Smuzhiyun 		adev->pg_flags = AMD_PG_SUPPORT_VCN | AMD_PG_SUPPORT_VCN_DPG;
1244*4882a593Smuzhiyun 		adev->external_rev_id = adev->rev_id + 0x32;
1245*4882a593Smuzhiyun 		break;
1246*4882a593Smuzhiyun 	case CHIP_RENOIR:
1247*4882a593Smuzhiyun 		adev->asic_funcs = &soc15_asic_funcs;
1248*4882a593Smuzhiyun 		if ((adev->pdev->device == 0x1636) ||
1249*4882a593Smuzhiyun 		    (adev->pdev->device == 0x164c))
1250*4882a593Smuzhiyun 			adev->apu_flags |= AMD_APU_IS_RENOIR;
1251*4882a593Smuzhiyun 		else
1252*4882a593Smuzhiyun 			adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 		if (adev->apu_flags & AMD_APU_IS_RENOIR)
1255*4882a593Smuzhiyun 			adev->external_rev_id = adev->rev_id + 0x91;
1256*4882a593Smuzhiyun 		else
1257*4882a593Smuzhiyun 			adev->external_rev_id = adev->rev_id + 0xa1;
1258*4882a593Smuzhiyun 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1259*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_GFX_MGLS |
1260*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_GFX_3D_CGCG |
1261*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_GFX_3D_CGLS |
1262*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_GFX_CGCG |
1263*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_GFX_CGLS |
1264*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_GFX_CP_LS |
1265*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_MC_MGCG |
1266*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_MC_LS |
1267*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_SDMA_MGCG |
1268*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_SDMA_LS |
1269*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_BIF_LS |
1270*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_HDP_LS |
1271*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_ROM_MGCG |
1272*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_VCN_MGCG |
1273*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_JPEG_MGCG |
1274*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_IH_CG |
1275*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_ATHUB_LS |
1276*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_ATHUB_MGCG |
1277*4882a593Smuzhiyun 				 AMD_CG_SUPPORT_DF_MGCG;
1278*4882a593Smuzhiyun 		adev->pg_flags = AMD_PG_SUPPORT_SDMA |
1279*4882a593Smuzhiyun 				 AMD_PG_SUPPORT_VCN |
1280*4882a593Smuzhiyun 				 AMD_PG_SUPPORT_JPEG |
1281*4882a593Smuzhiyun 				 AMD_PG_SUPPORT_VCN_DPG;
1282*4882a593Smuzhiyun 		break;
1283*4882a593Smuzhiyun 	default:
1284*4882a593Smuzhiyun 		/* FIXME: not supported yet */
1285*4882a593Smuzhiyun 		return -EINVAL;
1286*4882a593Smuzhiyun 	}
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	if (amdgpu_sriov_vf(adev)) {
1289*4882a593Smuzhiyun 		amdgpu_virt_init_setting(adev);
1290*4882a593Smuzhiyun 		xgpu_ai_mailbox_set_irq_funcs(adev);
1291*4882a593Smuzhiyun 	}
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	return 0;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun 
soc15_common_late_init(void * handle)1296*4882a593Smuzhiyun static int soc15_common_late_init(void *handle)
1297*4882a593Smuzhiyun {
1298*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1299*4882a593Smuzhiyun 	int r = 0;
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	if (amdgpu_sriov_vf(adev))
1302*4882a593Smuzhiyun 		xgpu_ai_mailbox_get_irq(adev);
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 	if (adev->asic_funcs &&
1305*4882a593Smuzhiyun 	    adev->asic_funcs->reset_hdp_ras_error_count)
1306*4882a593Smuzhiyun 		adev->asic_funcs->reset_hdp_ras_error_count(adev);
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	if (adev->nbio.funcs->ras_late_init)
1309*4882a593Smuzhiyun 		r = adev->nbio.funcs->ras_late_init(adev);
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	return r;
1312*4882a593Smuzhiyun }
1313*4882a593Smuzhiyun 
soc15_common_sw_init(void * handle)1314*4882a593Smuzhiyun static int soc15_common_sw_init(void *handle)
1315*4882a593Smuzhiyun {
1316*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	if (amdgpu_sriov_vf(adev))
1319*4882a593Smuzhiyun 		xgpu_ai_mailbox_add_irq_id(adev);
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	adev->df.funcs->sw_init(adev);
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	return 0;
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun 
soc15_common_sw_fini(void * handle)1326*4882a593Smuzhiyun static int soc15_common_sw_fini(void *handle)
1327*4882a593Smuzhiyun {
1328*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	amdgpu_nbio_ras_fini(adev);
1331*4882a593Smuzhiyun 	adev->df.funcs->sw_fini(adev);
1332*4882a593Smuzhiyun 	return 0;
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun 
soc15_doorbell_range_init(struct amdgpu_device * adev)1335*4882a593Smuzhiyun static void soc15_doorbell_range_init(struct amdgpu_device *adev)
1336*4882a593Smuzhiyun {
1337*4882a593Smuzhiyun 	int i;
1338*4882a593Smuzhiyun 	struct amdgpu_ring *ring;
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	/* sdma/ih doorbell range are programed by hypervisor */
1341*4882a593Smuzhiyun 	if (!amdgpu_sriov_vf(adev)) {
1342*4882a593Smuzhiyun 		for (i = 0; i < adev->sdma.num_instances; i++) {
1343*4882a593Smuzhiyun 			ring = &adev->sdma.instance[i].ring;
1344*4882a593Smuzhiyun 			adev->nbio.funcs->sdma_doorbell_range(adev, i,
1345*4882a593Smuzhiyun 				ring->use_doorbell, ring->doorbell_index,
1346*4882a593Smuzhiyun 				adev->doorbell_index.sdma_doorbell_range);
1347*4882a593Smuzhiyun 		}
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 		adev->nbio.funcs->ih_doorbell_range(adev, adev->irq.ih.use_doorbell,
1350*4882a593Smuzhiyun 						adev->irq.ih.doorbell_index);
1351*4882a593Smuzhiyun 	}
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun 
soc15_common_hw_init(void * handle)1354*4882a593Smuzhiyun static int soc15_common_hw_init(void *handle)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	/* enable pcie gen2/3 link */
1359*4882a593Smuzhiyun 	soc15_pcie_gen3_enable(adev);
1360*4882a593Smuzhiyun 	/* enable aspm */
1361*4882a593Smuzhiyun 	soc15_program_aspm(adev);
1362*4882a593Smuzhiyun 	/* setup nbio registers */
1363*4882a593Smuzhiyun 	adev->nbio.funcs->init_registers(adev);
1364*4882a593Smuzhiyun 	/* remap HDP registers to a hole in mmio space,
1365*4882a593Smuzhiyun 	 * for the purpose of expose those registers
1366*4882a593Smuzhiyun 	 * to process space
1367*4882a593Smuzhiyun 	 */
1368*4882a593Smuzhiyun 	if (adev->nbio.funcs->remap_hdp_registers)
1369*4882a593Smuzhiyun 		adev->nbio.funcs->remap_hdp_registers(adev);
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	/* enable the doorbell aperture */
1372*4882a593Smuzhiyun 	soc15_enable_doorbell_aperture(adev, true);
1373*4882a593Smuzhiyun 	/* HW doorbell routing policy: doorbell writing not
1374*4882a593Smuzhiyun 	 * in SDMA/IH/MM/ACV range will be routed to CP. So
1375*4882a593Smuzhiyun 	 * we need to init SDMA/IH/MM/ACV doorbell range prior
1376*4882a593Smuzhiyun 	 * to CP ip block init and ring test.
1377*4882a593Smuzhiyun 	 */
1378*4882a593Smuzhiyun 	soc15_doorbell_range_init(adev);
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	return 0;
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun 
soc15_common_hw_fini(void * handle)1383*4882a593Smuzhiyun static int soc15_common_hw_fini(void *handle)
1384*4882a593Smuzhiyun {
1385*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	/* disable the doorbell aperture */
1388*4882a593Smuzhiyun 	soc15_enable_doorbell_aperture(adev, false);
1389*4882a593Smuzhiyun 	if (amdgpu_sriov_vf(adev))
1390*4882a593Smuzhiyun 		xgpu_ai_mailbox_put_irq(adev);
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	if (adev->nbio.ras_if &&
1393*4882a593Smuzhiyun 	    amdgpu_ras_is_supported(adev, adev->nbio.ras_if->block)) {
1394*4882a593Smuzhiyun 		if (adev->nbio.funcs->init_ras_controller_interrupt)
1395*4882a593Smuzhiyun 			amdgpu_irq_put(adev, &adev->nbio.ras_controller_irq, 0);
1396*4882a593Smuzhiyun 		if (adev->nbio.funcs->init_ras_err_event_athub_interrupt)
1397*4882a593Smuzhiyun 			amdgpu_irq_put(adev, &adev->nbio.ras_err_event_athub_irq, 0);
1398*4882a593Smuzhiyun 	}
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	return 0;
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun 
soc15_common_suspend(void * handle)1403*4882a593Smuzhiyun static int soc15_common_suspend(void *handle)
1404*4882a593Smuzhiyun {
1405*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	return soc15_common_hw_fini(adev);
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun 
soc15_common_resume(void * handle)1410*4882a593Smuzhiyun static int soc15_common_resume(void *handle)
1411*4882a593Smuzhiyun {
1412*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	return soc15_common_hw_init(adev);
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun 
soc15_common_is_idle(void * handle)1417*4882a593Smuzhiyun static bool soc15_common_is_idle(void *handle)
1418*4882a593Smuzhiyun {
1419*4882a593Smuzhiyun 	return true;
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun 
soc15_common_wait_for_idle(void * handle)1422*4882a593Smuzhiyun static int soc15_common_wait_for_idle(void *handle)
1423*4882a593Smuzhiyun {
1424*4882a593Smuzhiyun 	return 0;
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun 
soc15_common_soft_reset(void * handle)1427*4882a593Smuzhiyun static int soc15_common_soft_reset(void *handle)
1428*4882a593Smuzhiyun {
1429*4882a593Smuzhiyun 	return 0;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun 
soc15_update_hdp_light_sleep(struct amdgpu_device * adev,bool enable)1432*4882a593Smuzhiyun static void soc15_update_hdp_light_sleep(struct amdgpu_device *adev, bool enable)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun 	uint32_t def, data;
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	if (adev->asic_type == CHIP_VEGA20 ||
1437*4882a593Smuzhiyun 		adev->asic_type == CHIP_ARCTURUS ||
1438*4882a593Smuzhiyun 		adev->asic_type == CHIP_RENOIR) {
1439*4882a593Smuzhiyun 		def = data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_CTRL));
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 		if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
1442*4882a593Smuzhiyun 			data |= HDP_MEM_POWER_CTRL__IPH_MEM_POWER_CTRL_EN_MASK |
1443*4882a593Smuzhiyun 				HDP_MEM_POWER_CTRL__IPH_MEM_POWER_LS_EN_MASK |
1444*4882a593Smuzhiyun 				HDP_MEM_POWER_CTRL__RC_MEM_POWER_CTRL_EN_MASK |
1445*4882a593Smuzhiyun 				HDP_MEM_POWER_CTRL__RC_MEM_POWER_LS_EN_MASK;
1446*4882a593Smuzhiyun 		else
1447*4882a593Smuzhiyun 			data &= ~(HDP_MEM_POWER_CTRL__IPH_MEM_POWER_CTRL_EN_MASK |
1448*4882a593Smuzhiyun 				HDP_MEM_POWER_CTRL__IPH_MEM_POWER_LS_EN_MASK |
1449*4882a593Smuzhiyun 				HDP_MEM_POWER_CTRL__RC_MEM_POWER_CTRL_EN_MASK |
1450*4882a593Smuzhiyun 				HDP_MEM_POWER_CTRL__RC_MEM_POWER_LS_EN_MASK);
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 		if (def != data)
1453*4882a593Smuzhiyun 			WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_CTRL), data);
1454*4882a593Smuzhiyun 	} else {
1455*4882a593Smuzhiyun 		def = data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 		if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
1458*4882a593Smuzhiyun 			data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
1459*4882a593Smuzhiyun 		else
1460*4882a593Smuzhiyun 			data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 		if (def != data)
1463*4882a593Smuzhiyun 			WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS), data);
1464*4882a593Smuzhiyun 	}
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun 
soc15_update_drm_clock_gating(struct amdgpu_device * adev,bool enable)1467*4882a593Smuzhiyun static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun 	uint32_t def, data;
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
1474*4882a593Smuzhiyun 		data &= ~(0x01000000 |
1475*4882a593Smuzhiyun 			  0x02000000 |
1476*4882a593Smuzhiyun 			  0x04000000 |
1477*4882a593Smuzhiyun 			  0x08000000 |
1478*4882a593Smuzhiyun 			  0x10000000 |
1479*4882a593Smuzhiyun 			  0x20000000 |
1480*4882a593Smuzhiyun 			  0x40000000 |
1481*4882a593Smuzhiyun 			  0x80000000);
1482*4882a593Smuzhiyun 	else
1483*4882a593Smuzhiyun 		data |= (0x01000000 |
1484*4882a593Smuzhiyun 			 0x02000000 |
1485*4882a593Smuzhiyun 			 0x04000000 |
1486*4882a593Smuzhiyun 			 0x08000000 |
1487*4882a593Smuzhiyun 			 0x10000000 |
1488*4882a593Smuzhiyun 			 0x20000000 |
1489*4882a593Smuzhiyun 			 0x40000000 |
1490*4882a593Smuzhiyun 			 0x80000000);
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	if (def != data)
1493*4882a593Smuzhiyun 		WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun 
soc15_update_drm_light_sleep(struct amdgpu_device * adev,bool enable)1496*4882a593Smuzhiyun static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
1497*4882a593Smuzhiyun {
1498*4882a593Smuzhiyun 	uint32_t def, data;
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
1503*4882a593Smuzhiyun 		data |= 1;
1504*4882a593Smuzhiyun 	else
1505*4882a593Smuzhiyun 		data &= ~1;
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	if (def != data)
1508*4882a593Smuzhiyun 		WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun 
soc15_update_rom_medium_grain_clock_gating(struct amdgpu_device * adev,bool enable)1511*4882a593Smuzhiyun static void soc15_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
1512*4882a593Smuzhiyun 						       bool enable)
1513*4882a593Smuzhiyun {
1514*4882a593Smuzhiyun 	uint32_t def, data;
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	def = data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
1519*4882a593Smuzhiyun 		data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
1520*4882a593Smuzhiyun 			CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
1521*4882a593Smuzhiyun 	else
1522*4882a593Smuzhiyun 		data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
1523*4882a593Smuzhiyun 			CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	if (def != data)
1526*4882a593Smuzhiyun 		WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0), data);
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun 
soc15_common_set_clockgating_state(void * handle,enum amd_clockgating_state state)1529*4882a593Smuzhiyun static int soc15_common_set_clockgating_state(void *handle,
1530*4882a593Smuzhiyun 					    enum amd_clockgating_state state)
1531*4882a593Smuzhiyun {
1532*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	if (amdgpu_sriov_vf(adev))
1535*4882a593Smuzhiyun 		return 0;
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	switch (adev->asic_type) {
1538*4882a593Smuzhiyun 	case CHIP_VEGA10:
1539*4882a593Smuzhiyun 	case CHIP_VEGA12:
1540*4882a593Smuzhiyun 	case CHIP_VEGA20:
1541*4882a593Smuzhiyun 		adev->nbio.funcs->update_medium_grain_clock_gating(adev,
1542*4882a593Smuzhiyun 				state == AMD_CG_STATE_GATE);
1543*4882a593Smuzhiyun 		adev->nbio.funcs->update_medium_grain_light_sleep(adev,
1544*4882a593Smuzhiyun 				state == AMD_CG_STATE_GATE);
1545*4882a593Smuzhiyun 		soc15_update_hdp_light_sleep(adev,
1546*4882a593Smuzhiyun 				state == AMD_CG_STATE_GATE);
1547*4882a593Smuzhiyun 		soc15_update_drm_clock_gating(adev,
1548*4882a593Smuzhiyun 				state == AMD_CG_STATE_GATE);
1549*4882a593Smuzhiyun 		soc15_update_drm_light_sleep(adev,
1550*4882a593Smuzhiyun 				state == AMD_CG_STATE_GATE);
1551*4882a593Smuzhiyun 		soc15_update_rom_medium_grain_clock_gating(adev,
1552*4882a593Smuzhiyun 				state == AMD_CG_STATE_GATE);
1553*4882a593Smuzhiyun 		adev->df.funcs->update_medium_grain_clock_gating(adev,
1554*4882a593Smuzhiyun 				state == AMD_CG_STATE_GATE);
1555*4882a593Smuzhiyun 		break;
1556*4882a593Smuzhiyun 	case CHIP_RAVEN:
1557*4882a593Smuzhiyun 	case CHIP_RENOIR:
1558*4882a593Smuzhiyun 		adev->nbio.funcs->update_medium_grain_clock_gating(adev,
1559*4882a593Smuzhiyun 				state == AMD_CG_STATE_GATE);
1560*4882a593Smuzhiyun 		adev->nbio.funcs->update_medium_grain_light_sleep(adev,
1561*4882a593Smuzhiyun 				state == AMD_CG_STATE_GATE);
1562*4882a593Smuzhiyun 		soc15_update_hdp_light_sleep(adev,
1563*4882a593Smuzhiyun 				state == AMD_CG_STATE_GATE);
1564*4882a593Smuzhiyun 		soc15_update_drm_clock_gating(adev,
1565*4882a593Smuzhiyun 				state == AMD_CG_STATE_GATE);
1566*4882a593Smuzhiyun 		soc15_update_drm_light_sleep(adev,
1567*4882a593Smuzhiyun 				state == AMD_CG_STATE_GATE);
1568*4882a593Smuzhiyun 		soc15_update_rom_medium_grain_clock_gating(adev,
1569*4882a593Smuzhiyun 				state == AMD_CG_STATE_GATE);
1570*4882a593Smuzhiyun 		break;
1571*4882a593Smuzhiyun 	case CHIP_ARCTURUS:
1572*4882a593Smuzhiyun 		soc15_update_hdp_light_sleep(adev,
1573*4882a593Smuzhiyun 				state == AMD_CG_STATE_GATE);
1574*4882a593Smuzhiyun 		break;
1575*4882a593Smuzhiyun 	default:
1576*4882a593Smuzhiyun 		break;
1577*4882a593Smuzhiyun 	}
1578*4882a593Smuzhiyun 	return 0;
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun 
soc15_common_get_clockgating_state(void * handle,u32 * flags)1581*4882a593Smuzhiyun static void soc15_common_get_clockgating_state(void *handle, u32 *flags)
1582*4882a593Smuzhiyun {
1583*4882a593Smuzhiyun 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1584*4882a593Smuzhiyun 	int data;
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 	if (amdgpu_sriov_vf(adev))
1587*4882a593Smuzhiyun 		*flags = 0;
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	adev->nbio.funcs->get_clockgating_state(adev, flags);
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 	/* AMD_CG_SUPPORT_HDP_LS */
1592*4882a593Smuzhiyun 	data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
1593*4882a593Smuzhiyun 	if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
1594*4882a593Smuzhiyun 		*flags |= AMD_CG_SUPPORT_HDP_LS;
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	/* AMD_CG_SUPPORT_DRM_MGCG */
1597*4882a593Smuzhiyun 	data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
1598*4882a593Smuzhiyun 	if (!(data & 0x01000000))
1599*4882a593Smuzhiyun 		*flags |= AMD_CG_SUPPORT_DRM_MGCG;
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 	/* AMD_CG_SUPPORT_DRM_LS */
1602*4882a593Smuzhiyun 	data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
1603*4882a593Smuzhiyun 	if (data & 0x1)
1604*4882a593Smuzhiyun 		*flags |= AMD_CG_SUPPORT_DRM_LS;
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	/* AMD_CG_SUPPORT_ROM_MGCG */
1607*4882a593Smuzhiyun 	data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
1608*4882a593Smuzhiyun 	if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
1609*4882a593Smuzhiyun 		*flags |= AMD_CG_SUPPORT_ROM_MGCG;
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	adev->df.funcs->get_clockgating_state(adev, flags);
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun 
soc15_common_set_powergating_state(void * handle,enum amd_powergating_state state)1614*4882a593Smuzhiyun static int soc15_common_set_powergating_state(void *handle,
1615*4882a593Smuzhiyun 					    enum amd_powergating_state state)
1616*4882a593Smuzhiyun {
1617*4882a593Smuzhiyun 	/* todo */
1618*4882a593Smuzhiyun 	return 0;
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun const struct amd_ip_funcs soc15_common_ip_funcs = {
1622*4882a593Smuzhiyun 	.name = "soc15_common",
1623*4882a593Smuzhiyun 	.early_init = soc15_common_early_init,
1624*4882a593Smuzhiyun 	.late_init = soc15_common_late_init,
1625*4882a593Smuzhiyun 	.sw_init = soc15_common_sw_init,
1626*4882a593Smuzhiyun 	.sw_fini = soc15_common_sw_fini,
1627*4882a593Smuzhiyun 	.hw_init = soc15_common_hw_init,
1628*4882a593Smuzhiyun 	.hw_fini = soc15_common_hw_fini,
1629*4882a593Smuzhiyun 	.suspend = soc15_common_suspend,
1630*4882a593Smuzhiyun 	.resume = soc15_common_resume,
1631*4882a593Smuzhiyun 	.is_idle = soc15_common_is_idle,
1632*4882a593Smuzhiyun 	.wait_for_idle = soc15_common_wait_for_idle,
1633*4882a593Smuzhiyun 	.soft_reset = soc15_common_soft_reset,
1634*4882a593Smuzhiyun 	.set_clockgating_state = soc15_common_set_clockgating_state,
1635*4882a593Smuzhiyun 	.set_powergating_state = soc15_common_set_powergating_state,
1636*4882a593Smuzhiyun 	.get_clockgating_state= soc15_common_get_clockgating_state,
1637*4882a593Smuzhiyun };
1638