1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2011 Advanced Micro Devices, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in 12*4882a593Smuzhiyun * all copies or substantial portions of the Software. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun * Authors: Alex Deucher 23*4882a593Smuzhiyun */ 24*4882a593Smuzhiyun #ifndef SI_H 25*4882a593Smuzhiyun #define SI_H 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define TAHITI_RB_BITMAP_WIDTH_PER_SH 2 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define TAHITI_GB_ADDR_CONFIG_GOLDEN 0x12011003 30*4882a593Smuzhiyun #define VERDE_GB_ADDR_CONFIG_GOLDEN 0x12010002 31*4882a593Smuzhiyun #define HAINAN_GB_ADDR_CONFIG_GOLDEN 0x02010001 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define SI_MAX_SH_GPRS 256 34*4882a593Smuzhiyun #define SI_MAX_TEMP_GPRS 16 35*4882a593Smuzhiyun #define SI_MAX_SH_THREADS 256 36*4882a593Smuzhiyun #define SI_MAX_SH_STACK_ENTRIES 4096 37*4882a593Smuzhiyun #define SI_MAX_FRC_EOV_CNT 16384 38*4882a593Smuzhiyun #define SI_MAX_BACKENDS 8 39*4882a593Smuzhiyun #define SI_MAX_BACKENDS_MASK 0xFF 40*4882a593Smuzhiyun #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F 41*4882a593Smuzhiyun #define SI_MAX_SIMDS 12 42*4882a593Smuzhiyun #define SI_MAX_SIMDS_MASK 0x0FFF 43*4882a593Smuzhiyun #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF 44*4882a593Smuzhiyun #define SI_MAX_PIPES 8 45*4882a593Smuzhiyun #define SI_MAX_PIPES_MASK 0xFF 46*4882a593Smuzhiyun #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F 47*4882a593Smuzhiyun #define SI_MAX_LDS_NUM 0xFFFF 48*4882a593Smuzhiyun #define SI_MAX_TCC 16 49*4882a593Smuzhiyun #define SI_MAX_TCC_MASK 0xFFFF 50*4882a593Smuzhiyun #define SI_MAX_CTLACKS_ASSERTION_WAIT 100 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun /* SMC IND accessor regs */ 53*4882a593Smuzhiyun #define SMC_IND_INDEX_0 0x80 54*4882a593Smuzhiyun #define SMC_IND_DATA_0 0x81 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define SMC_IND_ACCESS_CNTL 0x8A 57*4882a593Smuzhiyun # define AUTO_INCREMENT_IND_0 (1 << 0) 58*4882a593Smuzhiyun #define SMC_MESSAGE_0 0x8B 59*4882a593Smuzhiyun #define SMC_RESP_0 0x8C 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun /* CG IND registers are accessed via SMC indirect space + SMC_CG_IND_START */ 62*4882a593Smuzhiyun #define SMC_CG_IND_START 0xc0030000 63*4882a593Smuzhiyun #define SMC_CG_IND_END 0xc0040000 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #define CG_CGTT_LOCAL_0 0x400 66*4882a593Smuzhiyun #define CG_CGTT_LOCAL_1 0x401 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /* SMC IND registers */ 69*4882a593Smuzhiyun #define SMC_SYSCON_RESET_CNTL 0x80000000 70*4882a593Smuzhiyun # define RST_REG (1 << 0) 71*4882a593Smuzhiyun #define SMC_SYSCON_CLOCK_CNTL_0 0x80000004 72*4882a593Smuzhiyun # define CK_DISABLE (1 << 0) 73*4882a593Smuzhiyun # define CKEN (1 << 24) 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #define VGA_HDP_CONTROL 0xCA 76*4882a593Smuzhiyun #define VGA_MEMORY_DISABLE (1 << 4) 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define DCCG_DISP_SLOW_SELECT_REG 0x13F 79*4882a593Smuzhiyun #define DCCG_DISP1_SLOW_SELECT(x) ((x) << 0) 80*4882a593Smuzhiyun #define DCCG_DISP1_SLOW_SELECT_MASK (7 << 0) 81*4882a593Smuzhiyun #define DCCG_DISP1_SLOW_SELECT_SHIFT 0 82*4882a593Smuzhiyun #define DCCG_DISP2_SLOW_SELECT(x) ((x) << 4) 83*4882a593Smuzhiyun #define DCCG_DISP2_SLOW_SELECT_MASK (7 << 4) 84*4882a593Smuzhiyun #define DCCG_DISP2_SLOW_SELECT_SHIFT 4 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define CG_SPLL_FUNC_CNTL 0x180 87*4882a593Smuzhiyun #define SPLL_RESET (1 << 0) 88*4882a593Smuzhiyun #define SPLL_SLEEP (1 << 1) 89*4882a593Smuzhiyun #define SPLL_BYPASS_EN (1 << 3) 90*4882a593Smuzhiyun #define SPLL_REF_DIV(x) ((x) << 4) 91*4882a593Smuzhiyun #define SPLL_REF_DIV_MASK (0x3f << 4) 92*4882a593Smuzhiyun #define SPLL_PDIV_A(x) ((x) << 20) 93*4882a593Smuzhiyun #define SPLL_PDIV_A_MASK (0x7f << 20) 94*4882a593Smuzhiyun #define SPLL_PDIV_A_SHIFT 20 95*4882a593Smuzhiyun #define CG_SPLL_FUNC_CNTL_2 0x181 96*4882a593Smuzhiyun #define SCLK_MUX_SEL(x) ((x) << 0) 97*4882a593Smuzhiyun #define SCLK_MUX_SEL_MASK (0x1ff << 0) 98*4882a593Smuzhiyun #define SPLL_CTLREQ_CHG (1 << 23) 99*4882a593Smuzhiyun #define SCLK_MUX_UPDATE (1 << 26) 100*4882a593Smuzhiyun #define CG_SPLL_FUNC_CNTL_3 0x182 101*4882a593Smuzhiyun #define SPLL_FB_DIV(x) ((x) << 0) 102*4882a593Smuzhiyun #define SPLL_FB_DIV_MASK (0x3ffffff << 0) 103*4882a593Smuzhiyun #define SPLL_FB_DIV_SHIFT 0 104*4882a593Smuzhiyun #define SPLL_DITHEN (1 << 28) 105*4882a593Smuzhiyun #define CG_SPLL_FUNC_CNTL_4 0x183 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun #define SPLL_STATUS 0x185 108*4882a593Smuzhiyun #define SPLL_CHG_STATUS (1 << 1) 109*4882a593Smuzhiyun #define SPLL_CNTL_MODE 0x186 110*4882a593Smuzhiyun #define SPLL_SW_DIR_CONTROL (1 << 0) 111*4882a593Smuzhiyun # define SPLL_REFCLK_SEL(x) ((x) << 26) 112*4882a593Smuzhiyun # define SPLL_REFCLK_SEL_MASK (3 << 26) 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun #define CG_SPLL_SPREAD_SPECTRUM 0x188 115*4882a593Smuzhiyun #define SSEN (1 << 0) 116*4882a593Smuzhiyun #define CLK_S(x) ((x) << 4) 117*4882a593Smuzhiyun #define CLK_S_MASK (0xfff << 4) 118*4882a593Smuzhiyun #define CLK_S_SHIFT 4 119*4882a593Smuzhiyun #define CG_SPLL_SPREAD_SPECTRUM_2 0x189 120*4882a593Smuzhiyun #define CLK_V(x) ((x) << 0) 121*4882a593Smuzhiyun #define CLK_V_MASK (0x3ffffff << 0) 122*4882a593Smuzhiyun #define CLK_V_SHIFT 0 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define CG_SPLL_AUTOSCALE_CNTL 0x18b 125*4882a593Smuzhiyun # define AUTOSCALE_ON_SS_CLEAR (1 << 9) 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /* discrete uvd clocks */ 128*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL 0x18d 129*4882a593Smuzhiyun # define UPLL_RESET_MASK 0x00000001 130*4882a593Smuzhiyun # define UPLL_SLEEP_MASK 0x00000002 131*4882a593Smuzhiyun # define UPLL_BYPASS_EN_MASK 0x00000004 132*4882a593Smuzhiyun # define UPLL_CTLREQ_MASK 0x00000008 133*4882a593Smuzhiyun # define UPLL_VCO_MODE_MASK 0x00000600 134*4882a593Smuzhiyun # define UPLL_REF_DIV_MASK 0x003F0000 135*4882a593Smuzhiyun # define UPLL_CTLACK_MASK 0x40000000 136*4882a593Smuzhiyun # define UPLL_CTLACK2_MASK 0x80000000 137*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL_2 0x18e 138*4882a593Smuzhiyun # define UPLL_PDIV_A(x) ((x) << 0) 139*4882a593Smuzhiyun # define UPLL_PDIV_A_MASK 0x0000007F 140*4882a593Smuzhiyun # define UPLL_PDIV_B(x) ((x) << 8) 141*4882a593Smuzhiyun # define UPLL_PDIV_B_MASK 0x00007F00 142*4882a593Smuzhiyun # define VCLK_SRC_SEL(x) ((x) << 20) 143*4882a593Smuzhiyun # define VCLK_SRC_SEL_MASK 0x01F00000 144*4882a593Smuzhiyun # define DCLK_SRC_SEL(x) ((x) << 25) 145*4882a593Smuzhiyun # define DCLK_SRC_SEL_MASK 0x3E000000 146*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL_3 0x18f 147*4882a593Smuzhiyun # define UPLL_FB_DIV(x) ((x) << 0) 148*4882a593Smuzhiyun # define UPLL_FB_DIV_MASK 0x01FFFFFF 149*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL_4 0x191 150*4882a593Smuzhiyun # define UPLL_SPARE_ISPARE9 0x00020000 151*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL_5 0x192 152*4882a593Smuzhiyun # define RESET_ANTI_MUX_MASK 0x00000200 153*4882a593Smuzhiyun #define CG_UPLL_SPREAD_SPECTRUM 0x194 154*4882a593Smuzhiyun # define SSEN_MASK 0x00000001 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun #define MPLL_BYPASSCLK_SEL 0x197 157*4882a593Smuzhiyun # define MPLL_CLKOUT_SEL(x) ((x) << 8) 158*4882a593Smuzhiyun # define MPLL_CLKOUT_SEL_MASK 0xFF00 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define CG_CLKPIN_CNTL 0x198 161*4882a593Smuzhiyun # define XTALIN_DIVIDE (1 << 1) 162*4882a593Smuzhiyun # define BCLK_AS_XCLK (1 << 2) 163*4882a593Smuzhiyun #define CG_CLKPIN_CNTL_2 0x199 164*4882a593Smuzhiyun # define FORCE_BIF_REFCLK_EN (1 << 3) 165*4882a593Smuzhiyun # define MUX_TCLK_TO_XCLK (1 << 8) 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define THM_CLK_CNTL 0x19b 168*4882a593Smuzhiyun # define CMON_CLK_SEL(x) ((x) << 0) 169*4882a593Smuzhiyun # define CMON_CLK_SEL_MASK 0xFF 170*4882a593Smuzhiyun # define TMON_CLK_SEL(x) ((x) << 8) 171*4882a593Smuzhiyun # define TMON_CLK_SEL_MASK 0xFF00 172*4882a593Smuzhiyun #define MISC_CLK_CNTL 0x19c 173*4882a593Smuzhiyun # define DEEP_SLEEP_CLK_SEL(x) ((x) << 0) 174*4882a593Smuzhiyun # define DEEP_SLEEP_CLK_SEL_MASK 0xFF 175*4882a593Smuzhiyun # define ZCLK_SEL(x) ((x) << 8) 176*4882a593Smuzhiyun # define ZCLK_SEL_MASK 0xFF00 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun #define CG_THERMAL_CTRL 0x1c0 179*4882a593Smuzhiyun #define DPM_EVENT_SRC(x) ((x) << 0) 180*4882a593Smuzhiyun #define DPM_EVENT_SRC_MASK (7 << 0) 181*4882a593Smuzhiyun #define DIG_THERM_DPM(x) ((x) << 14) 182*4882a593Smuzhiyun #define DIG_THERM_DPM_MASK 0x003FC000 183*4882a593Smuzhiyun #define DIG_THERM_DPM_SHIFT 14 184*4882a593Smuzhiyun #define CG_THERMAL_STATUS 0x1c1 185*4882a593Smuzhiyun #define FDO_PWM_DUTY(x) ((x) << 9) 186*4882a593Smuzhiyun #define FDO_PWM_DUTY_MASK (0xff << 9) 187*4882a593Smuzhiyun #define FDO_PWM_DUTY_SHIFT 9 188*4882a593Smuzhiyun #define CG_THERMAL_INT 0x1c2 189*4882a593Smuzhiyun #define DIG_THERM_INTH(x) ((x) << 8) 190*4882a593Smuzhiyun #define DIG_THERM_INTH_MASK 0x0000FF00 191*4882a593Smuzhiyun #define DIG_THERM_INTH_SHIFT 8 192*4882a593Smuzhiyun #define DIG_THERM_INTL(x) ((x) << 16) 193*4882a593Smuzhiyun #define DIG_THERM_INTL_MASK 0x00FF0000 194*4882a593Smuzhiyun #define DIG_THERM_INTL_SHIFT 16 195*4882a593Smuzhiyun #define THERM_INT_MASK_HIGH (1 << 24) 196*4882a593Smuzhiyun #define THERM_INT_MASK_LOW (1 << 25) 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun #define CG_MULT_THERMAL_CTRL 0x1c4 199*4882a593Smuzhiyun #define TEMP_SEL(x) ((x) << 20) 200*4882a593Smuzhiyun #define TEMP_SEL_MASK (0xff << 20) 201*4882a593Smuzhiyun #define TEMP_SEL_SHIFT 20 202*4882a593Smuzhiyun #define CG_MULT_THERMAL_STATUS 0x1c5 203*4882a593Smuzhiyun #define ASIC_MAX_TEMP(x) ((x) << 0) 204*4882a593Smuzhiyun #define ASIC_MAX_TEMP_MASK 0x000001ff 205*4882a593Smuzhiyun #define ASIC_MAX_TEMP_SHIFT 0 206*4882a593Smuzhiyun #define CTF_TEMP(x) ((x) << 9) 207*4882a593Smuzhiyun #define CTF_TEMP_MASK 0x0003fe00 208*4882a593Smuzhiyun #define CTF_TEMP_SHIFT 9 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun #define CG_FDO_CTRL0 0x1d5 211*4882a593Smuzhiyun #define FDO_STATIC_DUTY(x) ((x) << 0) 212*4882a593Smuzhiyun #define FDO_STATIC_DUTY_MASK 0x000000FF 213*4882a593Smuzhiyun #define FDO_STATIC_DUTY_SHIFT 0 214*4882a593Smuzhiyun #define CG_FDO_CTRL1 0x1d6 215*4882a593Smuzhiyun #define FMAX_DUTY100(x) ((x) << 0) 216*4882a593Smuzhiyun #define FMAX_DUTY100_MASK 0x000000FF 217*4882a593Smuzhiyun #define FMAX_DUTY100_SHIFT 0 218*4882a593Smuzhiyun #define CG_FDO_CTRL2 0x1d7 219*4882a593Smuzhiyun #define TMIN(x) ((x) << 0) 220*4882a593Smuzhiyun #define TMIN_MASK 0x000000FF 221*4882a593Smuzhiyun #define TMIN_SHIFT 0 222*4882a593Smuzhiyun #define FDO_PWM_MODE(x) ((x) << 11) 223*4882a593Smuzhiyun #define FDO_PWM_MODE_MASK (7 << 11) 224*4882a593Smuzhiyun #define FDO_PWM_MODE_SHIFT 11 225*4882a593Smuzhiyun #define TACH_PWM_RESP_RATE(x) ((x) << 25) 226*4882a593Smuzhiyun #define TACH_PWM_RESP_RATE_MASK (0x7f << 25) 227*4882a593Smuzhiyun #define TACH_PWM_RESP_RATE_SHIFT 25 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun #define CG_TACH_CTRL 0x1dc 230*4882a593Smuzhiyun # define EDGE_PER_REV(x) ((x) << 0) 231*4882a593Smuzhiyun # define EDGE_PER_REV_MASK (0x7 << 0) 232*4882a593Smuzhiyun # define EDGE_PER_REV_SHIFT 0 233*4882a593Smuzhiyun # define TARGET_PERIOD(x) ((x) << 3) 234*4882a593Smuzhiyun # define TARGET_PERIOD_MASK 0xfffffff8 235*4882a593Smuzhiyun # define TARGET_PERIOD_SHIFT 3 236*4882a593Smuzhiyun #define CG_TACH_STATUS 0x1dd 237*4882a593Smuzhiyun # define TACH_PERIOD(x) ((x) << 0) 238*4882a593Smuzhiyun # define TACH_PERIOD_MASK 0xffffffff 239*4882a593Smuzhiyun # define TACH_PERIOD_SHIFT 0 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun #define GENERAL_PWRMGT 0x1e0 242*4882a593Smuzhiyun # define GLOBAL_PWRMGT_EN (1 << 0) 243*4882a593Smuzhiyun # define STATIC_PM_EN (1 << 1) 244*4882a593Smuzhiyun # define THERMAL_PROTECTION_DIS (1 << 2) 245*4882a593Smuzhiyun # define THERMAL_PROTECTION_TYPE (1 << 3) 246*4882a593Smuzhiyun # define SW_SMIO_INDEX(x) ((x) << 6) 247*4882a593Smuzhiyun # define SW_SMIO_INDEX_MASK (1 << 6) 248*4882a593Smuzhiyun # define SW_SMIO_INDEX_SHIFT 6 249*4882a593Smuzhiyun # define VOLT_PWRMGT_EN (1 << 10) 250*4882a593Smuzhiyun # define DYN_SPREAD_SPECTRUM_EN (1 << 23) 251*4882a593Smuzhiyun #define CG_TPC 0x1e1 252*4882a593Smuzhiyun #define SCLK_PWRMGT_CNTL 0x1e2 253*4882a593Smuzhiyun # define SCLK_PWRMGT_OFF (1 << 0) 254*4882a593Smuzhiyun # define SCLK_LOW_D1 (1 << 1) 255*4882a593Smuzhiyun # define FIR_RESET (1 << 4) 256*4882a593Smuzhiyun # define FIR_FORCE_TREND_SEL (1 << 5) 257*4882a593Smuzhiyun # define FIR_TREND_MODE (1 << 6) 258*4882a593Smuzhiyun # define DYN_GFX_CLK_OFF_EN (1 << 7) 259*4882a593Smuzhiyun # define GFX_CLK_FORCE_ON (1 << 8) 260*4882a593Smuzhiyun # define GFX_CLK_REQUEST_OFF (1 << 9) 261*4882a593Smuzhiyun # define GFX_CLK_FORCE_OFF (1 << 10) 262*4882a593Smuzhiyun # define GFX_CLK_OFF_ACPI_D1 (1 << 11) 263*4882a593Smuzhiyun # define GFX_CLK_OFF_ACPI_D2 (1 << 12) 264*4882a593Smuzhiyun # define GFX_CLK_OFF_ACPI_D3 (1 << 13) 265*4882a593Smuzhiyun # define DYN_LIGHT_SLEEP_EN (1 << 14) 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun #define TARGET_AND_CURRENT_PROFILE_INDEX 0x1e6 268*4882a593Smuzhiyun # define CURRENT_STATE_INDEX_MASK (0xf << 4) 269*4882a593Smuzhiyun # define CURRENT_STATE_INDEX_SHIFT 4 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun #define CG_FTV 0x1ef 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun #define CG_FFCT_0 0x1f0 274*4882a593Smuzhiyun # define UTC_0(x) ((x) << 0) 275*4882a593Smuzhiyun # define UTC_0_MASK (0x3ff << 0) 276*4882a593Smuzhiyun # define DTC_0(x) ((x) << 10) 277*4882a593Smuzhiyun # define DTC_0_MASK (0x3ff << 10) 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun #define CG_BSP 0x1ff 280*4882a593Smuzhiyun # define BSP(x) ((x) << 0) 281*4882a593Smuzhiyun # define BSP_MASK (0xffff << 0) 282*4882a593Smuzhiyun # define BSU(x) ((x) << 16) 283*4882a593Smuzhiyun # define BSU_MASK (0xf << 16) 284*4882a593Smuzhiyun #define CG_AT 0x200 285*4882a593Smuzhiyun # define CG_R(x) ((x) << 0) 286*4882a593Smuzhiyun # define CG_R_MASK (0xffff << 0) 287*4882a593Smuzhiyun # define CG_L(x) ((x) << 16) 288*4882a593Smuzhiyun # define CG_L_MASK (0xffff << 16) 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun #define CG_GIT 0x201 291*4882a593Smuzhiyun # define CG_GICST(x) ((x) << 0) 292*4882a593Smuzhiyun # define CG_GICST_MASK (0xffff << 0) 293*4882a593Smuzhiyun # define CG_GIPOT(x) ((x) << 16) 294*4882a593Smuzhiyun # define CG_GIPOT_MASK (0xffff << 16) 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun #define CG_SSP 0x203 297*4882a593Smuzhiyun # define SST(x) ((x) << 0) 298*4882a593Smuzhiyun # define SST_MASK (0xffff << 0) 299*4882a593Smuzhiyun # define SSTU(x) ((x) << 16) 300*4882a593Smuzhiyun # define SSTU_MASK (0xf << 16) 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun #define CG_DISPLAY_GAP_CNTL 0x20a 303*4882a593Smuzhiyun # define DISP1_GAP(x) ((x) << 0) 304*4882a593Smuzhiyun # define DISP1_GAP_MASK (3 << 0) 305*4882a593Smuzhiyun # define DISP2_GAP(x) ((x) << 2) 306*4882a593Smuzhiyun # define DISP2_GAP_MASK (3 << 2) 307*4882a593Smuzhiyun # define VBI_TIMER_COUNT(x) ((x) << 4) 308*4882a593Smuzhiyun # define VBI_TIMER_COUNT_MASK (0x3fff << 4) 309*4882a593Smuzhiyun # define VBI_TIMER_UNIT(x) ((x) << 20) 310*4882a593Smuzhiyun # define VBI_TIMER_UNIT_MASK (7 << 20) 311*4882a593Smuzhiyun # define DISP1_GAP_MCHG(x) ((x) << 24) 312*4882a593Smuzhiyun # define DISP1_GAP_MCHG_MASK (3 << 24) 313*4882a593Smuzhiyun # define DISP2_GAP_MCHG(x) ((x) << 26) 314*4882a593Smuzhiyun # define DISP2_GAP_MCHG_MASK (3 << 26) 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun #define CG_ULV_CONTROL 0x21e 317*4882a593Smuzhiyun #define CG_ULV_PARAMETER 0x21f 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun #define SMC_SCRATCH0 0x221 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun #define CG_CAC_CTRL 0x22e 322*4882a593Smuzhiyun # define CAC_WINDOW(x) ((x) << 0) 323*4882a593Smuzhiyun # define CAC_WINDOW_MASK 0x00ffffff 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun #define DMIF_ADDR_CONFIG 0x2F5 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun #define DMIF_ADDR_CALC 0x300 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun #define PIPE0_DMIF_BUFFER_CONTROL 0x0328 330*4882a593Smuzhiyun # define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0) 331*4882a593Smuzhiyun # define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4) 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun #define SRBM_STATUS 0x394 334*4882a593Smuzhiyun #define GRBM_RQ_PENDING (1 << 5) 335*4882a593Smuzhiyun #define VMC_BUSY (1 << 8) 336*4882a593Smuzhiyun #define MCB_BUSY (1 << 9) 337*4882a593Smuzhiyun #define MCB_NON_DISPLAY_BUSY (1 << 10) 338*4882a593Smuzhiyun #define MCC_BUSY (1 << 11) 339*4882a593Smuzhiyun #define MCD_BUSY (1 << 12) 340*4882a593Smuzhiyun #define SEM_BUSY (1 << 14) 341*4882a593Smuzhiyun #define IH_BUSY (1 << 17) 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun #define SRBM_SOFT_RESET 0x398 344*4882a593Smuzhiyun #define SOFT_RESET_BIF (1 << 1) 345*4882a593Smuzhiyun #define SOFT_RESET_DC (1 << 5) 346*4882a593Smuzhiyun #define SOFT_RESET_DMA1 (1 << 6) 347*4882a593Smuzhiyun #define SOFT_RESET_GRBM (1 << 8) 348*4882a593Smuzhiyun #define SOFT_RESET_HDP (1 << 9) 349*4882a593Smuzhiyun #define SOFT_RESET_IH (1 << 10) 350*4882a593Smuzhiyun #define SOFT_RESET_MC (1 << 11) 351*4882a593Smuzhiyun #define SOFT_RESET_ROM (1 << 14) 352*4882a593Smuzhiyun #define SOFT_RESET_SEM (1 << 15) 353*4882a593Smuzhiyun #define SOFT_RESET_VMC (1 << 17) 354*4882a593Smuzhiyun #define SOFT_RESET_DMA (1 << 20) 355*4882a593Smuzhiyun #define SOFT_RESET_TST (1 << 21) 356*4882a593Smuzhiyun #define SOFT_RESET_REGBB (1 << 22) 357*4882a593Smuzhiyun #define SOFT_RESET_ORB (1 << 23) 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun #define CC_SYS_RB_BACKEND_DISABLE 0x3A0 360*4882a593Smuzhiyun #define GC_USER_SYS_RB_BACKEND_DISABLE 0x3A1 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun #define SRBM_READ_ERROR 0x3A6 363*4882a593Smuzhiyun #define SRBM_INT_CNTL 0x3A8 364*4882a593Smuzhiyun #define SRBM_INT_ACK 0x3AA 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun #define SRBM_STATUS2 0x3B1 367*4882a593Smuzhiyun #define DMA_BUSY (1 << 5) 368*4882a593Smuzhiyun #define DMA1_BUSY (1 << 6) 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun #define VM_L2_CNTL 0x500 371*4882a593Smuzhiyun #define ENABLE_L2_CACHE (1 << 0) 372*4882a593Smuzhiyun #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1) 373*4882a593Smuzhiyun #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2) 374*4882a593Smuzhiyun #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4) 375*4882a593Smuzhiyun #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9) 376*4882a593Smuzhiyun #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10) 377*4882a593Smuzhiyun #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15) 378*4882a593Smuzhiyun #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19) 379*4882a593Smuzhiyun #define VM_L2_CNTL2 0x501 380*4882a593Smuzhiyun #define INVALIDATE_ALL_L1_TLBS (1 << 0) 381*4882a593Smuzhiyun #define INVALIDATE_L2_CACHE (1 << 1) 382*4882a593Smuzhiyun #define INVALIDATE_CACHE_MODE(x) ((x) << 26) 383*4882a593Smuzhiyun #define INVALIDATE_PTE_AND_PDE_CACHES 0 384*4882a593Smuzhiyun #define INVALIDATE_ONLY_PTE_CACHES 1 385*4882a593Smuzhiyun #define INVALIDATE_ONLY_PDE_CACHES 2 386*4882a593Smuzhiyun #define VM_L2_CNTL3 0x502 387*4882a593Smuzhiyun #define BANK_SELECT(x) ((x) << 0) 388*4882a593Smuzhiyun #define L2_CACHE_UPDATE_MODE(x) ((x) << 6) 389*4882a593Smuzhiyun #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15) 390*4882a593Smuzhiyun #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20) 391*4882a593Smuzhiyun #define VM_L2_STATUS 0x503 392*4882a593Smuzhiyun #define L2_BUSY (1 << 0) 393*4882a593Smuzhiyun #define VM_CONTEXT0_CNTL 0x504 394*4882a593Smuzhiyun #define ENABLE_CONTEXT (1 << 0) 395*4882a593Smuzhiyun #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1) 396*4882a593Smuzhiyun #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3) 397*4882a593Smuzhiyun #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4) 398*4882a593Smuzhiyun #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6) 399*4882a593Smuzhiyun #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7) 400*4882a593Smuzhiyun #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9) 401*4882a593Smuzhiyun #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10) 402*4882a593Smuzhiyun #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12) 403*4882a593Smuzhiyun #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13) 404*4882a593Smuzhiyun #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15) 405*4882a593Smuzhiyun #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16) 406*4882a593Smuzhiyun #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18) 407*4882a593Smuzhiyun #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19) 408*4882a593Smuzhiyun #define PAGE_TABLE_BLOCK_SIZE(x) (((x) & 0xF) << 24) 409*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL 0x505 410*4882a593Smuzhiyun #define VM_CONTEXT0_CNTL2 0x50C 411*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL2 0x50D 412*4882a593Smuzhiyun #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x50E 413*4882a593Smuzhiyun #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x50F 414*4882a593Smuzhiyun #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x510 415*4882a593Smuzhiyun #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x511 416*4882a593Smuzhiyun #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x512 417*4882a593Smuzhiyun #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x513 418*4882a593Smuzhiyun #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x514 419*4882a593Smuzhiyun #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x515 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x53f 422*4882a593Smuzhiyun #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x537 423*4882a593Smuzhiyun #define PROTECTIONS_MASK (0xf << 0) 424*4882a593Smuzhiyun #define PROTECTIONS_SHIFT 0 425*4882a593Smuzhiyun /* bit 0: range 426*4882a593Smuzhiyun * bit 1: pde0 427*4882a593Smuzhiyun * bit 2: valid 428*4882a593Smuzhiyun * bit 3: read 429*4882a593Smuzhiyun * bit 4: write 430*4882a593Smuzhiyun */ 431*4882a593Smuzhiyun #define MEMORY_CLIENT_ID_MASK (0xff << 12) 432*4882a593Smuzhiyun #define MEMORY_CLIENT_ID_SHIFT 12 433*4882a593Smuzhiyun #define MEMORY_CLIENT_RW_MASK (1 << 24) 434*4882a593Smuzhiyun #define MEMORY_CLIENT_RW_SHIFT 24 435*4882a593Smuzhiyun #define FAULT_VMID_MASK (0xf << 25) 436*4882a593Smuzhiyun #define FAULT_VMID_SHIFT 25 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun #define VM_INVALIDATE_REQUEST 0x51E 439*4882a593Smuzhiyun #define VM_INVALIDATE_RESPONSE 0x51F 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x546 442*4882a593Smuzhiyun #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x547 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x54F 445*4882a593Smuzhiyun #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x550 446*4882a593Smuzhiyun #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x551 447*4882a593Smuzhiyun #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x552 448*4882a593Smuzhiyun #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x553 449*4882a593Smuzhiyun #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x554 450*4882a593Smuzhiyun #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x555 451*4882a593Smuzhiyun #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x556 452*4882a593Smuzhiyun #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x557 453*4882a593Smuzhiyun #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x558 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x55F 456*4882a593Smuzhiyun #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x560 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun #define VM_L2_CG 0x570 459*4882a593Smuzhiyun #define MC_CG_ENABLE (1 << 18) 460*4882a593Smuzhiyun #define MC_LS_ENABLE (1 << 19) 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun #define MC_SHARED_CHMAP 0x801 463*4882a593Smuzhiyun #define NOOFCHAN_SHIFT 12 464*4882a593Smuzhiyun #define NOOFCHAN_MASK 0x0000f000 465*4882a593Smuzhiyun #define MC_SHARED_CHREMAP 0x802 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun #define MC_VM_FB_LOCATION 0x809 468*4882a593Smuzhiyun #define MC_VM_AGP_TOP 0x80A 469*4882a593Smuzhiyun #define MC_VM_AGP_BOT 0x80B 470*4882a593Smuzhiyun #define MC_VM_AGP_BASE 0x80C 471*4882a593Smuzhiyun #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x80D 472*4882a593Smuzhiyun #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x80E 473*4882a593Smuzhiyun #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x80F 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun #define MC_VM_MX_L1_TLB_CNTL 0x819 476*4882a593Smuzhiyun #define ENABLE_L1_TLB (1 << 0) 477*4882a593Smuzhiyun #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1) 478*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3) 479*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3) 480*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3) 481*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3) 482*4882a593Smuzhiyun #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5) 483*4882a593Smuzhiyun #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6) 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun #define MC_SHARED_BLACKOUT_CNTL 0x82B 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun #define MC_HUB_MISC_HUB_CG 0x82E 488*4882a593Smuzhiyun #define MC_HUB_MISC_VM_CG 0x82F 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun #define MC_HUB_MISC_SIP_CG 0x830 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun #define MC_XPB_CLK_GAT 0x91E 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun #define MC_CITF_MISC_RD_CG 0x992 495*4882a593Smuzhiyun #define MC_CITF_MISC_WR_CG 0x993 496*4882a593Smuzhiyun #define MC_CITF_MISC_VM_CG 0x994 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun #define MC_ARB_RAMCFG 0x9D8 499*4882a593Smuzhiyun #define NOOFBANK_SHIFT 0 500*4882a593Smuzhiyun #define NOOFBANK_MASK 0x00000003 501*4882a593Smuzhiyun #define NOOFRANK_SHIFT 2 502*4882a593Smuzhiyun #define NOOFRANK_MASK 0x00000004 503*4882a593Smuzhiyun #define NOOFROWS_SHIFT 3 504*4882a593Smuzhiyun #define NOOFROWS_MASK 0x00000038 505*4882a593Smuzhiyun #define NOOFCOLS_SHIFT 6 506*4882a593Smuzhiyun #define NOOFCOLS_MASK 0x000000C0 507*4882a593Smuzhiyun #define CHANSIZE_SHIFT 8 508*4882a593Smuzhiyun #define CHANSIZE_MASK 0x00000100 509*4882a593Smuzhiyun #define CHANSIZE_OVERRIDE (1 << 11) 510*4882a593Smuzhiyun #define NOOFGROUPS_SHIFT 12 511*4882a593Smuzhiyun #define NOOFGROUPS_MASK 0x00001000 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun #define MC_ARB_DRAM_TIMING 0x9DD 514*4882a593Smuzhiyun #define MC_ARB_DRAM_TIMING2 0x9DE 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun #define MC_ARB_BURST_TIME 0xA02 517*4882a593Smuzhiyun #define STATE0(x) ((x) << 0) 518*4882a593Smuzhiyun #define STATE0_MASK (0x1f << 0) 519*4882a593Smuzhiyun #define STATE0_SHIFT 0 520*4882a593Smuzhiyun #define STATE1(x) ((x) << 5) 521*4882a593Smuzhiyun #define STATE1_MASK (0x1f << 5) 522*4882a593Smuzhiyun #define STATE1_SHIFT 5 523*4882a593Smuzhiyun #define STATE2(x) ((x) << 10) 524*4882a593Smuzhiyun #define STATE2_MASK (0x1f << 10) 525*4882a593Smuzhiyun #define STATE2_SHIFT 10 526*4882a593Smuzhiyun #define STATE3(x) ((x) << 15) 527*4882a593Smuzhiyun #define STATE3_MASK (0x1f << 15) 528*4882a593Smuzhiyun #define STATE3_SHIFT 15 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun #define MC_SEQ_TRAIN_WAKEUP_CNTL 0xA3A 531*4882a593Smuzhiyun #define TRAIN_DONE_D0 (1 << 30) 532*4882a593Smuzhiyun #define TRAIN_DONE_D1 (1 << 31) 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun #define MC_SEQ_SUP_CNTL 0xA32 535*4882a593Smuzhiyun #define RUN_MASK (1 << 0) 536*4882a593Smuzhiyun #define MC_SEQ_SUP_PGM 0xA33 537*4882a593Smuzhiyun #define MC_PMG_AUTO_CMD 0xA34 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun #define MC_IO_PAD_CNTL_D0 0xA74 540*4882a593Smuzhiyun #define MEM_FALL_OUT_CMD (1 << 8) 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun #define MC_SEQ_RAS_TIMING 0xA28 543*4882a593Smuzhiyun #define MC_SEQ_CAS_TIMING 0xA29 544*4882a593Smuzhiyun #define MC_SEQ_MISC_TIMING 0xA2A 545*4882a593Smuzhiyun #define MC_SEQ_MISC_TIMING2 0xA2B 546*4882a593Smuzhiyun #define MC_SEQ_PMG_TIMING 0xA2C 547*4882a593Smuzhiyun #define MC_SEQ_RD_CTL_D0 0xA2D 548*4882a593Smuzhiyun #define MC_SEQ_RD_CTL_D1 0xA2E 549*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_D0 0xA2F 550*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_D1 0xA30 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun #define MC_SEQ_MISC0 0xA80 553*4882a593Smuzhiyun #define MC_SEQ_MISC0_VEN_ID_SHIFT 8 554*4882a593Smuzhiyun #define MC_SEQ_MISC0_VEN_ID_MASK 0x00000f00 555*4882a593Smuzhiyun #define MC_SEQ_MISC0_VEN_ID_VALUE 3 556*4882a593Smuzhiyun #define MC_SEQ_MISC0_REV_ID_SHIFT 12 557*4882a593Smuzhiyun #define MC_SEQ_MISC0_REV_ID_MASK 0x0000f000 558*4882a593Smuzhiyun #define MC_SEQ_MISC0_REV_ID_VALUE 1 559*4882a593Smuzhiyun #define MC_SEQ_MISC0_GDDR5_SHIFT 28 560*4882a593Smuzhiyun #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000 561*4882a593Smuzhiyun #define MC_SEQ_MISC0_GDDR5_VALUE 5 562*4882a593Smuzhiyun #define MC_SEQ_MISC1 0xA81 563*4882a593Smuzhiyun #define MC_SEQ_RESERVE_M 0xA82 564*4882a593Smuzhiyun #define MC_PMG_CMD_EMRS 0xA83 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun #define MC_SEQ_IO_DEBUG_INDEX 0xA91 567*4882a593Smuzhiyun #define MC_SEQ_IO_DEBUG_DATA 0xA92 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun #define MC_SEQ_MISC5 0xA95 570*4882a593Smuzhiyun #define MC_SEQ_MISC6 0xA96 571*4882a593Smuzhiyun 572*4882a593Smuzhiyun #define MC_SEQ_MISC7 0xA99 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun #define MC_SEQ_RAS_TIMING_LP 0xA9B 575*4882a593Smuzhiyun #define MC_SEQ_CAS_TIMING_LP 0xA9C 576*4882a593Smuzhiyun #define MC_SEQ_MISC_TIMING_LP 0xA9D 577*4882a593Smuzhiyun #define MC_SEQ_MISC_TIMING2_LP 0xA9E 578*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_D0_LP 0xA9F 579*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_D1_LP 0xAA0 580*4882a593Smuzhiyun #define MC_SEQ_PMG_CMD_EMRS_LP 0xAA1 581*4882a593Smuzhiyun #define MC_SEQ_PMG_CMD_MRS_LP 0xAA2 582*4882a593Smuzhiyun 583*4882a593Smuzhiyun #define MC_PMG_CMD_MRS 0xAAB 584*4882a593Smuzhiyun 585*4882a593Smuzhiyun #define MC_SEQ_RD_CTL_D0_LP 0xAC7 586*4882a593Smuzhiyun #define MC_SEQ_RD_CTL_D1_LP 0xAC8 587*4882a593Smuzhiyun 588*4882a593Smuzhiyun #define MC_PMG_CMD_MRS1 0xAD1 589*4882a593Smuzhiyun #define MC_SEQ_PMG_CMD_MRS1_LP 0xAD2 590*4882a593Smuzhiyun #define MC_SEQ_PMG_TIMING_LP 0xAD3 591*4882a593Smuzhiyun 592*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_2 0xAD5 593*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_2_LP 0xAD6 594*4882a593Smuzhiyun #define MC_PMG_CMD_MRS2 0xAD7 595*4882a593Smuzhiyun #define MC_SEQ_PMG_CMD_MRS2_LP 0xAD8 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun #define MCLK_PWRMGT_CNTL 0xAE8 598*4882a593Smuzhiyun # define DLL_SPEED(x) ((x) << 0) 599*4882a593Smuzhiyun # define DLL_SPEED_MASK (0x1f << 0) 600*4882a593Smuzhiyun # define DLL_READY (1 << 6) 601*4882a593Smuzhiyun # define MC_INT_CNTL (1 << 7) 602*4882a593Smuzhiyun # define MRDCK0_PDNB (1 << 8) 603*4882a593Smuzhiyun # define MRDCK1_PDNB (1 << 9) 604*4882a593Smuzhiyun # define MRDCK0_RESET (1 << 16) 605*4882a593Smuzhiyun # define MRDCK1_RESET (1 << 17) 606*4882a593Smuzhiyun # define DLL_READY_READ (1 << 24) 607*4882a593Smuzhiyun #define DLL_CNTL 0xAE9 608*4882a593Smuzhiyun # define MRDCK0_BYPASS (1 << 24) 609*4882a593Smuzhiyun # define MRDCK1_BYPASS (1 << 25) 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun #define MPLL_CNTL_MODE 0xAEC 612*4882a593Smuzhiyun # define MPLL_MCLK_SEL (1 << 11) 613*4882a593Smuzhiyun #define MPLL_FUNC_CNTL 0xAED 614*4882a593Smuzhiyun #define BWCTRL(x) ((x) << 20) 615*4882a593Smuzhiyun #define BWCTRL_MASK (0xff << 20) 616*4882a593Smuzhiyun #define MPLL_FUNC_CNTL_1 0xAEE 617*4882a593Smuzhiyun #define VCO_MODE(x) ((x) << 0) 618*4882a593Smuzhiyun #define VCO_MODE_MASK (3 << 0) 619*4882a593Smuzhiyun #define CLKFRAC(x) ((x) << 4) 620*4882a593Smuzhiyun #define CLKFRAC_MASK (0xfff << 4) 621*4882a593Smuzhiyun #define CLKF(x) ((x) << 16) 622*4882a593Smuzhiyun #define CLKF_MASK (0xfff << 16) 623*4882a593Smuzhiyun #define MPLL_FUNC_CNTL_2 0xAEF 624*4882a593Smuzhiyun #define MPLL_AD_FUNC_CNTL 0xAF0 625*4882a593Smuzhiyun #define YCLK_POST_DIV(x) ((x) << 0) 626*4882a593Smuzhiyun #define YCLK_POST_DIV_MASK (7 << 0) 627*4882a593Smuzhiyun #define MPLL_DQ_FUNC_CNTL 0xAF1 628*4882a593Smuzhiyun #define YCLK_SEL(x) ((x) << 4) 629*4882a593Smuzhiyun #define YCLK_SEL_MASK (1 << 4) 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun #define MPLL_SS1 0xAF3 632*4882a593Smuzhiyun #define CLKV(x) ((x) << 0) 633*4882a593Smuzhiyun #define CLKV_MASK (0x3ffffff << 0) 634*4882a593Smuzhiyun #define MPLL_SS2 0xAF4 635*4882a593Smuzhiyun #define CLKS(x) ((x) << 0) 636*4882a593Smuzhiyun #define CLKS_MASK (0xfff << 0) 637*4882a593Smuzhiyun 638*4882a593Smuzhiyun #define HDP_HOST_PATH_CNTL 0xB00 639*4882a593Smuzhiyun #define CLOCK_GATING_DIS (1 << 23) 640*4882a593Smuzhiyun #define HDP_NONSURFACE_BASE 0xB01 641*4882a593Smuzhiyun #define HDP_NONSURFACE_INFO 0xB02 642*4882a593Smuzhiyun #define HDP_NONSURFACE_SIZE 0xB03 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun #define HDP_DEBUG0 0xBCC 645*4882a593Smuzhiyun 646*4882a593Smuzhiyun #define HDP_ADDR_CONFIG 0xBD2 647*4882a593Smuzhiyun #define HDP_MISC_CNTL 0xBD3 648*4882a593Smuzhiyun #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0) 649*4882a593Smuzhiyun #define HDP_MEM_POWER_LS 0xBD4 650*4882a593Smuzhiyun #define HDP_LS_ENABLE (1 << 0) 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun #define ATC_MISC_CG 0xCD4 653*4882a593Smuzhiyun 654*4882a593Smuzhiyun #define IH_RB_CNTL 0xF80 655*4882a593Smuzhiyun # define IH_RB_ENABLE (1 << 0) 656*4882a593Smuzhiyun # define IH_IB_SIZE(x) ((x) << 1) /* log2 */ 657*4882a593Smuzhiyun # define IH_RB_FULL_DRAIN_ENABLE (1 << 6) 658*4882a593Smuzhiyun # define IH_WPTR_WRITEBACK_ENABLE (1 << 8) 659*4882a593Smuzhiyun # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */ 660*4882a593Smuzhiyun # define IH_WPTR_OVERFLOW_ENABLE (1 << 16) 661*4882a593Smuzhiyun # define IH_WPTR_OVERFLOW_CLEAR (1 << 31) 662*4882a593Smuzhiyun #define IH_RB_BASE 0xF81 663*4882a593Smuzhiyun #define IH_RB_RPTR 0xF82 664*4882a593Smuzhiyun #define IH_RB_WPTR 0xF83 665*4882a593Smuzhiyun # define RB_OVERFLOW (1 << 0) 666*4882a593Smuzhiyun # define WPTR_OFFSET_MASK 0x3fffc 667*4882a593Smuzhiyun #define IH_RB_WPTR_ADDR_HI 0xF84 668*4882a593Smuzhiyun #define IH_RB_WPTR_ADDR_LO 0xF85 669*4882a593Smuzhiyun #define IH_CNTL 0xF86 670*4882a593Smuzhiyun # define ENABLE_INTR (1 << 0) 671*4882a593Smuzhiyun # define IH_MC_SWAP(x) ((x) << 1) 672*4882a593Smuzhiyun # define IH_MC_SWAP_NONE 0 673*4882a593Smuzhiyun # define IH_MC_SWAP_16BIT 1 674*4882a593Smuzhiyun # define IH_MC_SWAP_32BIT 2 675*4882a593Smuzhiyun # define IH_MC_SWAP_64BIT 3 676*4882a593Smuzhiyun # define RPTR_REARM (1 << 4) 677*4882a593Smuzhiyun # define MC_WRREQ_CREDIT(x) ((x) << 15) 678*4882a593Smuzhiyun # define MC_WR_CLEAN_CNT(x) ((x) << 20) 679*4882a593Smuzhiyun # define MC_VMID(x) ((x) << 25) 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun #define CONFIG_MEMSIZE 0x150A 682*4882a593Smuzhiyun 683*4882a593Smuzhiyun #define INTERRUPT_CNTL 0x151A 684*4882a593Smuzhiyun # define IH_DUMMY_RD_OVERRIDE (1 << 0) 685*4882a593Smuzhiyun # define IH_DUMMY_RD_EN (1 << 1) 686*4882a593Smuzhiyun # define IH_REQ_NONSNOOP_EN (1 << 3) 687*4882a593Smuzhiyun # define GEN_IH_INT_EN (1 << 8) 688*4882a593Smuzhiyun #define INTERRUPT_CNTL2 0x151B 689*4882a593Smuzhiyun 690*4882a593Smuzhiyun #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x1520 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun #define BIF_FB_EN 0x1524 693*4882a593Smuzhiyun #define FB_READ_EN (1 << 0) 694*4882a593Smuzhiyun #define FB_WRITE_EN (1 << 1) 695*4882a593Smuzhiyun 696*4882a593Smuzhiyun #define HDP_REG_COHERENCY_FLUSH_CNTL 0x1528 697*4882a593Smuzhiyun 698*4882a593Smuzhiyun /* DCE6 ELD audio interface */ 699*4882a593Smuzhiyun #define AZ_F0_CODEC_ENDPOINT_INDEX 0x1780 700*4882a593Smuzhiyun # define AZ_ENDPOINT_REG_INDEX(x) (((x) & 0xff) << 0) 701*4882a593Smuzhiyun # define AZ_ENDPOINT_REG_WRITE_EN (1 << 8) 702*4882a593Smuzhiyun #define AZ_F0_CODEC_ENDPOINT_DATA 0x1781 703*4882a593Smuzhiyun 704*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER 0x25 705*4882a593Smuzhiyun #define SPEAKER_ALLOCATION(x) (((x) & 0x7f) << 0) 706*4882a593Smuzhiyun #define SPEAKER_ALLOCATION_MASK (0x7f << 0) 707*4882a593Smuzhiyun #define SPEAKER_ALLOCATION_SHIFT 0 708*4882a593Smuzhiyun #define HDMI_CONNECTION (1 << 16) 709*4882a593Smuzhiyun #define DP_CONNECTION (1 << 17) 710*4882a593Smuzhiyun 711*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0 0x28 /* LPCM */ 712*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1 0x29 /* AC3 */ 713*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2 0x2A /* MPEG1 */ 714*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3 0x2B /* MP3 */ 715*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4 0x2C /* MPEG2 */ 716*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5 0x2D /* AAC */ 717*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6 0x2E /* DTS */ 718*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7 0x2F /* ATRAC */ 719*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8 0x30 /* one bit audio - leave at 0 (default) */ 720*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9 0x31 /* Dolby Digital */ 721*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10 0x32 /* DTS-HD */ 722*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11 0x33 /* MAT-MLP */ 723*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12 0x34 /* DTS */ 724*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13 0x35 /* WMA Pro */ 725*4882a593Smuzhiyun # define MAX_CHANNELS(x) (((x) & 0x7) << 0) 726*4882a593Smuzhiyun /* max channels minus one. 7 = 8 channels */ 727*4882a593Smuzhiyun # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8) 728*4882a593Smuzhiyun # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16) 729*4882a593Smuzhiyun # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */ 730*4882a593Smuzhiyun /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO 731*4882a593Smuzhiyun * bit0 = 32 kHz 732*4882a593Smuzhiyun * bit1 = 44.1 kHz 733*4882a593Smuzhiyun * bit2 = 48 kHz 734*4882a593Smuzhiyun * bit3 = 88.2 kHz 735*4882a593Smuzhiyun * bit4 = 96 kHz 736*4882a593Smuzhiyun * bit5 = 176.4 kHz 737*4882a593Smuzhiyun * bit6 = 192 kHz 738*4882a593Smuzhiyun */ 739*4882a593Smuzhiyun 740*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC 0x37 741*4882a593Smuzhiyun # define VIDEO_LIPSYNC(x) (((x) & 0xff) << 0) 742*4882a593Smuzhiyun # define AUDIO_LIPSYNC(x) (((x) & 0xff) << 8) 743*4882a593Smuzhiyun /* VIDEO_LIPSYNC, AUDIO_LIPSYNC 744*4882a593Smuzhiyun * 0 = invalid 745*4882a593Smuzhiyun * x = legal delay value 746*4882a593Smuzhiyun * 255 = sync not supported 747*4882a593Smuzhiyun */ 748*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_HBR 0x38 749*4882a593Smuzhiyun # define HBR_CAPABLE (1 << 0) /* enabled by default */ 750*4882a593Smuzhiyun 751*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO0 0x3a 752*4882a593Smuzhiyun # define MANUFACTURER_ID(x) (((x) & 0xffff) << 0) 753*4882a593Smuzhiyun # define PRODUCT_ID(x) (((x) & 0xffff) << 16) 754*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO1 0x3b 755*4882a593Smuzhiyun # define SINK_DESCRIPTION_LEN(x) (((x) & 0xff) << 0) 756*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO2 0x3c 757*4882a593Smuzhiyun # define PORT_ID0(x) (((x) & 0xffffffff) << 0) 758*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO3 0x3d 759*4882a593Smuzhiyun # define PORT_ID1(x) (((x) & 0xffffffff) << 0) 760*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO4 0x3e 761*4882a593Smuzhiyun # define DESCRIPTION0(x) (((x) & 0xff) << 0) 762*4882a593Smuzhiyun # define DESCRIPTION1(x) (((x) & 0xff) << 8) 763*4882a593Smuzhiyun # define DESCRIPTION2(x) (((x) & 0xff) << 16) 764*4882a593Smuzhiyun # define DESCRIPTION3(x) (((x) & 0xff) << 24) 765*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO5 0x3f 766*4882a593Smuzhiyun # define DESCRIPTION4(x) (((x) & 0xff) << 0) 767*4882a593Smuzhiyun # define DESCRIPTION5(x) (((x) & 0xff) << 8) 768*4882a593Smuzhiyun # define DESCRIPTION6(x) (((x) & 0xff) << 16) 769*4882a593Smuzhiyun # define DESCRIPTION7(x) (((x) & 0xff) << 24) 770*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO6 0x40 771*4882a593Smuzhiyun # define DESCRIPTION8(x) (((x) & 0xff) << 0) 772*4882a593Smuzhiyun # define DESCRIPTION9(x) (((x) & 0xff) << 8) 773*4882a593Smuzhiyun # define DESCRIPTION10(x) (((x) & 0xff) << 16) 774*4882a593Smuzhiyun # define DESCRIPTION11(x) (((x) & 0xff) << 24) 775*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO7 0x41 776*4882a593Smuzhiyun # define DESCRIPTION12(x) (((x) & 0xff) << 0) 777*4882a593Smuzhiyun # define DESCRIPTION13(x) (((x) & 0xff) << 8) 778*4882a593Smuzhiyun # define DESCRIPTION14(x) (((x) & 0xff) << 16) 779*4882a593Smuzhiyun # define DESCRIPTION15(x) (((x) & 0xff) << 24) 780*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO8 0x42 781*4882a593Smuzhiyun # define DESCRIPTION16(x) (((x) & 0xff) << 0) 782*4882a593Smuzhiyun # define DESCRIPTION17(x) (((x) & 0xff) << 8) 783*4882a593Smuzhiyun 784*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL 0x54 785*4882a593Smuzhiyun # define AUDIO_ENABLED (1 << 31) 786*4882a593Smuzhiyun 787*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT 0x56 788*4882a593Smuzhiyun #define PORT_CONNECTIVITY_MASK (3 << 30) 789*4882a593Smuzhiyun #define PORT_CONNECTIVITY_SHIFT 30 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun #define DC_LB_MEMORY_SPLIT 0x1AC3 792*4882a593Smuzhiyun #define DC_LB_MEMORY_CONFIG(x) ((x) << 20) 793*4882a593Smuzhiyun 794*4882a593Smuzhiyun #define PRIORITY_A_CNT 0x1AC6 795*4882a593Smuzhiyun #define PRIORITY_MARK_MASK 0x7fff 796*4882a593Smuzhiyun #define PRIORITY_OFF (1 << 16) 797*4882a593Smuzhiyun #define PRIORITY_ALWAYS_ON (1 << 20) 798*4882a593Smuzhiyun #define PRIORITY_B_CNT 0x1AC7 799*4882a593Smuzhiyun 800*4882a593Smuzhiyun #define DPG_PIPE_ARBITRATION_CONTROL3 0x1B32 801*4882a593Smuzhiyun # define LATENCY_WATERMARK_MASK(x) ((x) << 16) 802*4882a593Smuzhiyun #define DPG_PIPE_LATENCY_CONTROL 0x1B33 803*4882a593Smuzhiyun # define LATENCY_LOW_WATERMARK(x) ((x) << 0) 804*4882a593Smuzhiyun # define LATENCY_HIGH_WATERMARK(x) ((x) << 16) 805*4882a593Smuzhiyun 806*4882a593Smuzhiyun /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */ 807*4882a593Smuzhiyun #define VLINE_STATUS 0x1AEE 808*4882a593Smuzhiyun # define VLINE_OCCURRED (1 << 0) 809*4882a593Smuzhiyun # define VLINE_ACK (1 << 4) 810*4882a593Smuzhiyun # define VLINE_STAT (1 << 12) 811*4882a593Smuzhiyun # define VLINE_INTERRUPT (1 << 16) 812*4882a593Smuzhiyun # define VLINE_INTERRUPT_TYPE (1 << 17) 813*4882a593Smuzhiyun /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */ 814*4882a593Smuzhiyun #define VBLANK_STATUS 0x1AEF 815*4882a593Smuzhiyun # define VBLANK_OCCURRED (1 << 0) 816*4882a593Smuzhiyun # define VBLANK_ACK (1 << 4) 817*4882a593Smuzhiyun # define VBLANK_STAT (1 << 12) 818*4882a593Smuzhiyun # define VBLANK_INTERRUPT (1 << 16) 819*4882a593Smuzhiyun # define VBLANK_INTERRUPT_TYPE (1 << 17) 820*4882a593Smuzhiyun 821*4882a593Smuzhiyun /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */ 822*4882a593Smuzhiyun #define INT_MASK 0x1AD0 823*4882a593Smuzhiyun # define VBLANK_INT_MASK (1 << 0) 824*4882a593Smuzhiyun # define VLINE_INT_MASK (1 << 4) 825*4882a593Smuzhiyun 826*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS 0x183D 827*4882a593Smuzhiyun # define LB_D1_VLINE_INTERRUPT (1 << 2) 828*4882a593Smuzhiyun # define LB_D1_VBLANK_INTERRUPT (1 << 3) 829*4882a593Smuzhiyun # define DC_HPD1_INTERRUPT (1 << 17) 830*4882a593Smuzhiyun # define DC_HPD1_RX_INTERRUPT (1 << 18) 831*4882a593Smuzhiyun # define DACA_AUTODETECT_INTERRUPT (1 << 22) 832*4882a593Smuzhiyun # define DACB_AUTODETECT_INTERRUPT (1 << 23) 833*4882a593Smuzhiyun # define DC_I2C_SW_DONE_INTERRUPT (1 << 24) 834*4882a593Smuzhiyun # define DC_I2C_HW_DONE_INTERRUPT (1 << 25) 835*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE 0x183E 836*4882a593Smuzhiyun # define LB_D2_VLINE_INTERRUPT (1 << 2) 837*4882a593Smuzhiyun # define LB_D2_VBLANK_INTERRUPT (1 << 3) 838*4882a593Smuzhiyun # define DC_HPD2_INTERRUPT (1 << 17) 839*4882a593Smuzhiyun # define DC_HPD2_RX_INTERRUPT (1 << 18) 840*4882a593Smuzhiyun # define DISP_TIMER_INTERRUPT (1 << 24) 841*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE2 0x183F 842*4882a593Smuzhiyun # define LB_D3_VLINE_INTERRUPT (1 << 2) 843*4882a593Smuzhiyun # define LB_D3_VBLANK_INTERRUPT (1 << 3) 844*4882a593Smuzhiyun # define DC_HPD3_INTERRUPT (1 << 17) 845*4882a593Smuzhiyun # define DC_HPD3_RX_INTERRUPT (1 << 18) 846*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE3 0x1840 847*4882a593Smuzhiyun # define LB_D4_VLINE_INTERRUPT (1 << 2) 848*4882a593Smuzhiyun # define LB_D4_VBLANK_INTERRUPT (1 << 3) 849*4882a593Smuzhiyun # define DC_HPD4_INTERRUPT (1 << 17) 850*4882a593Smuzhiyun # define DC_HPD4_RX_INTERRUPT (1 << 18) 851*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE4 0x1853 852*4882a593Smuzhiyun # define LB_D5_VLINE_INTERRUPT (1 << 2) 853*4882a593Smuzhiyun # define LB_D5_VBLANK_INTERRUPT (1 << 3) 854*4882a593Smuzhiyun # define DC_HPD5_INTERRUPT (1 << 17) 855*4882a593Smuzhiyun # define DC_HPD5_RX_INTERRUPT (1 << 18) 856*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE5 0x1854 857*4882a593Smuzhiyun # define LB_D6_VLINE_INTERRUPT (1 << 2) 858*4882a593Smuzhiyun # define LB_D6_VBLANK_INTERRUPT (1 << 3) 859*4882a593Smuzhiyun # define DC_HPD6_INTERRUPT (1 << 17) 860*4882a593Smuzhiyun # define DC_HPD6_RX_INTERRUPT (1 << 18) 861*4882a593Smuzhiyun 862*4882a593Smuzhiyun /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */ 863*4882a593Smuzhiyun #define GRPH_INT_STATUS 0x1A16 864*4882a593Smuzhiyun # define GRPH_PFLIP_INT_OCCURRED (1 << 0) 865*4882a593Smuzhiyun # define GRPH_PFLIP_INT_CLEAR (1 << 8) 866*4882a593Smuzhiyun /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */ 867*4882a593Smuzhiyun #define GRPH_INT_CONTROL 0x1A17 868*4882a593Smuzhiyun # define GRPH_PFLIP_INT_MASK (1 << 0) 869*4882a593Smuzhiyun # define GRPH_PFLIP_INT_TYPE (1 << 8) 870*4882a593Smuzhiyun 871*4882a593Smuzhiyun #define DAC_AUTODETECT_INT_CONTROL 0x19F2 872*4882a593Smuzhiyun 873*4882a593Smuzhiyun #define DC_HPD1_INT_STATUS 0x1807 874*4882a593Smuzhiyun #define DC_HPD2_INT_STATUS 0x180A 875*4882a593Smuzhiyun #define DC_HPD3_INT_STATUS 0x180D 876*4882a593Smuzhiyun #define DC_HPD4_INT_STATUS 0x1810 877*4882a593Smuzhiyun #define DC_HPD5_INT_STATUS 0x1813 878*4882a593Smuzhiyun #define DC_HPD6_INT_STATUS 0x1816 879*4882a593Smuzhiyun # define DC_HPDx_INT_STATUS (1 << 0) 880*4882a593Smuzhiyun # define DC_HPDx_SENSE (1 << 1) 881*4882a593Smuzhiyun # define DC_HPDx_RX_INT_STATUS (1 << 8) 882*4882a593Smuzhiyun 883*4882a593Smuzhiyun #define DC_HPD1_INT_CONTROL 0x1808 884*4882a593Smuzhiyun #define DC_HPD2_INT_CONTROL 0x180B 885*4882a593Smuzhiyun #define DC_HPD3_INT_CONTROL 0x180E 886*4882a593Smuzhiyun #define DC_HPD4_INT_CONTROL 0x1811 887*4882a593Smuzhiyun #define DC_HPD5_INT_CONTROL 0x1814 888*4882a593Smuzhiyun #define DC_HPD6_INT_CONTROL 0x1817 889*4882a593Smuzhiyun # define DC_HPDx_INT_ACK (1 << 0) 890*4882a593Smuzhiyun # define DC_HPDx_INT_POLARITY (1 << 8) 891*4882a593Smuzhiyun # define DC_HPDx_INT_EN (1 << 16) 892*4882a593Smuzhiyun # define DC_HPDx_RX_INT_ACK (1 << 20) 893*4882a593Smuzhiyun # define DC_HPDx_RX_INT_EN (1 << 24) 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun #define DC_HPD1_CONTROL 0x1809 896*4882a593Smuzhiyun #define DC_HPD2_CONTROL 0x180C 897*4882a593Smuzhiyun #define DC_HPD3_CONTROL 0x180F 898*4882a593Smuzhiyun #define DC_HPD4_CONTROL 0x1812 899*4882a593Smuzhiyun #define DC_HPD5_CONTROL 0x1815 900*4882a593Smuzhiyun #define DC_HPD6_CONTROL 0x1818 901*4882a593Smuzhiyun # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0) 902*4882a593Smuzhiyun # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16) 903*4882a593Smuzhiyun # define DC_HPDx_EN (1 << 28) 904*4882a593Smuzhiyun 905*4882a593Smuzhiyun #define DPG_PIPE_STUTTER_CONTROL 0x1B35 906*4882a593Smuzhiyun # define STUTTER_ENABLE (1 << 0) 907*4882a593Smuzhiyun 908*4882a593Smuzhiyun /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */ 909*4882a593Smuzhiyun #define CRTC_STATUS_FRAME_COUNT 0x1BA6 910*4882a593Smuzhiyun 911*4882a593Smuzhiyun /* Audio clocks */ 912*4882a593Smuzhiyun #define DCCG_AUDIO_DTO_SOURCE 0x05ac 913*4882a593Smuzhiyun # define DCCG_AUDIO_DTO0_SOURCE_SEL(x) ((x) << 0) /* crtc0 - crtc5 */ 914*4882a593Smuzhiyun # define DCCG_AUDIO_DTO_SEL (1 << 4) /* 0=dto0 1=dto1 */ 915*4882a593Smuzhiyun 916*4882a593Smuzhiyun #define DCCG_AUDIO_DTO0_PHASE 0x05b0 917*4882a593Smuzhiyun #define DCCG_AUDIO_DTO0_MODULE 0x05b4 918*4882a593Smuzhiyun #define DCCG_AUDIO_DTO1_PHASE 0x05c0 919*4882a593Smuzhiyun #define DCCG_AUDIO_DTO1_MODULE 0x05c4 920*4882a593Smuzhiyun 921*4882a593Smuzhiyun #define AFMT_AUDIO_SRC_CONTROL 0x1c4f 922*4882a593Smuzhiyun #define AFMT_AUDIO_SRC_SELECT(x) (((x) & 7) << 0) 923*4882a593Smuzhiyun /* AFMT_AUDIO_SRC_SELECT 924*4882a593Smuzhiyun * 0 = stream0 925*4882a593Smuzhiyun * 1 = stream1 926*4882a593Smuzhiyun * 2 = stream2 927*4882a593Smuzhiyun * 3 = stream3 928*4882a593Smuzhiyun * 4 = stream4 929*4882a593Smuzhiyun * 5 = stream5 930*4882a593Smuzhiyun */ 931*4882a593Smuzhiyun 932*4882a593Smuzhiyun #define GRBM_CNTL 0x2000 933*4882a593Smuzhiyun #define GRBM_READ_TIMEOUT(x) ((x) << 0) 934*4882a593Smuzhiyun 935*4882a593Smuzhiyun #define GRBM_STATUS2 0x2002 936*4882a593Smuzhiyun #define RLC_RQ_PENDING (1 << 0) 937*4882a593Smuzhiyun #define RLC_BUSY (1 << 8) 938*4882a593Smuzhiyun #define TC_BUSY (1 << 9) 939*4882a593Smuzhiyun 940*4882a593Smuzhiyun #define GRBM_STATUS 0x2004 941*4882a593Smuzhiyun #define CMDFIFO_AVAIL_MASK 0x0000000F 942*4882a593Smuzhiyun #define RING2_RQ_PENDING (1 << 4) 943*4882a593Smuzhiyun #define SRBM_RQ_PENDING (1 << 5) 944*4882a593Smuzhiyun #define RING1_RQ_PENDING (1 << 6) 945*4882a593Smuzhiyun #define CF_RQ_PENDING (1 << 7) 946*4882a593Smuzhiyun #define PF_RQ_PENDING (1 << 8) 947*4882a593Smuzhiyun #define GDS_DMA_RQ_PENDING (1 << 9) 948*4882a593Smuzhiyun #define GRBM_EE_BUSY (1 << 10) 949*4882a593Smuzhiyun #define DB_CLEAN (1 << 12) 950*4882a593Smuzhiyun #define CB_CLEAN (1 << 13) 951*4882a593Smuzhiyun #define TA_BUSY (1 << 14) 952*4882a593Smuzhiyun #define GDS_BUSY (1 << 15) 953*4882a593Smuzhiyun #define VGT_BUSY (1 << 17) 954*4882a593Smuzhiyun #define IA_BUSY_NO_DMA (1 << 18) 955*4882a593Smuzhiyun #define IA_BUSY (1 << 19) 956*4882a593Smuzhiyun #define SX_BUSY (1 << 20) 957*4882a593Smuzhiyun #define SPI_BUSY (1 << 22) 958*4882a593Smuzhiyun #define BCI_BUSY (1 << 23) 959*4882a593Smuzhiyun #define SC_BUSY (1 << 24) 960*4882a593Smuzhiyun #define PA_BUSY (1 << 25) 961*4882a593Smuzhiyun #define DB_BUSY (1 << 26) 962*4882a593Smuzhiyun #define CP_COHERENCY_BUSY (1 << 28) 963*4882a593Smuzhiyun #define CP_BUSY (1 << 29) 964*4882a593Smuzhiyun #define CB_BUSY (1 << 30) 965*4882a593Smuzhiyun #define GUI_ACTIVE (1 << 31) 966*4882a593Smuzhiyun #define GRBM_STATUS_SE0 0x2005 967*4882a593Smuzhiyun #define GRBM_STATUS_SE1 0x2006 968*4882a593Smuzhiyun #define SE_DB_CLEAN (1 << 1) 969*4882a593Smuzhiyun #define SE_CB_CLEAN (1 << 2) 970*4882a593Smuzhiyun #define SE_BCI_BUSY (1 << 22) 971*4882a593Smuzhiyun #define SE_VGT_BUSY (1 << 23) 972*4882a593Smuzhiyun #define SE_PA_BUSY (1 << 24) 973*4882a593Smuzhiyun #define SE_TA_BUSY (1 << 25) 974*4882a593Smuzhiyun #define SE_SX_BUSY (1 << 26) 975*4882a593Smuzhiyun #define SE_SPI_BUSY (1 << 27) 976*4882a593Smuzhiyun #define SE_SC_BUSY (1 << 29) 977*4882a593Smuzhiyun #define SE_DB_BUSY (1 << 30) 978*4882a593Smuzhiyun #define SE_CB_BUSY (1 << 31) 979*4882a593Smuzhiyun 980*4882a593Smuzhiyun #define GRBM_SOFT_RESET 0x2008 981*4882a593Smuzhiyun #define SOFT_RESET_CP (1 << 0) 982*4882a593Smuzhiyun #define SOFT_RESET_CB (1 << 1) 983*4882a593Smuzhiyun #define SOFT_RESET_RLC (1 << 2) 984*4882a593Smuzhiyun #define SOFT_RESET_DB (1 << 3) 985*4882a593Smuzhiyun #define SOFT_RESET_GDS (1 << 4) 986*4882a593Smuzhiyun #define SOFT_RESET_PA (1 << 5) 987*4882a593Smuzhiyun #define SOFT_RESET_SC (1 << 6) 988*4882a593Smuzhiyun #define SOFT_RESET_BCI (1 << 7) 989*4882a593Smuzhiyun #define SOFT_RESET_SPI (1 << 8) 990*4882a593Smuzhiyun #define SOFT_RESET_SX (1 << 10) 991*4882a593Smuzhiyun #define SOFT_RESET_TC (1 << 11) 992*4882a593Smuzhiyun #define SOFT_RESET_TA (1 << 12) 993*4882a593Smuzhiyun #define SOFT_RESET_VGT (1 << 14) 994*4882a593Smuzhiyun #define SOFT_RESET_IA (1 << 15) 995*4882a593Smuzhiyun 996*4882a593Smuzhiyun #define GRBM_GFX_INDEX 0x200B 997*4882a593Smuzhiyun #define INSTANCE_INDEX(x) ((x) << 0) 998*4882a593Smuzhiyun #define SH_INDEX(x) ((x) << 8) 999*4882a593Smuzhiyun #define SE_INDEX(x) ((x) << 16) 1000*4882a593Smuzhiyun #define SH_BROADCAST_WRITES (1 << 29) 1001*4882a593Smuzhiyun #define INSTANCE_BROADCAST_WRITES (1 << 30) 1002*4882a593Smuzhiyun #define SE_BROADCAST_WRITES (1 << 31) 1003*4882a593Smuzhiyun 1004*4882a593Smuzhiyun #define GRBM_INT_CNTL 0x2018 1005*4882a593Smuzhiyun # define RDERR_INT_ENABLE (1 << 0) 1006*4882a593Smuzhiyun # define GUI_IDLE_INT_ENABLE (1 << 19) 1007*4882a593Smuzhiyun 1008*4882a593Smuzhiyun #define CP_STRMOUT_CNTL 0x213F 1009*4882a593Smuzhiyun #define SCRATCH_REG0 0x2140 1010*4882a593Smuzhiyun #define SCRATCH_REG1 0x2141 1011*4882a593Smuzhiyun #define SCRATCH_REG2 0x2142 1012*4882a593Smuzhiyun #define SCRATCH_REG3 0x2143 1013*4882a593Smuzhiyun #define SCRATCH_REG4 0x2144 1014*4882a593Smuzhiyun #define SCRATCH_REG5 0x2145 1015*4882a593Smuzhiyun #define SCRATCH_REG6 0x2146 1016*4882a593Smuzhiyun #define SCRATCH_REG7 0x2147 1017*4882a593Smuzhiyun 1018*4882a593Smuzhiyun #define SCRATCH_UMSK 0x2150 1019*4882a593Smuzhiyun #define SCRATCH_ADDR 0x2151 1020*4882a593Smuzhiyun 1021*4882a593Smuzhiyun #define CP_SEM_WAIT_TIMER 0x216F 1022*4882a593Smuzhiyun 1023*4882a593Smuzhiyun #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x2172 1024*4882a593Smuzhiyun 1025*4882a593Smuzhiyun #define CP_ME_CNTL 0x21B6 1026*4882a593Smuzhiyun #define CP_CE_HALT (1 << 24) 1027*4882a593Smuzhiyun #define CP_PFP_HALT (1 << 26) 1028*4882a593Smuzhiyun #define CP_ME_HALT (1 << 28) 1029*4882a593Smuzhiyun 1030*4882a593Smuzhiyun #define CP_COHER_CNTL2 0x217A 1031*4882a593Smuzhiyun 1032*4882a593Smuzhiyun #define CP_RB2_RPTR 0x21BE 1033*4882a593Smuzhiyun #define CP_RB1_RPTR 0x21BF 1034*4882a593Smuzhiyun #define CP_RB0_RPTR 0x21C0 1035*4882a593Smuzhiyun #define CP_RB_WPTR_DELAY 0x21C1 1036*4882a593Smuzhiyun 1037*4882a593Smuzhiyun #define CP_QUEUE_THRESHOLDS 0x21D8 1038*4882a593Smuzhiyun #define ROQ_IB1_START(x) ((x) << 0) 1039*4882a593Smuzhiyun #define ROQ_IB2_START(x) ((x) << 8) 1040*4882a593Smuzhiyun #define CP_MEQ_THRESHOLDS 0x21D9 1041*4882a593Smuzhiyun #define MEQ1_START(x) ((x) << 0) 1042*4882a593Smuzhiyun #define MEQ2_START(x) ((x) << 8) 1043*4882a593Smuzhiyun 1044*4882a593Smuzhiyun #define CP_PERFMON_CNTL 0x21FF 1045*4882a593Smuzhiyun 1046*4882a593Smuzhiyun #define VGT_VTX_VECT_EJECT_REG 0x222C 1047*4882a593Smuzhiyun 1048*4882a593Smuzhiyun #define VGT_CACHE_INVALIDATION 0x2231 1049*4882a593Smuzhiyun #define CACHE_INVALIDATION(x) ((x) << 0) 1050*4882a593Smuzhiyun #define VC_ONLY 0 1051*4882a593Smuzhiyun #define TC_ONLY 1 1052*4882a593Smuzhiyun #define VC_AND_TC 2 1053*4882a593Smuzhiyun #define AUTO_INVLD_EN(x) ((x) << 6) 1054*4882a593Smuzhiyun #define NO_AUTO 0 1055*4882a593Smuzhiyun #define ES_AUTO 1 1056*4882a593Smuzhiyun #define GS_AUTO 2 1057*4882a593Smuzhiyun #define ES_AND_GS_AUTO 3 1058*4882a593Smuzhiyun #define VGT_ESGS_RING_SIZE 0x2232 1059*4882a593Smuzhiyun #define VGT_GSVS_RING_SIZE 0x2233 1060*4882a593Smuzhiyun 1061*4882a593Smuzhiyun #define VGT_GS_VERTEX_REUSE 0x2235 1062*4882a593Smuzhiyun 1063*4882a593Smuzhiyun #define VGT_PRIMITIVE_TYPE 0x2256 1064*4882a593Smuzhiyun #define VGT_INDEX_TYPE 0x2257 1065*4882a593Smuzhiyun 1066*4882a593Smuzhiyun #define VGT_NUM_INDICES 0x225C 1067*4882a593Smuzhiyun #define VGT_NUM_INSTANCES 0x225D 1068*4882a593Smuzhiyun 1069*4882a593Smuzhiyun #define VGT_TF_RING_SIZE 0x2262 1070*4882a593Smuzhiyun 1071*4882a593Smuzhiyun #define VGT_HS_OFFCHIP_PARAM 0x226C 1072*4882a593Smuzhiyun 1073*4882a593Smuzhiyun #define VGT_TF_MEMORY_BASE 0x226E 1074*4882a593Smuzhiyun 1075*4882a593Smuzhiyun #define CC_GC_SHADER_ARRAY_CONFIG 0x226F 1076*4882a593Smuzhiyun #define INACTIVE_CUS_MASK 0xFFFF0000 1077*4882a593Smuzhiyun #define INACTIVE_CUS_SHIFT 16 1078*4882a593Smuzhiyun #define GC_USER_SHADER_ARRAY_CONFIG 0x2270 1079*4882a593Smuzhiyun 1080*4882a593Smuzhiyun #define PA_CL_ENHANCE 0x2285 1081*4882a593Smuzhiyun #define CLIP_VTX_REORDER_ENA (1 << 0) 1082*4882a593Smuzhiyun #define NUM_CLIP_SEQ(x) ((x) << 1) 1083*4882a593Smuzhiyun 1084*4882a593Smuzhiyun #define PA_SU_LINE_STIPPLE_VALUE 0x2298 1085*4882a593Smuzhiyun 1086*4882a593Smuzhiyun #define PA_SC_LINE_STIPPLE_STATE 0x22C4 1087*4882a593Smuzhiyun 1088*4882a593Smuzhiyun #define PA_SC_FORCE_EOV_MAX_CNTS 0x22C9 1089*4882a593Smuzhiyun #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0) 1090*4882a593Smuzhiyun #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16) 1091*4882a593Smuzhiyun 1092*4882a593Smuzhiyun #define PA_SC_FIFO_SIZE 0x22F3 1093*4882a593Smuzhiyun #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0) 1094*4882a593Smuzhiyun #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6) 1095*4882a593Smuzhiyun #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15) 1096*4882a593Smuzhiyun #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23) 1097*4882a593Smuzhiyun 1098*4882a593Smuzhiyun #define PA_SC_ENHANCE 0x22FC 1099*4882a593Smuzhiyun 1100*4882a593Smuzhiyun #define SQ_CONFIG 0x2300 1101*4882a593Smuzhiyun 1102*4882a593Smuzhiyun #define SQC_CACHES 0x2302 1103*4882a593Smuzhiyun 1104*4882a593Smuzhiyun #define SQ_POWER_THROTTLE 0x2396 1105*4882a593Smuzhiyun #define MIN_POWER(x) ((x) << 0) 1106*4882a593Smuzhiyun #define MIN_POWER_MASK (0x3fff << 0) 1107*4882a593Smuzhiyun #define MIN_POWER_SHIFT 0 1108*4882a593Smuzhiyun #define MAX_POWER(x) ((x) << 16) 1109*4882a593Smuzhiyun #define MAX_POWER_MASK (0x3fff << 16) 1110*4882a593Smuzhiyun #define MAX_POWER_SHIFT 0 1111*4882a593Smuzhiyun #define SQ_POWER_THROTTLE2 0x2397 1112*4882a593Smuzhiyun #define MAX_POWER_DELTA(x) ((x) << 0) 1113*4882a593Smuzhiyun #define MAX_POWER_DELTA_MASK (0x3fff << 0) 1114*4882a593Smuzhiyun #define MAX_POWER_DELTA_SHIFT 0 1115*4882a593Smuzhiyun #define STI_SIZE(x) ((x) << 16) 1116*4882a593Smuzhiyun #define STI_SIZE_MASK (0x3ff << 16) 1117*4882a593Smuzhiyun #define STI_SIZE_SHIFT 16 1118*4882a593Smuzhiyun #define LTI_RATIO(x) ((x) << 27) 1119*4882a593Smuzhiyun #define LTI_RATIO_MASK (0xf << 27) 1120*4882a593Smuzhiyun #define LTI_RATIO_SHIFT 27 1121*4882a593Smuzhiyun 1122*4882a593Smuzhiyun #define SX_DEBUG_1 0x2418 1123*4882a593Smuzhiyun 1124*4882a593Smuzhiyun #define SPI_STATIC_THREAD_MGMT_1 0x2438 1125*4882a593Smuzhiyun #define SPI_STATIC_THREAD_MGMT_2 0x2439 1126*4882a593Smuzhiyun #define SPI_STATIC_THREAD_MGMT_3 0x243A 1127*4882a593Smuzhiyun #define SPI_PS_MAX_WAVE_ID 0x243B 1128*4882a593Smuzhiyun 1129*4882a593Smuzhiyun #define SPI_CONFIG_CNTL 0x2440 1130*4882a593Smuzhiyun 1131*4882a593Smuzhiyun #define SPI_CONFIG_CNTL_1 0x244F 1132*4882a593Smuzhiyun #define VTX_DONE_DELAY(x) ((x) << 0) 1133*4882a593Smuzhiyun #define INTERP_ONE_PRIM_PER_ROW (1 << 4) 1134*4882a593Smuzhiyun 1135*4882a593Smuzhiyun #define CGTS_TCC_DISABLE 0x2452 1136*4882a593Smuzhiyun #define CGTS_USER_TCC_DISABLE 0x2453 1137*4882a593Smuzhiyun #define TCC_DISABLE_MASK 0xFFFF0000 1138*4882a593Smuzhiyun #define TCC_DISABLE_SHIFT 16 1139*4882a593Smuzhiyun #define CGTS_SM_CTRL_REG 0x2454 1140*4882a593Smuzhiyun #define OVERRIDE (1 << 21) 1141*4882a593Smuzhiyun #define LS_OVERRIDE (1 << 22) 1142*4882a593Smuzhiyun 1143*4882a593Smuzhiyun #define SPI_LB_CU_MASK 0x24D5 1144*4882a593Smuzhiyun 1145*4882a593Smuzhiyun #define TA_CNTL_AUX 0x2542 1146*4882a593Smuzhiyun 1147*4882a593Smuzhiyun #define CC_RB_BACKEND_DISABLE 0x263D 1148*4882a593Smuzhiyun #define BACKEND_DISABLE(x) ((x) << 16) 1149*4882a593Smuzhiyun #define GB_ADDR_CONFIG 0x263E 1150*4882a593Smuzhiyun #define NUM_PIPES(x) ((x) << 0) 1151*4882a593Smuzhiyun #define NUM_PIPES_MASK 0x00000007 1152*4882a593Smuzhiyun #define NUM_PIPES_SHIFT 0 1153*4882a593Smuzhiyun #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4) 1154*4882a593Smuzhiyun #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070 1155*4882a593Smuzhiyun #define PIPE_INTERLEAVE_SIZE_SHIFT 4 1156*4882a593Smuzhiyun #define NUM_SHADER_ENGINES(x) ((x) << 12) 1157*4882a593Smuzhiyun #define NUM_SHADER_ENGINES_MASK 0x00003000 1158*4882a593Smuzhiyun #define NUM_SHADER_ENGINES_SHIFT 12 1159*4882a593Smuzhiyun #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16) 1160*4882a593Smuzhiyun #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000 1161*4882a593Smuzhiyun #define SHADER_ENGINE_TILE_SIZE_SHIFT 16 1162*4882a593Smuzhiyun #define NUM_GPUS(x) ((x) << 20) 1163*4882a593Smuzhiyun #define NUM_GPUS_MASK 0x00700000 1164*4882a593Smuzhiyun #define NUM_GPUS_SHIFT 20 1165*4882a593Smuzhiyun #define MULTI_GPU_TILE_SIZE(x) ((x) << 24) 1166*4882a593Smuzhiyun #define MULTI_GPU_TILE_SIZE_MASK 0x03000000 1167*4882a593Smuzhiyun #define MULTI_GPU_TILE_SIZE_SHIFT 24 1168*4882a593Smuzhiyun #define ROW_SIZE(x) ((x) << 28) 1169*4882a593Smuzhiyun #define ROW_SIZE_MASK 0x30000000 1170*4882a593Smuzhiyun #define ROW_SIZE_SHIFT 28 1171*4882a593Smuzhiyun 1172*4882a593Smuzhiyun #define GB_TILE_MODE0 0x2644 1173*4882a593Smuzhiyun # define MICRO_TILE_MODE(x) ((x) << 0) 1174*4882a593Smuzhiyun # define ADDR_SURF_DISPLAY_MICRO_TILING 0 1175*4882a593Smuzhiyun # define ADDR_SURF_THIN_MICRO_TILING 1 1176*4882a593Smuzhiyun # define ADDR_SURF_DEPTH_MICRO_TILING 2 1177*4882a593Smuzhiyun # define ARRAY_MODE(x) ((x) << 2) 1178*4882a593Smuzhiyun # define ARRAY_LINEAR_GENERAL 0 1179*4882a593Smuzhiyun # define ARRAY_LINEAR_ALIGNED 1 1180*4882a593Smuzhiyun # define ARRAY_1D_TILED_THIN1 2 1181*4882a593Smuzhiyun # define ARRAY_2D_TILED_THIN1 4 1182*4882a593Smuzhiyun # define PIPE_CONFIG(x) ((x) << 6) 1183*4882a593Smuzhiyun # define ADDR_SURF_P2 0 1184*4882a593Smuzhiyun # define ADDR_SURF_P4_8x16 4 1185*4882a593Smuzhiyun # define ADDR_SURF_P4_16x16 5 1186*4882a593Smuzhiyun # define ADDR_SURF_P4_16x32 6 1187*4882a593Smuzhiyun # define ADDR_SURF_P4_32x32 7 1188*4882a593Smuzhiyun # define ADDR_SURF_P8_16x16_8x16 8 1189*4882a593Smuzhiyun # define ADDR_SURF_P8_16x32_8x16 9 1190*4882a593Smuzhiyun # define ADDR_SURF_P8_32x32_8x16 10 1191*4882a593Smuzhiyun # define ADDR_SURF_P8_16x32_16x16 11 1192*4882a593Smuzhiyun # define ADDR_SURF_P8_32x32_16x16 12 1193*4882a593Smuzhiyun # define ADDR_SURF_P8_32x32_16x32 13 1194*4882a593Smuzhiyun # define ADDR_SURF_P8_32x64_32x32 14 1195*4882a593Smuzhiyun # define TILE_SPLIT(x) ((x) << 11) 1196*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_64B 0 1197*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_128B 1 1198*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_256B 2 1199*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_512B 3 1200*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_1KB 4 1201*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_2KB 5 1202*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_4KB 6 1203*4882a593Smuzhiyun # define BANK_WIDTH(x) ((x) << 14) 1204*4882a593Smuzhiyun # define ADDR_SURF_BANK_WIDTH_1 0 1205*4882a593Smuzhiyun # define ADDR_SURF_BANK_WIDTH_2 1 1206*4882a593Smuzhiyun # define ADDR_SURF_BANK_WIDTH_4 2 1207*4882a593Smuzhiyun # define ADDR_SURF_BANK_WIDTH_8 3 1208*4882a593Smuzhiyun # define BANK_HEIGHT(x) ((x) << 16) 1209*4882a593Smuzhiyun # define ADDR_SURF_BANK_HEIGHT_1 0 1210*4882a593Smuzhiyun # define ADDR_SURF_BANK_HEIGHT_2 1 1211*4882a593Smuzhiyun # define ADDR_SURF_BANK_HEIGHT_4 2 1212*4882a593Smuzhiyun # define ADDR_SURF_BANK_HEIGHT_8 3 1213*4882a593Smuzhiyun # define MACRO_TILE_ASPECT(x) ((x) << 18) 1214*4882a593Smuzhiyun # define ADDR_SURF_MACRO_ASPECT_1 0 1215*4882a593Smuzhiyun # define ADDR_SURF_MACRO_ASPECT_2 1 1216*4882a593Smuzhiyun # define ADDR_SURF_MACRO_ASPECT_4 2 1217*4882a593Smuzhiyun # define ADDR_SURF_MACRO_ASPECT_8 3 1218*4882a593Smuzhiyun # define NUM_BANKS(x) ((x) << 20) 1219*4882a593Smuzhiyun # define ADDR_SURF_2_BANK 0 1220*4882a593Smuzhiyun # define ADDR_SURF_4_BANK 1 1221*4882a593Smuzhiyun # define ADDR_SURF_8_BANK 2 1222*4882a593Smuzhiyun # define ADDR_SURF_16_BANK 3 1223*4882a593Smuzhiyun #define GB_TILE_MODE1 0x2645 1224*4882a593Smuzhiyun #define GB_TILE_MODE2 0x2646 1225*4882a593Smuzhiyun #define GB_TILE_MODE3 0x2647 1226*4882a593Smuzhiyun #define GB_TILE_MODE4 0x2648 1227*4882a593Smuzhiyun #define GB_TILE_MODE5 0x2649 1228*4882a593Smuzhiyun #define GB_TILE_MODE6 0x264a 1229*4882a593Smuzhiyun #define GB_TILE_MODE7 0x264b 1230*4882a593Smuzhiyun #define GB_TILE_MODE8 0x264c 1231*4882a593Smuzhiyun #define GB_TILE_MODE9 0x264d 1232*4882a593Smuzhiyun #define GB_TILE_MODE10 0x264e 1233*4882a593Smuzhiyun #define GB_TILE_MODE11 0x264f 1234*4882a593Smuzhiyun #define GB_TILE_MODE12 0x2650 1235*4882a593Smuzhiyun #define GB_TILE_MODE13 0x2651 1236*4882a593Smuzhiyun #define GB_TILE_MODE14 0x2652 1237*4882a593Smuzhiyun #define GB_TILE_MODE15 0x2653 1238*4882a593Smuzhiyun #define GB_TILE_MODE16 0x2654 1239*4882a593Smuzhiyun #define GB_TILE_MODE17 0x2655 1240*4882a593Smuzhiyun #define GB_TILE_MODE18 0x2656 1241*4882a593Smuzhiyun #define GB_TILE_MODE19 0x2657 1242*4882a593Smuzhiyun #define GB_TILE_MODE20 0x2658 1243*4882a593Smuzhiyun #define GB_TILE_MODE21 0x2659 1244*4882a593Smuzhiyun #define GB_TILE_MODE22 0x265a 1245*4882a593Smuzhiyun #define GB_TILE_MODE23 0x265b 1246*4882a593Smuzhiyun #define GB_TILE_MODE24 0x265c 1247*4882a593Smuzhiyun #define GB_TILE_MODE25 0x265d 1248*4882a593Smuzhiyun #define GB_TILE_MODE26 0x265e 1249*4882a593Smuzhiyun #define GB_TILE_MODE27 0x265f 1250*4882a593Smuzhiyun #define GB_TILE_MODE28 0x2660 1251*4882a593Smuzhiyun #define GB_TILE_MODE29 0x2661 1252*4882a593Smuzhiyun #define GB_TILE_MODE30 0x2662 1253*4882a593Smuzhiyun #define GB_TILE_MODE31 0x2663 1254*4882a593Smuzhiyun 1255*4882a593Smuzhiyun #define CB_PERFCOUNTER0_SELECT0 0x2688 1256*4882a593Smuzhiyun #define CB_PERFCOUNTER0_SELECT1 0x2689 1257*4882a593Smuzhiyun #define CB_PERFCOUNTER1_SELECT0 0x268A 1258*4882a593Smuzhiyun #define CB_PERFCOUNTER1_SELECT1 0x268B 1259*4882a593Smuzhiyun #define CB_PERFCOUNTER2_SELECT0 0x268C 1260*4882a593Smuzhiyun #define CB_PERFCOUNTER2_SELECT1 0x268D 1261*4882a593Smuzhiyun #define CB_PERFCOUNTER3_SELECT0 0x268E 1262*4882a593Smuzhiyun #define CB_PERFCOUNTER3_SELECT1 0x268F 1263*4882a593Smuzhiyun 1264*4882a593Smuzhiyun #define CB_CGTT_SCLK_CTRL 0x2698 1265*4882a593Smuzhiyun 1266*4882a593Smuzhiyun #define GC_USER_RB_BACKEND_DISABLE 0x26DF 1267*4882a593Smuzhiyun #define BACKEND_DISABLE_MASK 0x00FF0000 1268*4882a593Smuzhiyun #define BACKEND_DISABLE_SHIFT 16 1269*4882a593Smuzhiyun 1270*4882a593Smuzhiyun #define TCP_CHAN_STEER_LO 0x2B03 1271*4882a593Smuzhiyun #define TCP_CHAN_STEER_HI 0x2B94 1272*4882a593Smuzhiyun 1273*4882a593Smuzhiyun #define CP_RB0_BASE 0x3040 1274*4882a593Smuzhiyun #define CP_RB0_CNTL 0x3041 1275*4882a593Smuzhiyun #define RB_BUFSZ(x) ((x) << 0) 1276*4882a593Smuzhiyun #define RB_BLKSZ(x) ((x) << 8) 1277*4882a593Smuzhiyun #define BUF_SWAP_32BIT (2 << 16) 1278*4882a593Smuzhiyun #define RB_NO_UPDATE (1 << 27) 1279*4882a593Smuzhiyun #define RB_RPTR_WR_ENA (1 << 31) 1280*4882a593Smuzhiyun 1281*4882a593Smuzhiyun #define CP_RB0_RPTR_ADDR 0x3043 1282*4882a593Smuzhiyun #define CP_RB0_RPTR_ADDR_HI 0x3044 1283*4882a593Smuzhiyun #define CP_RB0_WPTR 0x3045 1284*4882a593Smuzhiyun 1285*4882a593Smuzhiyun #define CP_PFP_UCODE_ADDR 0x3054 1286*4882a593Smuzhiyun #define CP_PFP_UCODE_DATA 0x3055 1287*4882a593Smuzhiyun #define CP_ME_RAM_RADDR 0x3056 1288*4882a593Smuzhiyun #define CP_ME_RAM_WADDR 0x3057 1289*4882a593Smuzhiyun #define CP_ME_RAM_DATA 0x3058 1290*4882a593Smuzhiyun 1291*4882a593Smuzhiyun #define CP_CE_UCODE_ADDR 0x305A 1292*4882a593Smuzhiyun #define CP_CE_UCODE_DATA 0x305B 1293*4882a593Smuzhiyun 1294*4882a593Smuzhiyun #define CP_RB1_BASE 0x3060 1295*4882a593Smuzhiyun #define CP_RB1_CNTL 0x3061 1296*4882a593Smuzhiyun #define CP_RB1_RPTR_ADDR 0x3062 1297*4882a593Smuzhiyun #define CP_RB1_RPTR_ADDR_HI 0x3063 1298*4882a593Smuzhiyun #define CP_RB1_WPTR 0x3064 1299*4882a593Smuzhiyun #define CP_RB2_BASE 0x3065 1300*4882a593Smuzhiyun #define CP_RB2_CNTL 0x3066 1301*4882a593Smuzhiyun #define CP_RB2_RPTR_ADDR 0x3067 1302*4882a593Smuzhiyun #define CP_RB2_RPTR_ADDR_HI 0x3068 1303*4882a593Smuzhiyun #define CP_RB2_WPTR 0x3069 1304*4882a593Smuzhiyun #define CP_INT_CNTL_RING0 0x306A 1305*4882a593Smuzhiyun #define CP_INT_CNTL_RING1 0x306B 1306*4882a593Smuzhiyun #define CP_INT_CNTL_RING2 0x306C 1307*4882a593Smuzhiyun # define CNTX_BUSY_INT_ENABLE (1 << 19) 1308*4882a593Smuzhiyun # define CNTX_EMPTY_INT_ENABLE (1 << 20) 1309*4882a593Smuzhiyun # define WAIT_MEM_SEM_INT_ENABLE (1 << 21) 1310*4882a593Smuzhiyun # define TIME_STAMP_INT_ENABLE (1 << 26) 1311*4882a593Smuzhiyun # define CP_RINGID2_INT_ENABLE (1 << 29) 1312*4882a593Smuzhiyun # define CP_RINGID1_INT_ENABLE (1 << 30) 1313*4882a593Smuzhiyun # define CP_RINGID0_INT_ENABLE (1 << 31) 1314*4882a593Smuzhiyun #define CP_INT_STATUS_RING0 0x306D 1315*4882a593Smuzhiyun #define CP_INT_STATUS_RING1 0x306E 1316*4882a593Smuzhiyun #define CP_INT_STATUS_RING2 0x306F 1317*4882a593Smuzhiyun # define WAIT_MEM_SEM_INT_STAT (1 << 21) 1318*4882a593Smuzhiyun # define TIME_STAMP_INT_STAT (1 << 26) 1319*4882a593Smuzhiyun # define CP_RINGID2_INT_STAT (1 << 29) 1320*4882a593Smuzhiyun # define CP_RINGID1_INT_STAT (1 << 30) 1321*4882a593Smuzhiyun # define CP_RINGID0_INT_STAT (1 << 31) 1322*4882a593Smuzhiyun 1323*4882a593Smuzhiyun #define CP_MEM_SLP_CNTL 0x3079 1324*4882a593Smuzhiyun # define CP_MEM_LS_EN (1 << 0) 1325*4882a593Smuzhiyun 1326*4882a593Smuzhiyun #define CP_DEBUG 0x307F 1327*4882a593Smuzhiyun 1328*4882a593Smuzhiyun #define RLC_CNTL 0x30C0 1329*4882a593Smuzhiyun # define RLC_ENABLE (1 << 0) 1330*4882a593Smuzhiyun #define RLC_RL_BASE 0x30C1 1331*4882a593Smuzhiyun #define RLC_RL_SIZE 0x30C2 1332*4882a593Smuzhiyun #define RLC_LB_CNTL 0x30C3 1333*4882a593Smuzhiyun # define LOAD_BALANCE_ENABLE (1 << 0) 1334*4882a593Smuzhiyun #define RLC_SAVE_AND_RESTORE_BASE 0x30C4 1335*4882a593Smuzhiyun #define RLC_LB_CNTR_MAX 0x30C5 1336*4882a593Smuzhiyun #define RLC_LB_CNTR_INIT 0x30C6 1337*4882a593Smuzhiyun 1338*4882a593Smuzhiyun #define RLC_CLEAR_STATE_RESTORE_BASE 0x30C8 1339*4882a593Smuzhiyun 1340*4882a593Smuzhiyun #define RLC_UCODE_ADDR 0x30CB 1341*4882a593Smuzhiyun #define RLC_UCODE_DATA 0x30CC 1342*4882a593Smuzhiyun 1343*4882a593Smuzhiyun #define RLC_GPU_CLOCK_COUNT_LSB 0x30CE 1344*4882a593Smuzhiyun #define RLC_GPU_CLOCK_COUNT_MSB 0x30CF 1345*4882a593Smuzhiyun #define RLC_CAPTURE_GPU_CLOCK_COUNT 0x30D0 1346*4882a593Smuzhiyun #define RLC_MC_CNTL 0x30D1 1347*4882a593Smuzhiyun #define RLC_UCODE_CNTL 0x30D2 1348*4882a593Smuzhiyun #define RLC_STAT 0x30D3 1349*4882a593Smuzhiyun # define RLC_BUSY_STATUS (1 << 0) 1350*4882a593Smuzhiyun # define GFX_POWER_STATUS (1 << 1) 1351*4882a593Smuzhiyun # define GFX_CLOCK_STATUS (1 << 2) 1352*4882a593Smuzhiyun # define GFX_LS_STATUS (1 << 3) 1353*4882a593Smuzhiyun 1354*4882a593Smuzhiyun #define RLC_PG_CNTL 0x30D7 1355*4882a593Smuzhiyun # define GFX_PG_ENABLE (1 << 0) 1356*4882a593Smuzhiyun # define GFX_PG_SRC (1 << 1) 1357*4882a593Smuzhiyun 1358*4882a593Smuzhiyun #define RLC_CGTT_MGCG_OVERRIDE 0x3100 1359*4882a593Smuzhiyun #define RLC_CGCG_CGLS_CTRL 0x3101 1360*4882a593Smuzhiyun # define CGCG_EN (1 << 0) 1361*4882a593Smuzhiyun # define CGLS_EN (1 << 1) 1362*4882a593Smuzhiyun 1363*4882a593Smuzhiyun #define RLC_TTOP_D 0x3105 1364*4882a593Smuzhiyun # define RLC_PUD(x) ((x) << 0) 1365*4882a593Smuzhiyun # define RLC_PUD_MASK (0xff << 0) 1366*4882a593Smuzhiyun # define RLC_PDD(x) ((x) << 8) 1367*4882a593Smuzhiyun # define RLC_PDD_MASK (0xff << 8) 1368*4882a593Smuzhiyun # define RLC_TTPD(x) ((x) << 16) 1369*4882a593Smuzhiyun # define RLC_TTPD_MASK (0xff << 16) 1370*4882a593Smuzhiyun # define RLC_MSD(x) ((x) << 24) 1371*4882a593Smuzhiyun # define RLC_MSD_MASK (0xff << 24) 1372*4882a593Smuzhiyun 1373*4882a593Smuzhiyun #define RLC_LB_INIT_CU_MASK 0x3107 1374*4882a593Smuzhiyun 1375*4882a593Smuzhiyun #define RLC_PG_AO_CU_MASK 0x310B 1376*4882a593Smuzhiyun #define RLC_MAX_PG_CU 0x310C 1377*4882a593Smuzhiyun # define MAX_PU_CU(x) ((x) << 0) 1378*4882a593Smuzhiyun # define MAX_PU_CU_MASK (0xff << 0) 1379*4882a593Smuzhiyun #define RLC_AUTO_PG_CTRL 0x310C 1380*4882a593Smuzhiyun # define AUTO_PG_EN (1 << 0) 1381*4882a593Smuzhiyun # define GRBM_REG_SGIT(x) ((x) << 3) 1382*4882a593Smuzhiyun # define GRBM_REG_SGIT_MASK (0xffff << 3) 1383*4882a593Smuzhiyun # define PG_AFTER_GRBM_REG_ST(x) ((x) << 19) 1384*4882a593Smuzhiyun # define PG_AFTER_GRBM_REG_ST_MASK (0x1fff << 19) 1385*4882a593Smuzhiyun 1386*4882a593Smuzhiyun #define RLC_SERDES_WR_MASTER_MASK_0 0x3115 1387*4882a593Smuzhiyun #define RLC_SERDES_WR_MASTER_MASK_1 0x3116 1388*4882a593Smuzhiyun #define RLC_SERDES_WR_CTRL 0x3117 1389*4882a593Smuzhiyun 1390*4882a593Smuzhiyun #define RLC_SERDES_MASTER_BUSY_0 0x3119 1391*4882a593Smuzhiyun #define RLC_SERDES_MASTER_BUSY_1 0x311A 1392*4882a593Smuzhiyun 1393*4882a593Smuzhiyun #define RLC_GCPM_GENERAL_3 0x311E 1394*4882a593Smuzhiyun 1395*4882a593Smuzhiyun #define DB_RENDER_CONTROL 0xA000 1396*4882a593Smuzhiyun 1397*4882a593Smuzhiyun #define DB_DEPTH_INFO 0xA00F 1398*4882a593Smuzhiyun 1399*4882a593Smuzhiyun #define PA_SC_RASTER_CONFIG 0xA0D4 1400*4882a593Smuzhiyun # define RB_MAP_PKR0(x) ((x) << 0) 1401*4882a593Smuzhiyun # define RB_MAP_PKR0_MASK (0x3 << 0) 1402*4882a593Smuzhiyun # define RB_MAP_PKR1(x) ((x) << 2) 1403*4882a593Smuzhiyun # define RB_MAP_PKR1_MASK (0x3 << 2) 1404*4882a593Smuzhiyun # define RASTER_CONFIG_RB_MAP_0 0 1405*4882a593Smuzhiyun # define RASTER_CONFIG_RB_MAP_1 1 1406*4882a593Smuzhiyun # define RASTER_CONFIG_RB_MAP_2 2 1407*4882a593Smuzhiyun # define RASTER_CONFIG_RB_MAP_3 3 1408*4882a593Smuzhiyun # define RB_XSEL2(x) ((x) << 4) 1409*4882a593Smuzhiyun # define RB_XSEL2_MASK (0x3 << 4) 1410*4882a593Smuzhiyun # define RB_XSEL (1 << 6) 1411*4882a593Smuzhiyun # define RB_YSEL (1 << 7) 1412*4882a593Smuzhiyun # define PKR_MAP(x) ((x) << 8) 1413*4882a593Smuzhiyun # define PKR_MAP_MASK (0x3 << 8) 1414*4882a593Smuzhiyun # define RASTER_CONFIG_PKR_MAP_0 0 1415*4882a593Smuzhiyun # define RASTER_CONFIG_PKR_MAP_1 1 1416*4882a593Smuzhiyun # define RASTER_CONFIG_PKR_MAP_2 2 1417*4882a593Smuzhiyun # define RASTER_CONFIG_PKR_MAP_3 3 1418*4882a593Smuzhiyun # define PKR_XSEL(x) ((x) << 10) 1419*4882a593Smuzhiyun # define PKR_XSEL_MASK (0x3 << 10) 1420*4882a593Smuzhiyun # define PKR_YSEL(x) ((x) << 12) 1421*4882a593Smuzhiyun # define PKR_YSEL_MASK (0x3 << 12) 1422*4882a593Smuzhiyun # define SC_MAP(x) ((x) << 16) 1423*4882a593Smuzhiyun # define SC_MAP_MASK (0x3 << 16) 1424*4882a593Smuzhiyun # define SC_XSEL(x) ((x) << 18) 1425*4882a593Smuzhiyun # define SC_XSEL_MASK (0x3 << 18) 1426*4882a593Smuzhiyun # define SC_YSEL(x) ((x) << 20) 1427*4882a593Smuzhiyun # define SC_YSEL_MASK (0x3 << 20) 1428*4882a593Smuzhiyun # define SE_MAP(x) ((x) << 24) 1429*4882a593Smuzhiyun # define SE_MAP_MASK (0x3 << 24) 1430*4882a593Smuzhiyun # define RASTER_CONFIG_SE_MAP_0 0 1431*4882a593Smuzhiyun # define RASTER_CONFIG_SE_MAP_1 1 1432*4882a593Smuzhiyun # define RASTER_CONFIG_SE_MAP_2 2 1433*4882a593Smuzhiyun # define RASTER_CONFIG_SE_MAP_3 3 1434*4882a593Smuzhiyun # define SE_XSEL(x) ((x) << 26) 1435*4882a593Smuzhiyun # define SE_XSEL_MASK (0x3 << 26) 1436*4882a593Smuzhiyun # define SE_YSEL(x) ((x) << 28) 1437*4882a593Smuzhiyun # define SE_YSEL_MASK (0x3 << 28) 1438*4882a593Smuzhiyun 1439*4882a593Smuzhiyun 1440*4882a593Smuzhiyun #define VGT_EVENT_INITIATOR 0xA2A4 1441*4882a593Smuzhiyun # define SAMPLE_STREAMOUTSTATS1 (1 << 0) 1442*4882a593Smuzhiyun # define SAMPLE_STREAMOUTSTATS2 (2 << 0) 1443*4882a593Smuzhiyun # define SAMPLE_STREAMOUTSTATS3 (3 << 0) 1444*4882a593Smuzhiyun # define CACHE_FLUSH_TS (4 << 0) 1445*4882a593Smuzhiyun # define CACHE_FLUSH (6 << 0) 1446*4882a593Smuzhiyun # define CS_PARTIAL_FLUSH (7 << 0) 1447*4882a593Smuzhiyun # define VGT_STREAMOUT_RESET (10 << 0) 1448*4882a593Smuzhiyun # define END_OF_PIPE_INCR_DE (11 << 0) 1449*4882a593Smuzhiyun # define END_OF_PIPE_IB_END (12 << 0) 1450*4882a593Smuzhiyun # define RST_PIX_CNT (13 << 0) 1451*4882a593Smuzhiyun # define VS_PARTIAL_FLUSH (15 << 0) 1452*4882a593Smuzhiyun # define PS_PARTIAL_FLUSH (16 << 0) 1453*4882a593Smuzhiyun # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0) 1454*4882a593Smuzhiyun # define ZPASS_DONE (21 << 0) 1455*4882a593Smuzhiyun # define CACHE_FLUSH_AND_INV_EVENT (22 << 0) 1456*4882a593Smuzhiyun # define PERFCOUNTER_START (23 << 0) 1457*4882a593Smuzhiyun # define PERFCOUNTER_STOP (24 << 0) 1458*4882a593Smuzhiyun # define PIPELINESTAT_START (25 << 0) 1459*4882a593Smuzhiyun # define PIPELINESTAT_STOP (26 << 0) 1460*4882a593Smuzhiyun # define PERFCOUNTER_SAMPLE (27 << 0) 1461*4882a593Smuzhiyun # define SAMPLE_PIPELINESTAT (30 << 0) 1462*4882a593Smuzhiyun # define SAMPLE_STREAMOUTSTATS (32 << 0) 1463*4882a593Smuzhiyun # define RESET_VTX_CNT (33 << 0) 1464*4882a593Smuzhiyun # define VGT_FLUSH (36 << 0) 1465*4882a593Smuzhiyun # define BOTTOM_OF_PIPE_TS (40 << 0) 1466*4882a593Smuzhiyun # define DB_CACHE_FLUSH_AND_INV (42 << 0) 1467*4882a593Smuzhiyun # define FLUSH_AND_INV_DB_DATA_TS (43 << 0) 1468*4882a593Smuzhiyun # define FLUSH_AND_INV_DB_META (44 << 0) 1469*4882a593Smuzhiyun # define FLUSH_AND_INV_CB_DATA_TS (45 << 0) 1470*4882a593Smuzhiyun # define FLUSH_AND_INV_CB_META (46 << 0) 1471*4882a593Smuzhiyun # define CS_DONE (47 << 0) 1472*4882a593Smuzhiyun # define PS_DONE (48 << 0) 1473*4882a593Smuzhiyun # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0) 1474*4882a593Smuzhiyun # define THREAD_TRACE_START (51 << 0) 1475*4882a593Smuzhiyun # define THREAD_TRACE_STOP (52 << 0) 1476*4882a593Smuzhiyun # define THREAD_TRACE_FLUSH (54 << 0) 1477*4882a593Smuzhiyun # define THREAD_TRACE_FINISH (55 << 0) 1478*4882a593Smuzhiyun 1479*4882a593Smuzhiyun /* PIF PHY0 registers idx/data 0x8/0xc */ 1480*4882a593Smuzhiyun #define PB0_PIF_CNTL 0x10 1481*4882a593Smuzhiyun # define LS2_EXIT_TIME(x) ((x) << 17) 1482*4882a593Smuzhiyun # define LS2_EXIT_TIME_MASK (0x7 << 17) 1483*4882a593Smuzhiyun # define LS2_EXIT_TIME_SHIFT 17 1484*4882a593Smuzhiyun #define PB0_PIF_PAIRING 0x11 1485*4882a593Smuzhiyun # define MULTI_PIF (1 << 25) 1486*4882a593Smuzhiyun #define PB0_PIF_PWRDOWN_0 0x12 1487*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7) 1488*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7) 1489*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7 1490*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10) 1491*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10) 1492*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10 1493*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_0(x) ((x) << 24) 1494*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24) 1495*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_0_SHIFT 24 1496*4882a593Smuzhiyun #define PB0_PIF_PWRDOWN_1 0x13 1497*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7) 1498*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7) 1499*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7 1500*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10) 1501*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10) 1502*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10 1503*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_1(x) ((x) << 24) 1504*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24) 1505*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_1_SHIFT 24 1506*4882a593Smuzhiyun 1507*4882a593Smuzhiyun #define PB0_PIF_PWRDOWN_2 0x17 1508*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_2(x) ((x) << 7) 1509*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_2_MASK (0x7 << 7) 1510*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_2_SHIFT 7 1511*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_2(x) ((x) << 10) 1512*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_2_MASK (0x7 << 10) 1513*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_2_SHIFT 10 1514*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_2(x) ((x) << 24) 1515*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_2_MASK (0x7 << 24) 1516*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_2_SHIFT 24 1517*4882a593Smuzhiyun #define PB0_PIF_PWRDOWN_3 0x18 1518*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_3(x) ((x) << 7) 1519*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_3_MASK (0x7 << 7) 1520*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_3_SHIFT 7 1521*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_3(x) ((x) << 10) 1522*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_3_MASK (0x7 << 10) 1523*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_3_SHIFT 10 1524*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_3(x) ((x) << 24) 1525*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_3_MASK (0x7 << 24) 1526*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_3_SHIFT 24 1527*4882a593Smuzhiyun /* PIF PHY1 registers idx/data 0x10/0x14 */ 1528*4882a593Smuzhiyun #define PB1_PIF_CNTL 0x10 1529*4882a593Smuzhiyun #define PB1_PIF_PAIRING 0x11 1530*4882a593Smuzhiyun #define PB1_PIF_PWRDOWN_0 0x12 1531*4882a593Smuzhiyun #define PB1_PIF_PWRDOWN_1 0x13 1532*4882a593Smuzhiyun 1533*4882a593Smuzhiyun #define PB1_PIF_PWRDOWN_2 0x17 1534*4882a593Smuzhiyun #define PB1_PIF_PWRDOWN_3 0x18 1535*4882a593Smuzhiyun /* PCIE registers idx/data 0x30/0x34 */ 1536*4882a593Smuzhiyun #define PCIE_CNTL2 0x1c /* PCIE */ 1537*4882a593Smuzhiyun # define SLV_MEM_LS_EN (1 << 16) 1538*4882a593Smuzhiyun # define SLV_MEM_AGGRESSIVE_LS_EN (1 << 17) 1539*4882a593Smuzhiyun # define MST_MEM_LS_EN (1 << 18) 1540*4882a593Smuzhiyun # define REPLAY_MEM_LS_EN (1 << 19) 1541*4882a593Smuzhiyun #define PCIE_LC_STATUS1 0x28 /* PCIE */ 1542*4882a593Smuzhiyun # define LC_REVERSE_RCVR (1 << 0) 1543*4882a593Smuzhiyun # define LC_REVERSE_XMIT (1 << 1) 1544*4882a593Smuzhiyun # define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2) 1545*4882a593Smuzhiyun # define LC_OPERATING_LINK_WIDTH_SHIFT 2 1546*4882a593Smuzhiyun # define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5) 1547*4882a593Smuzhiyun # define LC_DETECTED_LINK_WIDTH_SHIFT 5 1548*4882a593Smuzhiyun 1549*4882a593Smuzhiyun #define PCIE_P_CNTL 0x40 /* PCIE */ 1550*4882a593Smuzhiyun # define P_IGNORE_EDB_ERR (1 << 6) 1551*4882a593Smuzhiyun 1552*4882a593Smuzhiyun /* PCIE PORT registers idx/data 0x38/0x3c */ 1553*4882a593Smuzhiyun #define PCIE_LC_CNTL 0xa0 1554*4882a593Smuzhiyun # define LC_L0S_INACTIVITY(x) ((x) << 8) 1555*4882a593Smuzhiyun # define LC_L0S_INACTIVITY_MASK (0xf << 8) 1556*4882a593Smuzhiyun # define LC_L0S_INACTIVITY_SHIFT 8 1557*4882a593Smuzhiyun # define LC_L1_INACTIVITY(x) ((x) << 12) 1558*4882a593Smuzhiyun # define LC_L1_INACTIVITY_MASK (0xf << 12) 1559*4882a593Smuzhiyun # define LC_L1_INACTIVITY_SHIFT 12 1560*4882a593Smuzhiyun # define LC_PMI_TO_L1_DIS (1 << 16) 1561*4882a593Smuzhiyun # define LC_ASPM_TO_L1_DIS (1 << 24) 1562*4882a593Smuzhiyun #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */ 1563*4882a593Smuzhiyun # define LC_LINK_WIDTH_SHIFT 0 1564*4882a593Smuzhiyun # define LC_LINK_WIDTH_MASK 0x7 1565*4882a593Smuzhiyun # define LC_LINK_WIDTH_X0 0 1566*4882a593Smuzhiyun # define LC_LINK_WIDTH_X1 1 1567*4882a593Smuzhiyun # define LC_LINK_WIDTH_X2 2 1568*4882a593Smuzhiyun # define LC_LINK_WIDTH_X4 3 1569*4882a593Smuzhiyun # define LC_LINK_WIDTH_X8 4 1570*4882a593Smuzhiyun # define LC_LINK_WIDTH_X16 6 1571*4882a593Smuzhiyun # define LC_LINK_WIDTH_RD_SHIFT 4 1572*4882a593Smuzhiyun # define LC_LINK_WIDTH_RD_MASK 0x70 1573*4882a593Smuzhiyun # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7) 1574*4882a593Smuzhiyun # define LC_RECONFIG_NOW (1 << 8) 1575*4882a593Smuzhiyun # define LC_RENEGOTIATION_SUPPORT (1 << 9) 1576*4882a593Smuzhiyun # define LC_RENEGOTIATE_EN (1 << 10) 1577*4882a593Smuzhiyun # define LC_SHORT_RECONFIG_EN (1 << 11) 1578*4882a593Smuzhiyun # define LC_UPCONFIGURE_SUPPORT (1 << 12) 1579*4882a593Smuzhiyun # define LC_UPCONFIGURE_DIS (1 << 13) 1580*4882a593Smuzhiyun # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21) 1581*4882a593Smuzhiyun # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21) 1582*4882a593Smuzhiyun # define LC_DYN_LANES_PWR_STATE_SHIFT 21 1583*4882a593Smuzhiyun #define PCIE_LC_N_FTS_CNTL 0xa3 /* PCIE_P */ 1584*4882a593Smuzhiyun # define LC_XMIT_N_FTS(x) ((x) << 0) 1585*4882a593Smuzhiyun # define LC_XMIT_N_FTS_MASK (0xff << 0) 1586*4882a593Smuzhiyun # define LC_XMIT_N_FTS_SHIFT 0 1587*4882a593Smuzhiyun # define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8) 1588*4882a593Smuzhiyun # define LC_N_FTS_MASK (0xff << 24) 1589*4882a593Smuzhiyun #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */ 1590*4882a593Smuzhiyun # define LC_GEN2_EN_STRAP (1 << 0) 1591*4882a593Smuzhiyun # define LC_GEN3_EN_STRAP (1 << 1) 1592*4882a593Smuzhiyun # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2) 1593*4882a593Smuzhiyun # define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3) 1594*4882a593Smuzhiyun # define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3 1595*4882a593Smuzhiyun # define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5) 1596*4882a593Smuzhiyun # define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6) 1597*4882a593Smuzhiyun # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7) 1598*4882a593Smuzhiyun # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8) 1599*4882a593Smuzhiyun # define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9) 1600*4882a593Smuzhiyun # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10) 1601*4882a593Smuzhiyun # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10 1602*4882a593Smuzhiyun # define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */ 1603*4882a593Smuzhiyun # define LC_CURRENT_DATA_RATE_SHIFT 13 1604*4882a593Smuzhiyun # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16) 1605*4882a593Smuzhiyun # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18) 1606*4882a593Smuzhiyun # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19) 1607*4882a593Smuzhiyun # define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20) 1608*4882a593Smuzhiyun # define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21) 1609*4882a593Smuzhiyun 1610*4882a593Smuzhiyun #define PCIE_LC_CNTL2 0xb1 1611*4882a593Smuzhiyun # define LC_ALLOW_PDWN_IN_L1 (1 << 17) 1612*4882a593Smuzhiyun # define LC_ALLOW_PDWN_IN_L23 (1 << 18) 1613*4882a593Smuzhiyun 1614*4882a593Smuzhiyun #define PCIE_LC_CNTL3 0xb5 /* PCIE_P */ 1615*4882a593Smuzhiyun # define LC_GO_TO_RECOVERY (1 << 30) 1616*4882a593Smuzhiyun #define PCIE_LC_CNTL4 0xb6 /* PCIE_P */ 1617*4882a593Smuzhiyun # define LC_REDO_EQ (1 << 5) 1618*4882a593Smuzhiyun # define LC_SET_QUIESCE (1 << 13) 1619*4882a593Smuzhiyun 1620*4882a593Smuzhiyun /* 1621*4882a593Smuzhiyun * UVD 1622*4882a593Smuzhiyun */ 1623*4882a593Smuzhiyun #define UVD_UDEC_ADDR_CONFIG 0x3bd3 1624*4882a593Smuzhiyun #define UVD_UDEC_DB_ADDR_CONFIG 0x3bd4 1625*4882a593Smuzhiyun #define UVD_UDEC_DBW_ADDR_CONFIG 0x3bd5 1626*4882a593Smuzhiyun #define UVD_RBC_RB_RPTR 0x3da4 1627*4882a593Smuzhiyun #define UVD_RBC_RB_WPTR 0x3da5 1628*4882a593Smuzhiyun #define UVD_STATUS 0x3daf 1629*4882a593Smuzhiyun 1630*4882a593Smuzhiyun #define UVD_CGC_CTRL 0x3dc2 1631*4882a593Smuzhiyun # define DCM (1 << 0) 1632*4882a593Smuzhiyun # define CG_DT(x) ((x) << 2) 1633*4882a593Smuzhiyun # define CG_DT_MASK (0xf << 2) 1634*4882a593Smuzhiyun # define CLK_OD(x) ((x) << 6) 1635*4882a593Smuzhiyun # define CLK_OD_MASK (0x1f << 6) 1636*4882a593Smuzhiyun 1637*4882a593Smuzhiyun /* UVD CTX indirect */ 1638*4882a593Smuzhiyun #define UVD_CGC_MEM_CTRL 0xC0 1639*4882a593Smuzhiyun #define UVD_CGC_CTRL2 0xC1 1640*4882a593Smuzhiyun # define DYN_OR_EN (1 << 0) 1641*4882a593Smuzhiyun # define DYN_RR_EN (1 << 1) 1642*4882a593Smuzhiyun # define G_DIV_ID(x) ((x) << 2) 1643*4882a593Smuzhiyun # define G_DIV_ID_MASK (0x7 << 2) 1644*4882a593Smuzhiyun 1645*4882a593Smuzhiyun /* 1646*4882a593Smuzhiyun * PM4 1647*4882a593Smuzhiyun */ 1648*4882a593Smuzhiyun #define PACKET_TYPE0 0 1649*4882a593Smuzhiyun #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \ 1650*4882a593Smuzhiyun ((reg) & 0xFFFF) | \ 1651*4882a593Smuzhiyun ((n) & 0x3FFF) << 16) 1652*4882a593Smuzhiyun #define CP_PACKET2 0x80000000 1653*4882a593Smuzhiyun #define PACKET2_PAD_SHIFT 0 1654*4882a593Smuzhiyun #define PACKET2_PAD_MASK (0x3fffffff << 0) 1655*4882a593Smuzhiyun 1656*4882a593Smuzhiyun #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 1657*4882a593Smuzhiyun #define RADEON_PACKET_TYPE3 3 1658*4882a593Smuzhiyun #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \ 1659*4882a593Smuzhiyun (((op) & 0xFF) << 8) | \ 1660*4882a593Smuzhiyun ((n) & 0x3FFF) << 16) 1661*4882a593Smuzhiyun 1662*4882a593Smuzhiyun #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1) 1663*4882a593Smuzhiyun 1664*4882a593Smuzhiyun /* Packet 3 types */ 1665*4882a593Smuzhiyun #define PACKET3_NOP 0x10 1666*4882a593Smuzhiyun #define PACKET3_SET_BASE 0x11 1667*4882a593Smuzhiyun #define PACKET3_BASE_INDEX(x) ((x) << 0) 1668*4882a593Smuzhiyun #define GDS_PARTITION_BASE 2 1669*4882a593Smuzhiyun #define CE_PARTITION_BASE 3 1670*4882a593Smuzhiyun #define PACKET3_CLEAR_STATE 0x12 1671*4882a593Smuzhiyun #define PACKET3_INDEX_BUFFER_SIZE 0x13 1672*4882a593Smuzhiyun #define PACKET3_DISPATCH_DIRECT 0x15 1673*4882a593Smuzhiyun #define PACKET3_DISPATCH_INDIRECT 0x16 1674*4882a593Smuzhiyun #define PACKET3_ALLOC_GDS 0x1B 1675*4882a593Smuzhiyun #define PACKET3_WRITE_GDS_RAM 0x1C 1676*4882a593Smuzhiyun #define PACKET3_ATOMIC_GDS 0x1D 1677*4882a593Smuzhiyun #define PACKET3_ATOMIC 0x1E 1678*4882a593Smuzhiyun #define PACKET3_OCCLUSION_QUERY 0x1F 1679*4882a593Smuzhiyun #define PACKET3_SET_PREDICATION 0x20 1680*4882a593Smuzhiyun #define PACKET3_REG_RMW 0x21 1681*4882a593Smuzhiyun #define PACKET3_COND_EXEC 0x22 1682*4882a593Smuzhiyun #define PACKET3_PRED_EXEC 0x23 1683*4882a593Smuzhiyun #define PACKET3_DRAW_INDIRECT 0x24 1684*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_INDIRECT 0x25 1685*4882a593Smuzhiyun #define PACKET3_INDEX_BASE 0x26 1686*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_2 0x27 1687*4882a593Smuzhiyun #define PACKET3_CONTEXT_CONTROL 0x28 1688*4882a593Smuzhiyun #define PACKET3_INDEX_TYPE 0x2A 1689*4882a593Smuzhiyun #define PACKET3_DRAW_INDIRECT_MULTI 0x2C 1690*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_AUTO 0x2D 1691*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_IMMD 0x2E 1692*4882a593Smuzhiyun #define PACKET3_NUM_INSTANCES 0x2F 1693*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 1694*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER_CONST 0x31 1695*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER 0x3F 1696*4882a593Smuzhiyun #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 1697*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_OFFSET_2 0x35 1698*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36 1699*4882a593Smuzhiyun #define PACKET3_WRITE_DATA 0x37 1700*4882a593Smuzhiyun #define WRITE_DATA_DST_SEL(x) ((x) << 8) 1701*4882a593Smuzhiyun /* 0 - register 1702*4882a593Smuzhiyun * 1 - memory (sync - via GRBM) 1703*4882a593Smuzhiyun * 2 - tc/l2 1704*4882a593Smuzhiyun * 3 - gds 1705*4882a593Smuzhiyun * 4 - reserved 1706*4882a593Smuzhiyun * 5 - memory (async - direct) 1707*4882a593Smuzhiyun */ 1708*4882a593Smuzhiyun #define WR_ONE_ADDR (1 << 16) 1709*4882a593Smuzhiyun #define WR_CONFIRM (1 << 20) 1710*4882a593Smuzhiyun #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30) 1711*4882a593Smuzhiyun /* 0 - me 1712*4882a593Smuzhiyun * 1 - pfp 1713*4882a593Smuzhiyun * 2 - ce 1714*4882a593Smuzhiyun */ 1715*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38 1716*4882a593Smuzhiyun #define PACKET3_MEM_SEMAPHORE 0x39 1717*4882a593Smuzhiyun #define PACKET3_MPEG_INDEX 0x3A 1718*4882a593Smuzhiyun #define PACKET3_COPY_DW 0x3B 1719*4882a593Smuzhiyun #define PACKET3_WAIT_REG_MEM 0x3C 1720*4882a593Smuzhiyun #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0) 1721*4882a593Smuzhiyun /* 0 - always 1722*4882a593Smuzhiyun * 1 - < 1723*4882a593Smuzhiyun * 2 - <= 1724*4882a593Smuzhiyun * 3 - == 1725*4882a593Smuzhiyun * 4 - != 1726*4882a593Smuzhiyun * 5 - >= 1727*4882a593Smuzhiyun * 6 - > 1728*4882a593Smuzhiyun */ 1729*4882a593Smuzhiyun #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4) 1730*4882a593Smuzhiyun /* 0 - reg 1731*4882a593Smuzhiyun * 1 - mem 1732*4882a593Smuzhiyun */ 1733*4882a593Smuzhiyun #define WAIT_REG_MEM_ENGINE(x) ((x) << 8) 1734*4882a593Smuzhiyun /* 0 - me 1735*4882a593Smuzhiyun * 1 - pfp 1736*4882a593Smuzhiyun */ 1737*4882a593Smuzhiyun #define PACKET3_MEM_WRITE 0x3D 1738*4882a593Smuzhiyun #define PACKET3_COPY_DATA 0x40 1739*4882a593Smuzhiyun #define PACKET3_CP_DMA 0x41 1740*4882a593Smuzhiyun /* 1. header 1741*4882a593Smuzhiyun * 2. SRC_ADDR_LO or DATA [31:0] 1742*4882a593Smuzhiyun * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] | 1743*4882a593Smuzhiyun * SRC_ADDR_HI [7:0] 1744*4882a593Smuzhiyun * 4. DST_ADDR_LO [31:0] 1745*4882a593Smuzhiyun * 5. DST_ADDR_HI [7:0] 1746*4882a593Smuzhiyun * 6. COMMAND [30:21] | BYTE_COUNT [20:0] 1747*4882a593Smuzhiyun */ 1748*4882a593Smuzhiyun # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20) 1749*4882a593Smuzhiyun /* 0 - DST_ADDR 1750*4882a593Smuzhiyun * 1 - GDS 1751*4882a593Smuzhiyun */ 1752*4882a593Smuzhiyun # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27) 1753*4882a593Smuzhiyun /* 0 - ME 1754*4882a593Smuzhiyun * 1 - PFP 1755*4882a593Smuzhiyun */ 1756*4882a593Smuzhiyun # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29) 1757*4882a593Smuzhiyun /* 0 - SRC_ADDR 1758*4882a593Smuzhiyun * 1 - GDS 1759*4882a593Smuzhiyun * 2 - DATA 1760*4882a593Smuzhiyun */ 1761*4882a593Smuzhiyun # define PACKET3_CP_DMA_CP_SYNC (1 << 31) 1762*4882a593Smuzhiyun /* COMMAND */ 1763*4882a593Smuzhiyun # define PACKET3_CP_DMA_DIS_WC (1 << 21) 1764*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 22) 1765*4882a593Smuzhiyun /* 0 - none 1766*4882a593Smuzhiyun * 1 - 8 in 16 1767*4882a593Smuzhiyun * 2 - 8 in 32 1768*4882a593Smuzhiyun * 3 - 8 in 64 1769*4882a593Smuzhiyun */ 1770*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24) 1771*4882a593Smuzhiyun /* 0 - none 1772*4882a593Smuzhiyun * 1 - 8 in 16 1773*4882a593Smuzhiyun * 2 - 8 in 32 1774*4882a593Smuzhiyun * 3 - 8 in 64 1775*4882a593Smuzhiyun */ 1776*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_SAS (1 << 26) 1777*4882a593Smuzhiyun /* 0 - memory 1778*4882a593Smuzhiyun * 1 - register 1779*4882a593Smuzhiyun */ 1780*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_DAS (1 << 27) 1781*4882a593Smuzhiyun /* 0 - memory 1782*4882a593Smuzhiyun * 1 - register 1783*4882a593Smuzhiyun */ 1784*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_SAIC (1 << 28) 1785*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_DAIC (1 << 29) 1786*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_RAW_WAIT (1 << 30) 1787*4882a593Smuzhiyun #define PACKET3_PFP_SYNC_ME 0x42 1788*4882a593Smuzhiyun #define PACKET3_SURFACE_SYNC 0x43 1789*4882a593Smuzhiyun # define PACKET3_DEST_BASE_0_ENA (1 << 0) 1790*4882a593Smuzhiyun # define PACKET3_DEST_BASE_1_ENA (1 << 1) 1791*4882a593Smuzhiyun # define PACKET3_CB0_DEST_BASE_ENA (1 << 6) 1792*4882a593Smuzhiyun # define PACKET3_CB1_DEST_BASE_ENA (1 << 7) 1793*4882a593Smuzhiyun # define PACKET3_CB2_DEST_BASE_ENA (1 << 8) 1794*4882a593Smuzhiyun # define PACKET3_CB3_DEST_BASE_ENA (1 << 9) 1795*4882a593Smuzhiyun # define PACKET3_CB4_DEST_BASE_ENA (1 << 10) 1796*4882a593Smuzhiyun # define PACKET3_CB5_DEST_BASE_ENA (1 << 11) 1797*4882a593Smuzhiyun # define PACKET3_CB6_DEST_BASE_ENA (1 << 12) 1798*4882a593Smuzhiyun # define PACKET3_CB7_DEST_BASE_ENA (1 << 13) 1799*4882a593Smuzhiyun # define PACKET3_DB_DEST_BASE_ENA (1 << 14) 1800*4882a593Smuzhiyun # define PACKET3_DEST_BASE_2_ENA (1 << 19) 1801*4882a593Smuzhiyun # define PACKET3_DEST_BASE_3_ENA (1 << 21) 1802*4882a593Smuzhiyun # define PACKET3_TCL1_ACTION_ENA (1 << 22) 1803*4882a593Smuzhiyun # define PACKET3_TC_ACTION_ENA (1 << 23) 1804*4882a593Smuzhiyun # define PACKET3_CB_ACTION_ENA (1 << 25) 1805*4882a593Smuzhiyun # define PACKET3_DB_ACTION_ENA (1 << 26) 1806*4882a593Smuzhiyun # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27) 1807*4882a593Smuzhiyun # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29) 1808*4882a593Smuzhiyun #define PACKET3_ME_INITIALIZE 0x44 1809*4882a593Smuzhiyun #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16) 1810*4882a593Smuzhiyun #define PACKET3_COND_WRITE 0x45 1811*4882a593Smuzhiyun #define PACKET3_EVENT_WRITE 0x46 1812*4882a593Smuzhiyun #define EVENT_TYPE(x) ((x) << 0) 1813*4882a593Smuzhiyun #define EVENT_INDEX(x) ((x) << 8) 1814*4882a593Smuzhiyun /* 0 - any non-TS event 1815*4882a593Smuzhiyun * 1 - ZPASS_DONE 1816*4882a593Smuzhiyun * 2 - SAMPLE_PIPELINESTAT 1817*4882a593Smuzhiyun * 3 - SAMPLE_STREAMOUTSTAT* 1818*4882a593Smuzhiyun * 4 - *S_PARTIAL_FLUSH 1819*4882a593Smuzhiyun * 5 - EOP events 1820*4882a593Smuzhiyun * 6 - EOS events 1821*4882a593Smuzhiyun * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT 1822*4882a593Smuzhiyun */ 1823*4882a593Smuzhiyun #define INV_L2 (1 << 20) 1824*4882a593Smuzhiyun /* INV TC L2 cache when EVENT_INDEX = 7 */ 1825*4882a593Smuzhiyun #define PACKET3_EVENT_WRITE_EOP 0x47 1826*4882a593Smuzhiyun #define DATA_SEL(x) ((x) << 29) 1827*4882a593Smuzhiyun /* 0 - discard 1828*4882a593Smuzhiyun * 1 - send low 32bit data 1829*4882a593Smuzhiyun * 2 - send 64bit data 1830*4882a593Smuzhiyun * 3 - send 64bit counter value 1831*4882a593Smuzhiyun */ 1832*4882a593Smuzhiyun #define INT_SEL(x) ((x) << 24) 1833*4882a593Smuzhiyun /* 0 - none 1834*4882a593Smuzhiyun * 1 - interrupt only (DATA_SEL = 0) 1835*4882a593Smuzhiyun * 2 - interrupt when data write is confirmed 1836*4882a593Smuzhiyun */ 1837*4882a593Smuzhiyun #define PACKET3_EVENT_WRITE_EOS 0x48 1838*4882a593Smuzhiyun #define PACKET3_PREAMBLE_CNTL 0x4A 1839*4882a593Smuzhiyun # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 1840*4882a593Smuzhiyun # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 1841*4882a593Smuzhiyun #define PACKET3_ONE_REG_WRITE 0x57 1842*4882a593Smuzhiyun #define PACKET3_LOAD_CONFIG_REG 0x5F 1843*4882a593Smuzhiyun #define PACKET3_LOAD_CONTEXT_REG 0x60 1844*4882a593Smuzhiyun #define PACKET3_LOAD_SH_REG 0x61 1845*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG 0x68 1846*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG_START 0x00002000 1847*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG_END 0x00002c00 1848*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG 0x69 1849*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_START 0x000a000 1850*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_END 0x000a400 1851*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 1852*4882a593Smuzhiyun #define PACKET3_SET_RESOURCE_INDIRECT 0x74 1853*4882a593Smuzhiyun #define PACKET3_SET_SH_REG 0x76 1854*4882a593Smuzhiyun #define PACKET3_SET_SH_REG_START 0x00002c00 1855*4882a593Smuzhiyun #define PACKET3_SET_SH_REG_END 0x00003000 1856*4882a593Smuzhiyun #define PACKET3_SET_SH_REG_OFFSET 0x77 1857*4882a593Smuzhiyun #define PACKET3_ME_WRITE 0x7A 1858*4882a593Smuzhiyun #define PACKET3_SCRATCH_RAM_WRITE 0x7D 1859*4882a593Smuzhiyun #define PACKET3_SCRATCH_RAM_READ 0x7E 1860*4882a593Smuzhiyun #define PACKET3_CE_WRITE 0x7F 1861*4882a593Smuzhiyun #define PACKET3_LOAD_CONST_RAM 0x80 1862*4882a593Smuzhiyun #define PACKET3_WRITE_CONST_RAM 0x81 1863*4882a593Smuzhiyun #define PACKET3_WRITE_CONST_RAM_OFFSET 0x82 1864*4882a593Smuzhiyun #define PACKET3_DUMP_CONST_RAM 0x83 1865*4882a593Smuzhiyun #define PACKET3_INCREMENT_CE_COUNTER 0x84 1866*4882a593Smuzhiyun #define PACKET3_INCREMENT_DE_COUNTER 0x85 1867*4882a593Smuzhiyun #define PACKET3_WAIT_ON_CE_COUNTER 0x86 1868*4882a593Smuzhiyun #define PACKET3_WAIT_ON_DE_COUNTER 0x87 1869*4882a593Smuzhiyun #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88 1870*4882a593Smuzhiyun #define PACKET3_SET_CE_DE_COUNTERS 0x89 1871*4882a593Smuzhiyun #define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A 1872*4882a593Smuzhiyun #define PACKET3_SWITCH_BUFFER 0x8B 1873*4882a593Smuzhiyun 1874*4882a593Smuzhiyun /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */ 1875*4882a593Smuzhiyun #define DMA0_REGISTER_OFFSET 0x0 /* not a register */ 1876*4882a593Smuzhiyun #define DMA1_REGISTER_OFFSET 0x200 /* not a register */ 1877*4882a593Smuzhiyun 1878*4882a593Smuzhiyun #define DMA_RB_CNTL 0x3400 1879*4882a593Smuzhiyun # define DMA_RB_ENABLE (1 << 0) 1880*4882a593Smuzhiyun # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */ 1881*4882a593Smuzhiyun # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */ 1882*4882a593Smuzhiyun # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12) 1883*4882a593Smuzhiyun # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */ 1884*4882a593Smuzhiyun # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */ 1885*4882a593Smuzhiyun #define DMA_RB_BASE 0x3401 1886*4882a593Smuzhiyun #define DMA_RB_RPTR 0x3402 1887*4882a593Smuzhiyun #define DMA_RB_WPTR 0x3403 1888*4882a593Smuzhiyun 1889*4882a593Smuzhiyun #define DMA_RB_RPTR_ADDR_HI 0x3407 1890*4882a593Smuzhiyun #define DMA_RB_RPTR_ADDR_LO 0x3408 1891*4882a593Smuzhiyun 1892*4882a593Smuzhiyun #define DMA_IB_CNTL 0x3409 1893*4882a593Smuzhiyun # define DMA_IB_ENABLE (1 << 0) 1894*4882a593Smuzhiyun # define DMA_IB_SWAP_ENABLE (1 << 4) 1895*4882a593Smuzhiyun # define CMD_VMID_FORCE (1 << 31) 1896*4882a593Smuzhiyun #define DMA_IB_RPTR 0x340a 1897*4882a593Smuzhiyun #define DMA_CNTL 0x340b 1898*4882a593Smuzhiyun # define TRAP_ENABLE (1 << 0) 1899*4882a593Smuzhiyun # define SEM_INCOMPLETE_INT_ENABLE (1 << 1) 1900*4882a593Smuzhiyun # define SEM_WAIT_INT_ENABLE (1 << 2) 1901*4882a593Smuzhiyun # define DATA_SWAP_ENABLE (1 << 3) 1902*4882a593Smuzhiyun # define FENCE_SWAP_ENABLE (1 << 4) 1903*4882a593Smuzhiyun # define CTXEMPTY_INT_ENABLE (1 << 28) 1904*4882a593Smuzhiyun #define DMA_STATUS_REG 0x340d 1905*4882a593Smuzhiyun # define DMA_IDLE (1 << 0) 1906*4882a593Smuzhiyun #define DMA_TILING_CONFIG 0x342e 1907*4882a593Smuzhiyun 1908*4882a593Smuzhiyun #define DMA_POWER_CNTL 0x342f 1909*4882a593Smuzhiyun # define MEM_POWER_OVERRIDE (1 << 8) 1910*4882a593Smuzhiyun #define DMA_CLK_CTRL 0x3430 1911*4882a593Smuzhiyun 1912*4882a593Smuzhiyun #define DMA_PG 0x3435 1913*4882a593Smuzhiyun # define PG_CNTL_ENABLE (1 << 0) 1914*4882a593Smuzhiyun #define DMA_PGFSM_CONFIG 0x3436 1915*4882a593Smuzhiyun #define DMA_PGFSM_WRITE 0x3437 1916*4882a593Smuzhiyun 1917*4882a593Smuzhiyun #define DMA_PACKET(cmd, b, t, s, n) ((((cmd) & 0xF) << 28) | \ 1918*4882a593Smuzhiyun (((b) & 0x1) << 26) | \ 1919*4882a593Smuzhiyun (((t) & 0x1) << 23) | \ 1920*4882a593Smuzhiyun (((s) & 0x1) << 22) | \ 1921*4882a593Smuzhiyun (((n) & 0xFFFFF) << 0)) 1922*4882a593Smuzhiyun 1923*4882a593Smuzhiyun #define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \ 1924*4882a593Smuzhiyun (((vmid) & 0xF) << 20) | \ 1925*4882a593Smuzhiyun (((n) & 0xFFFFF) << 0)) 1926*4882a593Smuzhiyun 1927*4882a593Smuzhiyun #define DMA_PTE_PDE_PACKET(n) ((2 << 28) | \ 1928*4882a593Smuzhiyun (1 << 26) | \ 1929*4882a593Smuzhiyun (1 << 21) | \ 1930*4882a593Smuzhiyun (((n) & 0xFFFFF) << 0)) 1931*4882a593Smuzhiyun 1932*4882a593Smuzhiyun /* async DMA Packet types */ 1933*4882a593Smuzhiyun #define DMA_PACKET_WRITE 0x2 1934*4882a593Smuzhiyun #define DMA_PACKET_COPY 0x3 1935*4882a593Smuzhiyun #define DMA_PACKET_INDIRECT_BUFFER 0x4 1936*4882a593Smuzhiyun #define DMA_PACKET_SEMAPHORE 0x5 1937*4882a593Smuzhiyun #define DMA_PACKET_FENCE 0x6 1938*4882a593Smuzhiyun #define DMA_PACKET_TRAP 0x7 1939*4882a593Smuzhiyun #define DMA_PACKET_SRBM_WRITE 0x9 1940*4882a593Smuzhiyun #define DMA_PACKET_CONSTANT_FILL 0xd 1941*4882a593Smuzhiyun #define DMA_PACKET_POLL_REG_MEM 0xe 1942*4882a593Smuzhiyun #define DMA_PACKET_NOP 0xf 1943*4882a593Smuzhiyun 1944*4882a593Smuzhiyun #define VCE_STATUS 0x20004 1945*4882a593Smuzhiyun #define VCE_VCPU_CNTL 0x20014 1946*4882a593Smuzhiyun #define VCE_CLK_EN (1 << 0) 1947*4882a593Smuzhiyun #define VCE_VCPU_CACHE_OFFSET0 0x20024 1948*4882a593Smuzhiyun #define VCE_VCPU_CACHE_SIZE0 0x20028 1949*4882a593Smuzhiyun #define VCE_VCPU_CACHE_OFFSET1 0x2002c 1950*4882a593Smuzhiyun #define VCE_VCPU_CACHE_SIZE1 0x20030 1951*4882a593Smuzhiyun #define VCE_VCPU_CACHE_OFFSET2 0x20034 1952*4882a593Smuzhiyun #define VCE_VCPU_CACHE_SIZE2 0x20038 1953*4882a593Smuzhiyun #define VCE_SOFT_RESET 0x20120 1954*4882a593Smuzhiyun #define VCE_ECPU_SOFT_RESET (1 << 0) 1955*4882a593Smuzhiyun #define VCE_FME_SOFT_RESET (1 << 2) 1956*4882a593Smuzhiyun #define VCE_RB_BASE_LO2 0x2016c 1957*4882a593Smuzhiyun #define VCE_RB_BASE_HI2 0x20170 1958*4882a593Smuzhiyun #define VCE_RB_SIZE2 0x20174 1959*4882a593Smuzhiyun #define VCE_RB_RPTR2 0x20178 1960*4882a593Smuzhiyun #define VCE_RB_WPTR2 0x2017c 1961*4882a593Smuzhiyun #define VCE_RB_BASE_LO 0x20180 1962*4882a593Smuzhiyun #define VCE_RB_BASE_HI 0x20184 1963*4882a593Smuzhiyun #define VCE_RB_SIZE 0x20188 1964*4882a593Smuzhiyun #define VCE_RB_RPTR 0x2018c 1965*4882a593Smuzhiyun #define VCE_RB_WPTR 0x20190 1966*4882a593Smuzhiyun #define VCE_CLOCK_GATING_A 0x202f8 1967*4882a593Smuzhiyun #define VCE_CLOCK_GATING_B 0x202fc 1968*4882a593Smuzhiyun #define VCE_UENC_CLOCK_GATING 0x205bc 1969*4882a593Smuzhiyun #define VCE_UENC_REG_CLOCK_GATING 0x205c0 1970*4882a593Smuzhiyun #define VCE_FW_REG_STATUS 0x20e10 1971*4882a593Smuzhiyun # define VCE_FW_REG_STATUS_BUSY (1 << 0) 1972*4882a593Smuzhiyun # define VCE_FW_REG_STATUS_PASS (1 << 3) 1973*4882a593Smuzhiyun # define VCE_FW_REG_STATUS_DONE (1 << 11) 1974*4882a593Smuzhiyun #define VCE_LMI_FW_START_KEYSEL 0x20e18 1975*4882a593Smuzhiyun #define VCE_LMI_FW_PERIODIC_CTRL 0x20e20 1976*4882a593Smuzhiyun #define VCE_LMI_CTRL2 0x20e74 1977*4882a593Smuzhiyun #define VCE_LMI_CTRL 0x20e98 1978*4882a593Smuzhiyun #define VCE_LMI_VM_CTRL 0x20ea0 1979*4882a593Smuzhiyun #define VCE_LMI_SWAP_CNTL 0x20eb4 1980*4882a593Smuzhiyun #define VCE_LMI_SWAP_CNTL1 0x20eb8 1981*4882a593Smuzhiyun #define VCE_LMI_CACHE_CTRL 0x20ef4 1982*4882a593Smuzhiyun 1983*4882a593Smuzhiyun #define VCE_CMD_NO_OP 0x00000000 1984*4882a593Smuzhiyun #define VCE_CMD_END 0x00000001 1985*4882a593Smuzhiyun #define VCE_CMD_IB 0x00000002 1986*4882a593Smuzhiyun #define VCE_CMD_FENCE 0x00000003 1987*4882a593Smuzhiyun #define VCE_CMD_TRAP 0x00000004 1988*4882a593Smuzhiyun #define VCE_CMD_IB_AUTO 0x00000005 1989*4882a593Smuzhiyun #define VCE_CMD_SEMAPHORE 0x00000006 1990*4882a593Smuzhiyun 1991*4882a593Smuzhiyun 1992*4882a593Smuzhiyun //#dce stupp 1993*4882a593Smuzhiyun /* display controller offsets used for crtc/cur/lut/grph/viewport/etc. */ 1994*4882a593Smuzhiyun #define SI_CRTC0_REGISTER_OFFSET 0 //(0x6df0 - 0x6df0)/4 1995*4882a593Smuzhiyun #define SI_CRTC1_REGISTER_OFFSET 0x300 //(0x79f0 - 0x6df0)/4 1996*4882a593Smuzhiyun #define SI_CRTC2_REGISTER_OFFSET 0x2600 //(0x105f0 - 0x6df0)/4 1997*4882a593Smuzhiyun #define SI_CRTC3_REGISTER_OFFSET 0x2900 //(0x111f0 - 0x6df0)/4 1998*4882a593Smuzhiyun #define SI_CRTC4_REGISTER_OFFSET 0x2c00 //(0x11df0 - 0x6df0)/4 1999*4882a593Smuzhiyun #define SI_CRTC5_REGISTER_OFFSET 0x2f00 //(0x129f0 - 0x6df0)/4 2000*4882a593Smuzhiyun 2001*4882a593Smuzhiyun #define CURSOR_WIDTH 64 2002*4882a593Smuzhiyun #define CURSOR_HEIGHT 64 2003*4882a593Smuzhiyun #define AMDGPU_MM_INDEX 0x0000 2004*4882a593Smuzhiyun #define AMDGPU_MM_DATA 0x0001 2005*4882a593Smuzhiyun 2006*4882a593Smuzhiyun #define VERDE_NUM_CRTC 6 2007*4882a593Smuzhiyun #define BLACKOUT_MODE_MASK 0x00000007 2008*4882a593Smuzhiyun #define VGA_RENDER_CONTROL 0xC0 2009*4882a593Smuzhiyun #define R_000300_VGA_RENDER_CONTROL 0xC0 2010*4882a593Smuzhiyun #define C_000300_VGA_VSTATUS_CNTL 0xFFFCFFFF 2011*4882a593Smuzhiyun #define EVERGREEN_CRTC_STATUS 0x1BA3 2012*4882a593Smuzhiyun #define EVERGREEN_CRTC_V_BLANK (1 << 0) 2013*4882a593Smuzhiyun #define EVERGREEN_CRTC_STATUS_POSITION 0x1BA4 2014*4882a593Smuzhiyun /* CRTC blocks at 0x6df0, 0x79f0, 0x105f0, 0x111f0, 0x11df0, 0x129f0 */ 2015*4882a593Smuzhiyun #define EVERGREEN_CRTC_V_BLANK_START_END 0x1b8d 2016*4882a593Smuzhiyun #define EVERGREEN_CRTC_CONTROL 0x1b9c 2017*4882a593Smuzhiyun #define EVERGREEN_CRTC_MASTER_EN (1 << 0) 2018*4882a593Smuzhiyun #define EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE (1 << 24) 2019*4882a593Smuzhiyun #define EVERGREEN_CRTC_BLANK_CONTROL 0x1b9d 2020*4882a593Smuzhiyun #define EVERGREEN_CRTC_BLANK_DATA_EN (1 << 8) 2021*4882a593Smuzhiyun #define EVERGREEN_CRTC_V_BLANK (1 << 0) 2022*4882a593Smuzhiyun #define EVERGREEN_CRTC_STATUS_HV_COUNT 0x1ba8 2023*4882a593Smuzhiyun #define EVERGREEN_CRTC_UPDATE_LOCK 0x1bb5 2024*4882a593Smuzhiyun #define EVERGREEN_MASTER_UPDATE_LOCK 0x1bbd 2025*4882a593Smuzhiyun #define EVERGREEN_MASTER_UPDATE_MODE 0x1bbe 2026*4882a593Smuzhiyun #define EVERGREEN_GRPH_UPDATE_LOCK (1 << 16) 2027*4882a593Smuzhiyun #define EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1a07 2028*4882a593Smuzhiyun #define EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1a08 2029*4882a593Smuzhiyun #define EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS 0x1a04 2030*4882a593Smuzhiyun #define EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS 0x1a05 2031*4882a593Smuzhiyun #define EVERGREEN_GRPH_UPDATE 0x1a11 2032*4882a593Smuzhiyun #define EVERGREEN_VGA_MEMORY_BASE_ADDRESS 0xc4 2033*4882a593Smuzhiyun #define EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH 0xc9 2034*4882a593Smuzhiyun #define EVERGREEN_GRPH_SURFACE_UPDATE_PENDING (1 << 2) 2035*4882a593Smuzhiyun 2036*4882a593Smuzhiyun #define EVERGREEN_DATA_FORMAT 0x1ac0 2037*4882a593Smuzhiyun # define EVERGREEN_INTERLEAVE_EN (1 << 0) 2038*4882a593Smuzhiyun 2039*4882a593Smuzhiyun #define MC_SHARED_CHMAP__NOOFCHAN_MASK 0xf000 2040*4882a593Smuzhiyun #define MC_SHARED_CHMAP__NOOFCHAN__SHIFT 0xc 2041*4882a593Smuzhiyun 2042*4882a593Smuzhiyun #define R600_D1GRPH_ARRAY_MODE_LINEAR_GENERAL (0 << 20) 2043*4882a593Smuzhiyun #define R600_D1GRPH_ARRAY_MODE_LINEAR_ALIGNED (1 << 20) 2044*4882a593Smuzhiyun #define R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1 (2 << 20) 2045*4882a593Smuzhiyun #define R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1 (4 << 20) 2046*4882a593Smuzhiyun 2047*4882a593Smuzhiyun #define R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1a45 2048*4882a593Smuzhiyun #define R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1845 2049*4882a593Smuzhiyun 2050*4882a593Smuzhiyun #define R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1847 2051*4882a593Smuzhiyun #define R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1a47 2052*4882a593Smuzhiyun 2053*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK 0x8 2054*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK 0x8 2055*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK 0x8 2056*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK 0x8 2057*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK 0x8 2058*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK 0x8 2059*4882a593Smuzhiyun 2060*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK 0x4 2061*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK 0x4 2062*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK 0x4 2063*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK 0x4 2064*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK 0x4 2065*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK 0x4 2066*4882a593Smuzhiyun 2067*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK 0x20000 2068*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK 0x20000 2069*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK 0x20000 2070*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK 0x20000 2071*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK 0x20000 2072*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK 0x20000 2073*4882a593Smuzhiyun 2074*4882a593Smuzhiyun #define GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK 0x1 2075*4882a593Smuzhiyun #define GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK 0x100 2076*4882a593Smuzhiyun 2077*4882a593Smuzhiyun #define DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK 0x1 2078*4882a593Smuzhiyun 2079*4882a593Smuzhiyun #define R600_D1GRPH_SWAP_CONTROL 0x1843 2080*4882a593Smuzhiyun #define R600_D1GRPH_SWAP_ENDIAN_NONE (0 << 0) 2081*4882a593Smuzhiyun #define R600_D1GRPH_SWAP_ENDIAN_16BIT (1 << 0) 2082*4882a593Smuzhiyun #define R600_D1GRPH_SWAP_ENDIAN_32BIT (2 << 0) 2083*4882a593Smuzhiyun #define R600_D1GRPH_SWAP_ENDIAN_64BIT (3 << 0) 2084*4882a593Smuzhiyun 2085*4882a593Smuzhiyun #define AVIVO_D1VGA_CONTROL 0x00cc 2086*4882a593Smuzhiyun # define AVIVO_DVGA_CONTROL_MODE_ENABLE (1 << 0) 2087*4882a593Smuzhiyun # define AVIVO_DVGA_CONTROL_TIMING_SELECT (1 << 8) 2088*4882a593Smuzhiyun # define AVIVO_DVGA_CONTROL_SYNC_POLARITY_SELECT (1 << 9) 2089*4882a593Smuzhiyun # define AVIVO_DVGA_CONTROL_OVERSCAN_TIMING_SELECT (1 << 10) 2090*4882a593Smuzhiyun # define AVIVO_DVGA_CONTROL_OVERSCAN_COLOR_EN (1 << 16) 2091*4882a593Smuzhiyun # define AVIVO_DVGA_CONTROL_ROTATE (1 << 24) 2092*4882a593Smuzhiyun #define AVIVO_D2VGA_CONTROL 0x00ce 2093*4882a593Smuzhiyun 2094*4882a593Smuzhiyun #define R600_BUS_CNTL 0x1508 2095*4882a593Smuzhiyun # define R600_BIOS_ROM_DIS (1 << 1) 2096*4882a593Smuzhiyun 2097*4882a593Smuzhiyun #define R600_ROM_CNTL 0x580 2098*4882a593Smuzhiyun # define R600_SCK_OVERWRITE (1 << 1) 2099*4882a593Smuzhiyun # define R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT 28 2100*4882a593Smuzhiyun # define R600_SCK_PRESCALE_CRYSTAL_CLK_MASK (0xf << 28) 2101*4882a593Smuzhiyun 2102*4882a593Smuzhiyun #define GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK 0x1 2103*4882a593Smuzhiyun 2104*4882a593Smuzhiyun #define FMT_BIT_DEPTH_CONTROL 0x1bf2 2105*4882a593Smuzhiyun #define FMT_TRUNCATE_EN (1 << 0) 2106*4882a593Smuzhiyun #define FMT_TRUNCATE_DEPTH (1 << 4) 2107*4882a593Smuzhiyun #define FMT_SPATIAL_DITHER_EN (1 << 8) 2108*4882a593Smuzhiyun #define FMT_SPATIAL_DITHER_MODE(x) ((x) << 9) 2109*4882a593Smuzhiyun #define FMT_SPATIAL_DITHER_DEPTH (1 << 12) 2110*4882a593Smuzhiyun #define FMT_FRAME_RANDOM_ENABLE (1 << 13) 2111*4882a593Smuzhiyun #define FMT_RGB_RANDOM_ENABLE (1 << 14) 2112*4882a593Smuzhiyun #define FMT_HIGHPASS_RANDOM_ENABLE (1 << 15) 2113*4882a593Smuzhiyun #define FMT_TEMPORAL_DITHER_EN (1 << 16) 2114*4882a593Smuzhiyun #define FMT_TEMPORAL_DITHER_DEPTH (1 << 20) 2115*4882a593Smuzhiyun #define FMT_TEMPORAL_DITHER_OFFSET(x) ((x) << 21) 2116*4882a593Smuzhiyun #define FMT_TEMPORAL_LEVEL (1 << 24) 2117*4882a593Smuzhiyun #define FMT_TEMPORAL_DITHER_RESET (1 << 25) 2118*4882a593Smuzhiyun #define FMT_25FRC_SEL(x) ((x) << 26) 2119*4882a593Smuzhiyun #define FMT_50FRC_SEL(x) ((x) << 28) 2120*4882a593Smuzhiyun #define FMT_75FRC_SEL(x) ((x) << 30) 2121*4882a593Smuzhiyun 2122*4882a593Smuzhiyun #define EVERGREEN_DC_LUT_CONTROL 0x1a80 2123*4882a593Smuzhiyun #define EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE 0x1a81 2124*4882a593Smuzhiyun #define EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN 0x1a82 2125*4882a593Smuzhiyun #define EVERGREEN_DC_LUT_BLACK_OFFSET_RED 0x1a83 2126*4882a593Smuzhiyun #define EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE 0x1a84 2127*4882a593Smuzhiyun #define EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN 0x1a85 2128*4882a593Smuzhiyun #define EVERGREEN_DC_LUT_WHITE_OFFSET_RED 0x1a86 2129*4882a593Smuzhiyun #define EVERGREEN_DC_LUT_30_COLOR 0x1a7c 2130*4882a593Smuzhiyun #define EVERGREEN_DC_LUT_RW_INDEX 0x1a79 2131*4882a593Smuzhiyun #define EVERGREEN_DC_LUT_WRITE_EN_MASK 0x1a7e 2132*4882a593Smuzhiyun #define EVERGREEN_DC_LUT_RW_MODE 0x1a78 2133*4882a593Smuzhiyun 2134*4882a593Smuzhiyun #define EVERGREEN_GRPH_ENABLE 0x1a00 2135*4882a593Smuzhiyun #define EVERGREEN_GRPH_CONTROL 0x1a01 2136*4882a593Smuzhiyun #define EVERGREEN_GRPH_DEPTH(x) (((x) & 0x3) << 0) 2137*4882a593Smuzhiyun #define EVERGREEN_GRPH_DEPTH_8BPP 0 2138*4882a593Smuzhiyun #define EVERGREEN_GRPH_DEPTH_16BPP 1 2139*4882a593Smuzhiyun #define EVERGREEN_GRPH_DEPTH_32BPP 2 2140*4882a593Smuzhiyun #define EVERGREEN_GRPH_NUM_BANKS(x) (((x) & 0x3) << 2) 2141*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_2_BANK 0 2142*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_4_BANK 1 2143*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_8_BANK 2 2144*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_16_BANK 3 2145*4882a593Smuzhiyun #define EVERGREEN_GRPH_Z(x) (((x) & 0x3) << 4) 2146*4882a593Smuzhiyun #define EVERGREEN_GRPH_BANK_WIDTH(x) (((x) & 0x3) << 6) 2147*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_BANK_WIDTH_1 0 2148*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_BANK_WIDTH_2 1 2149*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_BANK_WIDTH_4 2 2150*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_BANK_WIDTH_8 3 2151*4882a593Smuzhiyun #define EVERGREEN_GRPH_FORMAT(x) (((x) & 0x7) << 8) 2152*4882a593Smuzhiyun 2153*4882a593Smuzhiyun #define EVERGREEN_GRPH_FORMAT_INDEXED 0 2154*4882a593Smuzhiyun #define EVERGREEN_GRPH_FORMAT_ARGB1555 0 2155*4882a593Smuzhiyun #define EVERGREEN_GRPH_FORMAT_ARGB565 1 2156*4882a593Smuzhiyun #define EVERGREEN_GRPH_FORMAT_ARGB4444 2 2157*4882a593Smuzhiyun #define EVERGREEN_GRPH_FORMAT_AI88 3 2158*4882a593Smuzhiyun #define EVERGREEN_GRPH_FORMAT_MONO16 4 2159*4882a593Smuzhiyun #define EVERGREEN_GRPH_FORMAT_BGRA5551 5 2160*4882a593Smuzhiyun 2161*4882a593Smuzhiyun /* 32 BPP */ 2162*4882a593Smuzhiyun #define EVERGREEN_GRPH_FORMAT_ARGB8888 0 2163*4882a593Smuzhiyun #define EVERGREEN_GRPH_FORMAT_ARGB2101010 1 2164*4882a593Smuzhiyun #define EVERGREEN_GRPH_FORMAT_32BPP_DIG 2 2165*4882a593Smuzhiyun #define EVERGREEN_GRPH_FORMAT_8B_ARGB2101010 3 2166*4882a593Smuzhiyun #define EVERGREEN_GRPH_FORMAT_BGRA1010102 4 2167*4882a593Smuzhiyun #define EVERGREEN_GRPH_FORMAT_8B_BGRA1010102 5 2168*4882a593Smuzhiyun #define EVERGREEN_GRPH_FORMAT_RGB111110 6 2169*4882a593Smuzhiyun #define EVERGREEN_GRPH_FORMAT_BGR101111 7 2170*4882a593Smuzhiyun #define EVERGREEN_GRPH_BANK_HEIGHT(x) (((x) & 0x3) << 11) 2171*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_BANK_HEIGHT_1 0 2172*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_BANK_HEIGHT_2 1 2173*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_BANK_HEIGHT_4 2 2174*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_BANK_HEIGHT_8 3 2175*4882a593Smuzhiyun #define EVERGREEN_GRPH_TILE_SPLIT(x) (((x) & 0x7) << 13) 2176*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_TILE_SPLIT_64B 0 2177*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_TILE_SPLIT_128B 1 2178*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_TILE_SPLIT_256B 2 2179*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_TILE_SPLIT_512B 3 2180*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_TILE_SPLIT_1KB 4 2181*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_TILE_SPLIT_2KB 5 2182*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_TILE_SPLIT_4KB 6 2183*4882a593Smuzhiyun #define EVERGREEN_GRPH_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 18) 2184*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1 0 2185*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2 1 2186*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4 2 2187*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8 3 2188*4882a593Smuzhiyun #define EVERGREEN_GRPH_ARRAY_MODE(x) (((x) & 0x7) << 20) 2189*4882a593Smuzhiyun #define EVERGREEN_GRPH_ARRAY_LINEAR_GENERAL 0 2190*4882a593Smuzhiyun #define EVERGREEN_GRPH_ARRAY_LINEAR_ALIGNED 1 2191*4882a593Smuzhiyun #define EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1 2 2192*4882a593Smuzhiyun #define EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1 4 2193*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1 0 2194*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2 1 2195*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4 2 2196*4882a593Smuzhiyun #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8 3 2197*4882a593Smuzhiyun 2198*4882a593Smuzhiyun #define EVERGREEN_GRPH_SWAP_CONTROL 0x1a03 2199*4882a593Smuzhiyun #define EVERGREEN_GRPH_ENDIAN_SWAP(x) (((x) & 0x3) << 0) 2200*4882a593Smuzhiyun # define EVERGREEN_GRPH_ENDIAN_NONE 0 2201*4882a593Smuzhiyun # define EVERGREEN_GRPH_ENDIAN_8IN16 1 2202*4882a593Smuzhiyun # define EVERGREEN_GRPH_ENDIAN_8IN32 2 2203*4882a593Smuzhiyun # define EVERGREEN_GRPH_ENDIAN_8IN64 3 2204*4882a593Smuzhiyun #define EVERGREEN_GRPH_RED_CROSSBAR(x) (((x) & 0x3) << 4) 2205*4882a593Smuzhiyun # define EVERGREEN_GRPH_RED_SEL_R 0 2206*4882a593Smuzhiyun # define EVERGREEN_GRPH_RED_SEL_G 1 2207*4882a593Smuzhiyun # define EVERGREEN_GRPH_RED_SEL_B 2 2208*4882a593Smuzhiyun # define EVERGREEN_GRPH_RED_SEL_A 3 2209*4882a593Smuzhiyun #define EVERGREEN_GRPH_GREEN_CROSSBAR(x) (((x) & 0x3) << 6) 2210*4882a593Smuzhiyun # define EVERGREEN_GRPH_GREEN_SEL_G 0 2211*4882a593Smuzhiyun # define EVERGREEN_GRPH_GREEN_SEL_B 1 2212*4882a593Smuzhiyun # define EVERGREEN_GRPH_GREEN_SEL_A 2 2213*4882a593Smuzhiyun # define EVERGREEN_GRPH_GREEN_SEL_R 3 2214*4882a593Smuzhiyun #define EVERGREEN_GRPH_BLUE_CROSSBAR(x) (((x) & 0x3) << 8) 2215*4882a593Smuzhiyun # define EVERGREEN_GRPH_BLUE_SEL_B 0 2216*4882a593Smuzhiyun # define EVERGREEN_GRPH_BLUE_SEL_A 1 2217*4882a593Smuzhiyun # define EVERGREEN_GRPH_BLUE_SEL_R 2 2218*4882a593Smuzhiyun # define EVERGREEN_GRPH_BLUE_SEL_G 3 2219*4882a593Smuzhiyun #define EVERGREEN_GRPH_ALPHA_CROSSBAR(x) (((x) & 0x3) << 10) 2220*4882a593Smuzhiyun # define EVERGREEN_GRPH_ALPHA_SEL_A 0 2221*4882a593Smuzhiyun # define EVERGREEN_GRPH_ALPHA_SEL_R 1 2222*4882a593Smuzhiyun # define EVERGREEN_GRPH_ALPHA_SEL_G 2 2223*4882a593Smuzhiyun # define EVERGREEN_GRPH_ALPHA_SEL_B 3 2224*4882a593Smuzhiyun 2225*4882a593Smuzhiyun #define EVERGREEN_D3VGA_CONTROL 0xf8 2226*4882a593Smuzhiyun #define EVERGREEN_D4VGA_CONTROL 0xf9 2227*4882a593Smuzhiyun #define EVERGREEN_D5VGA_CONTROL 0xfa 2228*4882a593Smuzhiyun #define EVERGREEN_D6VGA_CONTROL 0xfb 2229*4882a593Smuzhiyun 2230*4882a593Smuzhiyun #define EVERGREEN_GRPH_SURFACE_ADDRESS_MASK 0xffffff00 2231*4882a593Smuzhiyun 2232*4882a593Smuzhiyun #define EVERGREEN_GRPH_LUT_10BIT_BYPASS_CONTROL 0x1a02 2233*4882a593Smuzhiyun #define EVERGREEN_LUT_10BIT_BYPASS_EN (1 << 8) 2234*4882a593Smuzhiyun 2235*4882a593Smuzhiyun #define EVERGREEN_GRPH_PITCH 0x1a06 2236*4882a593Smuzhiyun #define EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1a07 2237*4882a593Smuzhiyun #define EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1a08 2238*4882a593Smuzhiyun #define EVERGREEN_GRPH_SURFACE_OFFSET_X 0x1a09 2239*4882a593Smuzhiyun #define EVERGREEN_GRPH_SURFACE_OFFSET_Y 0x1a0a 2240*4882a593Smuzhiyun #define EVERGREEN_GRPH_X_START 0x1a0b 2241*4882a593Smuzhiyun #define EVERGREEN_GRPH_Y_START 0x1a0c 2242*4882a593Smuzhiyun #define EVERGREEN_GRPH_X_END 0x1a0d 2243*4882a593Smuzhiyun #define EVERGREEN_GRPH_Y_END 0x1a0e 2244*4882a593Smuzhiyun #define EVERGREEN_GRPH_UPDATE 0x1a11 2245*4882a593Smuzhiyun #define EVERGREEN_GRPH_SURFACE_UPDATE_PENDING (1 << 2) 2246*4882a593Smuzhiyun #define EVERGREEN_GRPH_UPDATE_LOCK (1 << 16) 2247*4882a593Smuzhiyun #define EVERGREEN_GRPH_FLIP_CONTROL 0x1a12 2248*4882a593Smuzhiyun #define EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN (1 << 0) 2249*4882a593Smuzhiyun 2250*4882a593Smuzhiyun #define EVERGREEN_VIEWPORT_START 0x1b5c 2251*4882a593Smuzhiyun #define EVERGREEN_VIEWPORT_SIZE 0x1b5d 2252*4882a593Smuzhiyun #define EVERGREEN_DESKTOP_HEIGHT 0x1ac1 2253*4882a593Smuzhiyun 2254*4882a593Smuzhiyun /* CUR blocks at 0x6998, 0x7598, 0x10198, 0x10d98, 0x11998, 0x12598 */ 2255*4882a593Smuzhiyun #define EVERGREEN_CUR_CONTROL 0x1a66 2256*4882a593Smuzhiyun # define EVERGREEN_CURSOR_EN (1 << 0) 2257*4882a593Smuzhiyun # define EVERGREEN_CURSOR_MODE(x) (((x) & 0x3) << 8) 2258*4882a593Smuzhiyun # define EVERGREEN_CURSOR_MONO 0 2259*4882a593Smuzhiyun # define EVERGREEN_CURSOR_24_1 1 2260*4882a593Smuzhiyun # define EVERGREEN_CURSOR_24_8_PRE_MULT 2 2261*4882a593Smuzhiyun # define EVERGREEN_CURSOR_24_8_UNPRE_MULT 3 2262*4882a593Smuzhiyun # define EVERGREEN_CURSOR_2X_MAGNIFY (1 << 16) 2263*4882a593Smuzhiyun # define EVERGREEN_CURSOR_FORCE_MC_ON (1 << 20) 2264*4882a593Smuzhiyun # define EVERGREEN_CURSOR_URGENT_CONTROL(x) (((x) & 0x7) << 24) 2265*4882a593Smuzhiyun # define EVERGREEN_CURSOR_URGENT_ALWAYS 0 2266*4882a593Smuzhiyun # define EVERGREEN_CURSOR_URGENT_1_8 1 2267*4882a593Smuzhiyun # define EVERGREEN_CURSOR_URGENT_1_4 2 2268*4882a593Smuzhiyun # define EVERGREEN_CURSOR_URGENT_3_8 3 2269*4882a593Smuzhiyun # define EVERGREEN_CURSOR_URGENT_1_2 4 2270*4882a593Smuzhiyun #define EVERGREEN_CUR_SURFACE_ADDRESS 0x1a67 2271*4882a593Smuzhiyun # define EVERGREEN_CUR_SURFACE_ADDRESS_MASK 0xfffff000 2272*4882a593Smuzhiyun #define EVERGREEN_CUR_SIZE 0x1a68 2273*4882a593Smuzhiyun #define EVERGREEN_CUR_SURFACE_ADDRESS_HIGH 0x1a69 2274*4882a593Smuzhiyun #define EVERGREEN_CUR_POSITION 0x1a6a 2275*4882a593Smuzhiyun #define EVERGREEN_CUR_HOT_SPOT 0x1a6b 2276*4882a593Smuzhiyun #define EVERGREEN_CUR_COLOR1 0x1a6c 2277*4882a593Smuzhiyun #define EVERGREEN_CUR_COLOR2 0x1a6d 2278*4882a593Smuzhiyun #define EVERGREEN_CUR_UPDATE 0x1a6e 2279*4882a593Smuzhiyun # define EVERGREEN_CURSOR_UPDATE_PENDING (1 << 0) 2280*4882a593Smuzhiyun # define EVERGREEN_CURSOR_UPDATE_TAKEN (1 << 1) 2281*4882a593Smuzhiyun # define EVERGREEN_CURSOR_UPDATE_LOCK (1 << 16) 2282*4882a593Smuzhiyun # define EVERGREEN_CURSOR_DISABLE_MULTIPLE_UPDATE (1 << 24) 2283*4882a593Smuzhiyun 2284*4882a593Smuzhiyun 2285*4882a593Smuzhiyun #define NI_INPUT_CSC_CONTROL 0x1a35 2286*4882a593Smuzhiyun # define NI_INPUT_CSC_GRPH_MODE(x) (((x) & 0x3) << 0) 2287*4882a593Smuzhiyun # define NI_INPUT_CSC_BYPASS 0 2288*4882a593Smuzhiyun # define NI_INPUT_CSC_PROG_COEFF 1 2289*4882a593Smuzhiyun # define NI_INPUT_CSC_PROG_SHARED_MATRIXA 2 2290*4882a593Smuzhiyun # define NI_INPUT_CSC_OVL_MODE(x) (((x) & 0x3) << 4) 2291*4882a593Smuzhiyun 2292*4882a593Smuzhiyun #define NI_OUTPUT_CSC_CONTROL 0x1a3c 2293*4882a593Smuzhiyun # define NI_OUTPUT_CSC_GRPH_MODE(x) (((x) & 0x7) << 0) 2294*4882a593Smuzhiyun # define NI_OUTPUT_CSC_BYPASS 0 2295*4882a593Smuzhiyun # define NI_OUTPUT_CSC_TV_RGB 1 2296*4882a593Smuzhiyun # define NI_OUTPUT_CSC_YCBCR_601 2 2297*4882a593Smuzhiyun # define NI_OUTPUT_CSC_YCBCR_709 3 2298*4882a593Smuzhiyun # define NI_OUTPUT_CSC_PROG_COEFF 4 2299*4882a593Smuzhiyun # define NI_OUTPUT_CSC_PROG_SHARED_MATRIXB 5 2300*4882a593Smuzhiyun # define NI_OUTPUT_CSC_OVL_MODE(x) (((x) & 0x7) << 4) 2301*4882a593Smuzhiyun 2302*4882a593Smuzhiyun #define NI_DEGAMMA_CONTROL 0x1a58 2303*4882a593Smuzhiyun # define NI_GRPH_DEGAMMA_MODE(x) (((x) & 0x3) << 0) 2304*4882a593Smuzhiyun # define NI_DEGAMMA_BYPASS 0 2305*4882a593Smuzhiyun # define NI_DEGAMMA_SRGB_24 1 2306*4882a593Smuzhiyun # define NI_DEGAMMA_XVYCC_222 2 2307*4882a593Smuzhiyun # define NI_OVL_DEGAMMA_MODE(x) (((x) & 0x3) << 4) 2308*4882a593Smuzhiyun # define NI_ICON_DEGAMMA_MODE(x) (((x) & 0x3) << 8) 2309*4882a593Smuzhiyun # define NI_CURSOR_DEGAMMA_MODE(x) (((x) & 0x3) << 12) 2310*4882a593Smuzhiyun 2311*4882a593Smuzhiyun #define NI_GAMUT_REMAP_CONTROL 0x1a59 2312*4882a593Smuzhiyun # define NI_GRPH_GAMUT_REMAP_MODE(x) (((x) & 0x3) << 0) 2313*4882a593Smuzhiyun # define NI_GAMUT_REMAP_BYPASS 0 2314*4882a593Smuzhiyun # define NI_GAMUT_REMAP_PROG_COEFF 1 2315*4882a593Smuzhiyun # define NI_GAMUT_REMAP_PROG_SHARED_MATRIXA 2 2316*4882a593Smuzhiyun # define NI_GAMUT_REMAP_PROG_SHARED_MATRIXB 3 2317*4882a593Smuzhiyun # define NI_OVL_GAMUT_REMAP_MODE(x) (((x) & 0x3) << 4) 2318*4882a593Smuzhiyun 2319*4882a593Smuzhiyun #define NI_REGAMMA_CONTROL 0x1aa0 2320*4882a593Smuzhiyun # define NI_GRPH_REGAMMA_MODE(x) (((x) & 0x7) << 0) 2321*4882a593Smuzhiyun # define NI_REGAMMA_BYPASS 0 2322*4882a593Smuzhiyun # define NI_REGAMMA_SRGB_24 1 2323*4882a593Smuzhiyun # define NI_REGAMMA_XVYCC_222 2 2324*4882a593Smuzhiyun # define NI_REGAMMA_PROG_A 3 2325*4882a593Smuzhiyun # define NI_REGAMMA_PROG_B 4 2326*4882a593Smuzhiyun # define NI_OVL_REGAMMA_MODE(x) (((x) & 0x7) << 4) 2327*4882a593Smuzhiyun 2328*4882a593Smuzhiyun 2329*4882a593Smuzhiyun #define NI_PRESCALE_GRPH_CONTROL 0x1a2d 2330*4882a593Smuzhiyun # define NI_GRPH_PRESCALE_BYPASS (1 << 4) 2331*4882a593Smuzhiyun 2332*4882a593Smuzhiyun #define NI_PRESCALE_OVL_CONTROL 0x1a31 2333*4882a593Smuzhiyun # define NI_OVL_PRESCALE_BYPASS (1 << 4) 2334*4882a593Smuzhiyun 2335*4882a593Smuzhiyun #define NI_INPUT_GAMMA_CONTROL 0x1a10 2336*4882a593Smuzhiyun # define NI_GRPH_INPUT_GAMMA_MODE(x) (((x) & 0x3) << 0) 2337*4882a593Smuzhiyun # define NI_INPUT_GAMMA_USE_LUT 0 2338*4882a593Smuzhiyun # define NI_INPUT_GAMMA_BYPASS 1 2339*4882a593Smuzhiyun # define NI_INPUT_GAMMA_SRGB_24 2 2340*4882a593Smuzhiyun # define NI_INPUT_GAMMA_XVYCC_222 3 2341*4882a593Smuzhiyun # define NI_OVL_INPUT_GAMMA_MODE(x) (((x) & 0x3) << 4) 2342*4882a593Smuzhiyun 2343*4882a593Smuzhiyun #define BLACKOUT_MODE_MASK 0x00000007 2344*4882a593Smuzhiyun #define VGA_RENDER_CONTROL 0xC0 2345*4882a593Smuzhiyun #define R_000300_VGA_RENDER_CONTROL 0xC0 2346*4882a593Smuzhiyun #define C_000300_VGA_VSTATUS_CNTL 0xFFFCFFFF 2347*4882a593Smuzhiyun #define EVERGREEN_CRTC_STATUS 0x1BA3 2348*4882a593Smuzhiyun #define EVERGREEN_CRTC_V_BLANK (1 << 0) 2349*4882a593Smuzhiyun #define EVERGREEN_CRTC_STATUS_POSITION 0x1BA4 2350*4882a593Smuzhiyun /* CRTC blocks at 0x6df0, 0x79f0, 0x105f0, 0x111f0, 0x11df0, 0x129f0 */ 2351*4882a593Smuzhiyun #define EVERGREEN_CRTC_V_BLANK_START_END 0x1b8d 2352*4882a593Smuzhiyun #define EVERGREEN_CRTC_CONTROL 0x1b9c 2353*4882a593Smuzhiyun # define EVERGREEN_CRTC_MASTER_EN (1 << 0) 2354*4882a593Smuzhiyun # define EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE (1 << 24) 2355*4882a593Smuzhiyun #define EVERGREEN_CRTC_BLANK_CONTROL 0x1b9d 2356*4882a593Smuzhiyun # define EVERGREEN_CRTC_BLANK_DATA_EN (1 << 8) 2357*4882a593Smuzhiyun # define EVERGREEN_CRTC_V_BLANK (1 << 0) 2358*4882a593Smuzhiyun #define EVERGREEN_CRTC_STATUS_HV_COUNT 0x1ba8 2359*4882a593Smuzhiyun #define EVERGREEN_CRTC_UPDATE_LOCK 0x1bb5 2360*4882a593Smuzhiyun #define EVERGREEN_MASTER_UPDATE_LOCK 0x1bbd 2361*4882a593Smuzhiyun #define EVERGREEN_MASTER_UPDATE_MODE 0x1bbe 2362*4882a593Smuzhiyun #define EVERGREEN_GRPH_UPDATE_LOCK (1 << 16) 2363*4882a593Smuzhiyun #define EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1a07 2364*4882a593Smuzhiyun #define EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1a08 2365*4882a593Smuzhiyun #define EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS 0x1a04 2366*4882a593Smuzhiyun #define EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS 0x1a05 2367*4882a593Smuzhiyun #define EVERGREEN_GRPH_UPDATE 0x1a11 2368*4882a593Smuzhiyun #define EVERGREEN_VGA_MEMORY_BASE_ADDRESS 0xc4 2369*4882a593Smuzhiyun #define EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH 0xc9 2370*4882a593Smuzhiyun #define EVERGREEN_GRPH_SURFACE_UPDATE_PENDING (1 << 2) 2371*4882a593Smuzhiyun 2372*4882a593Smuzhiyun #define mmVM_CONTEXT1_CNTL__xxRANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x10 2373*4882a593Smuzhiyun #define mmVM_CONTEXT1_CNTL__xxRANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x4 2374*4882a593Smuzhiyun #define mmVM_CONTEXT1_CNTL__xxDUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x80 2375*4882a593Smuzhiyun #define mmVM_CONTEXT1_CNTL__xxDUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x7 2376*4882a593Smuzhiyun #define mmVM_CONTEXT1_CNTL__xxPDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x400 2377*4882a593Smuzhiyun #define mmVM_CONTEXT1_CNTL__xxPDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa 2378*4882a593Smuzhiyun #define mmVM_CONTEXT1_CNTL__xxVALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x2000 2379*4882a593Smuzhiyun #define mmVM_CONTEXT1_CNTL__xxVALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xd 2380*4882a593Smuzhiyun #define mmVM_CONTEXT1_CNTL__xxREAD_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x10000 2381*4882a593Smuzhiyun #define mmVM_CONTEXT1_CNTL__xxREAD_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10 2382*4882a593Smuzhiyun #define mmVM_CONTEXT1_CNTL__xxWRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x80000 2383*4882a593Smuzhiyun #define mmVM_CONTEXT1_CNTL__xxWRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x13 2384*4882a593Smuzhiyun 2385*4882a593Smuzhiyun #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxVMID_MASK 0x1e000000 2386*4882a593Smuzhiyun #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxVMID__SHIFT 0x19 2387*4882a593Smuzhiyun #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxPROTECTIONS_MASK 0xff 2388*4882a593Smuzhiyun #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxPROTECTIONS__SHIFT 0x0 2389*4882a593Smuzhiyun #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxMEMORY_CLIENT_ID_MASK 0xff000 2390*4882a593Smuzhiyun #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxMEMORY_CLIENT_ID__SHIFT 0xc 2391*4882a593Smuzhiyun #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxMEMORY_CLIENT_RW_MASK 0x1000000 2392*4882a593Smuzhiyun #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxMEMORY_CLIENT_RW__SHIFT 0x18 2393*4882a593Smuzhiyun 2394*4882a593Smuzhiyun #define mmMC_SHARED_BLACKOUT_CNTL__xxBLACKOUT_MODE_MASK 0x7 2395*4882a593Smuzhiyun #define mmMC_SHARED_BLACKOUT_CNTL__xxBLACKOUT_MODE__SHIFT 0x0 2396*4882a593Smuzhiyun 2397*4882a593Smuzhiyun #define mmBIF_FB_EN__xxFB_READ_EN_MASK 0x1 2398*4882a593Smuzhiyun #define mmBIF_FB_EN__xxFB_READ_EN__SHIFT 0x0 2399*4882a593Smuzhiyun #define mmBIF_FB_EN__xxFB_WRITE_EN_MASK 0x2 2400*4882a593Smuzhiyun #define mmBIF_FB_EN__xxFB_WRITE_EN__SHIFT 0x1 2401*4882a593Smuzhiyun 2402*4882a593Smuzhiyun #define mmSRBM_SOFT_RESET__xxSOFT_RESET_VMC_MASK 0x20000 2403*4882a593Smuzhiyun #define mmSRBM_SOFT_RESET__xxSOFT_RESET_VMC__SHIFT 0x11 2404*4882a593Smuzhiyun #define mmSRBM_SOFT_RESET__xxSOFT_RESET_MC_MASK 0x800 2405*4882a593Smuzhiyun #define mmSRBM_SOFT_RESET__xxSOFT_RESET_MC__SHIFT 0xb 2406*4882a593Smuzhiyun 2407*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x8 2408*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x3 2409*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x40 2410*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x6 2411*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x200 2412*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9 2413*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x1000 2414*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xc 2415*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x8000 2416*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf 2417*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x40000 2418*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x12 2419*4882a593Smuzhiyun 2420*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__MASK 0xf0000000 2421*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__GDDR1 0x10000000 2422*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__DDR2 0x20000000 2423*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__GDDR3 0x30000000 2424*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__GDDR4 0x40000000 2425*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__GDDR5 0x50000000 2426*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__HBM 0x60000000 2427*4882a593Smuzhiyun #define MC_SEQ_MISC0__MT__DDR3 0xB0000000 2428*4882a593Smuzhiyun 2429*4882a593Smuzhiyun #define GRBM_STATUS__GUI_ACTIVE_MASK 0x80000000 2430*4882a593Smuzhiyun #define CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK 0x4000000 2431*4882a593Smuzhiyun #define CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK 0x800000 2432*4882a593Smuzhiyun #define CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK 0x400000 2433*4882a593Smuzhiyun #define PACKET3_SEM_WAIT_ON_SIGNAL (0x1 << 12) 2434*4882a593Smuzhiyun #define PACKET3_SEM_SEL_SIGNAL (0x6 << 29) 2435*4882a593Smuzhiyun #define PACKET3_SEM_SEL_WAIT (0x7 << 29) 2436*4882a593Smuzhiyun 2437*4882a593Smuzhiyun #define CONFIG_CNTL 0x1509 2438*4882a593Smuzhiyun #define CC_DRM_ID_STRAPS 0X1559 2439*4882a593Smuzhiyun #define AMDGPU_PCIE_INDEX 0xc 2440*4882a593Smuzhiyun #define AMDGPU_PCIE_DATA 0xd 2441*4882a593Smuzhiyun 2442*4882a593Smuzhiyun #define DMA_SEM_INCOMPLETE_TIMER_CNTL 0x3411 2443*4882a593Smuzhiyun #define DMA_SEM_WAIT_FAIL_TIMER_CNTL 0x3412 2444*4882a593Smuzhiyun #define DMA_MODE 0x342f 2445*4882a593Smuzhiyun #define DMA_RB_RPTR_ADDR_HI 0x3407 2446*4882a593Smuzhiyun #define DMA_RB_RPTR_ADDR_LO 0x3408 2447*4882a593Smuzhiyun #define DMA_BUSY_MASK 0x20 2448*4882a593Smuzhiyun #define DMA1_BUSY_MASK 0X40 2449*4882a593Smuzhiyun #define SDMA_MAX_INSTANCE 2 2450*4882a593Smuzhiyun 2451*4882a593Smuzhiyun #define PCIE_BUS_CLK 10000 2452*4882a593Smuzhiyun #define TCLK (PCIE_BUS_CLK / 10) 2453*4882a593Smuzhiyun #define PCIE_PORT_INDEX 0xe 2454*4882a593Smuzhiyun #define PCIE_PORT_DATA 0xf 2455*4882a593Smuzhiyun #define EVERGREEN_PIF_PHY0_INDEX 0x8 2456*4882a593Smuzhiyun #define EVERGREEN_PIF_PHY0_DATA 0xc 2457*4882a593Smuzhiyun #define EVERGREEN_PIF_PHY1_INDEX 0x10 2458*4882a593Smuzhiyun #define EVERGREEN_PIF_PHY1_DATA 0x14 2459*4882a593Smuzhiyun 2460*4882a593Smuzhiyun #define MC_VM_FB_OFFSET 0x81a 2461*4882a593Smuzhiyun 2462*4882a593Smuzhiyun /* Discrete VCE clocks */ 2463*4882a593Smuzhiyun #define CG_VCEPLL_FUNC_CNTL 0xc0030600 2464*4882a593Smuzhiyun #define VCEPLL_RESET_MASK 0x00000001 2465*4882a593Smuzhiyun #define VCEPLL_SLEEP_MASK 0x00000002 2466*4882a593Smuzhiyun #define VCEPLL_BYPASS_EN_MASK 0x00000004 2467*4882a593Smuzhiyun #define VCEPLL_CTLREQ_MASK 0x00000008 2468*4882a593Smuzhiyun #define VCEPLL_VCO_MODE_MASK 0x00000600 2469*4882a593Smuzhiyun #define VCEPLL_REF_DIV_MASK 0x003F0000 2470*4882a593Smuzhiyun #define VCEPLL_CTLACK_MASK 0x40000000 2471*4882a593Smuzhiyun #define VCEPLL_CTLACK2_MASK 0x80000000 2472*4882a593Smuzhiyun 2473*4882a593Smuzhiyun #define CG_VCEPLL_FUNC_CNTL_2 0xc0030601 2474*4882a593Smuzhiyun #define VCEPLL_PDIV_A(x) ((x) << 0) 2475*4882a593Smuzhiyun #define VCEPLL_PDIV_A_MASK 0x0000007F 2476*4882a593Smuzhiyun #define VCEPLL_PDIV_B(x) ((x) << 8) 2477*4882a593Smuzhiyun #define VCEPLL_PDIV_B_MASK 0x00007F00 2478*4882a593Smuzhiyun #define EVCLK_SRC_SEL(x) ((x) << 20) 2479*4882a593Smuzhiyun #define EVCLK_SRC_SEL_MASK 0x01F00000 2480*4882a593Smuzhiyun #define ECCLK_SRC_SEL(x) ((x) << 25) 2481*4882a593Smuzhiyun #define ECCLK_SRC_SEL_MASK 0x3E000000 2482*4882a593Smuzhiyun 2483*4882a593Smuzhiyun #define CG_VCEPLL_FUNC_CNTL_3 0xc0030602 2484*4882a593Smuzhiyun #define VCEPLL_FB_DIV(x) ((x) << 0) 2485*4882a593Smuzhiyun #define VCEPLL_FB_DIV_MASK 0x01FFFFFF 2486*4882a593Smuzhiyun 2487*4882a593Smuzhiyun #define CG_VCEPLL_FUNC_CNTL_4 0xc0030603 2488*4882a593Smuzhiyun 2489*4882a593Smuzhiyun #define CG_VCEPLL_FUNC_CNTL_5 0xc0030604 2490*4882a593Smuzhiyun #define CG_VCEPLL_SPREAD_SPECTRUM 0xc0030606 2491*4882a593Smuzhiyun #define VCEPLL_SSEN_MASK 0x00000001 2492*4882a593Smuzhiyun 2493*4882a593Smuzhiyun 2494*4882a593Smuzhiyun #endif 2495