1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2019 Advanced Micro Devices, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in 12*4882a593Smuzhiyun * all copies or substantial portions of the Software. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #ifndef NVD_H 25*4882a593Smuzhiyun #define NVD_H 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /** 28*4882a593Smuzhiyun * Navi's PM4 definitions 29*4882a593Smuzhiyun */ 30*4882a593Smuzhiyun #define PACKET_TYPE0 0 31*4882a593Smuzhiyun #define PACKET_TYPE1 1 32*4882a593Smuzhiyun #define PACKET_TYPE2 2 33*4882a593Smuzhiyun #define PACKET_TYPE3 3 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3) 36*4882a593Smuzhiyun #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF) 37*4882a593Smuzhiyun #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF) 38*4882a593Smuzhiyun #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF) 39*4882a593Smuzhiyun #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \ 40*4882a593Smuzhiyun ((reg) & 0xFFFF) | \ 41*4882a593Smuzhiyun ((n) & 0x3FFF) << 16) 42*4882a593Smuzhiyun #define CP_PACKET2 0x80000000 43*4882a593Smuzhiyun #define PACKET2_PAD_SHIFT 0 44*4882a593Smuzhiyun #define PACKET2_PAD_MASK (0x3fffffff << 0) 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \ 49*4882a593Smuzhiyun (((op) & 0xFF) << 8) | \ 50*4882a593Smuzhiyun ((n) & 0x3FFF) << 16) 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1) 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* Packet 3 types */ 55*4882a593Smuzhiyun #define PACKET3_NOP 0x10 56*4882a593Smuzhiyun #define PACKET3_SET_BASE 0x11 57*4882a593Smuzhiyun #define PACKET3_BASE_INDEX(x) ((x) << 0) 58*4882a593Smuzhiyun #define CE_PARTITION_BASE 3 59*4882a593Smuzhiyun #define PACKET3_CLEAR_STATE 0x12 60*4882a593Smuzhiyun #define PACKET3_INDEX_BUFFER_SIZE 0x13 61*4882a593Smuzhiyun #define PACKET3_DISPATCH_DIRECT 0x15 62*4882a593Smuzhiyun #define PACKET3_DISPATCH_INDIRECT 0x16 63*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER_END 0x17 64*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER_CNST_END 0x19 65*4882a593Smuzhiyun #define PACKET3_ATOMIC_GDS 0x1D 66*4882a593Smuzhiyun #define PACKET3_ATOMIC_MEM 0x1E 67*4882a593Smuzhiyun #define PACKET3_OCCLUSION_QUERY 0x1F 68*4882a593Smuzhiyun #define PACKET3_SET_PREDICATION 0x20 69*4882a593Smuzhiyun #define PACKET3_REG_RMW 0x21 70*4882a593Smuzhiyun #define PACKET3_COND_EXEC 0x22 71*4882a593Smuzhiyun #define PACKET3_PRED_EXEC 0x23 72*4882a593Smuzhiyun #define PACKET3_DRAW_INDIRECT 0x24 73*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_INDIRECT 0x25 74*4882a593Smuzhiyun #define PACKET3_INDEX_BASE 0x26 75*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_2 0x27 76*4882a593Smuzhiyun #define PACKET3_CONTEXT_CONTROL 0x28 77*4882a593Smuzhiyun #define PACKET3_INDEX_TYPE 0x2A 78*4882a593Smuzhiyun #define PACKET3_DRAW_INDIRECT_MULTI 0x2C 79*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_AUTO 0x2D 80*4882a593Smuzhiyun #define PACKET3_NUM_INSTANCES 0x2F 81*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 82*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER_PRIV 0x32 83*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER_CNST 0x33 84*4882a593Smuzhiyun #define PACKET3_COND_INDIRECT_BUFFER_CNST 0x33 85*4882a593Smuzhiyun #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 86*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_OFFSET_2 0x35 87*4882a593Smuzhiyun #define PACKET3_DRAW_PREAMBLE 0x36 88*4882a593Smuzhiyun #define PACKET3_WRITE_DATA 0x37 89*4882a593Smuzhiyun #define WRITE_DATA_DST_SEL(x) ((x) << 8) 90*4882a593Smuzhiyun /* 0 - register 91*4882a593Smuzhiyun * 1 - memory (sync - via GRBM) 92*4882a593Smuzhiyun * 2 - gl2 93*4882a593Smuzhiyun * 3 - gds 94*4882a593Smuzhiyun * 4 - reserved 95*4882a593Smuzhiyun * 5 - memory (async - direct) 96*4882a593Smuzhiyun */ 97*4882a593Smuzhiyun #define WR_ONE_ADDR (1 << 16) 98*4882a593Smuzhiyun #define WR_CONFIRM (1 << 20) 99*4882a593Smuzhiyun #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25) 100*4882a593Smuzhiyun /* 0 - LRU 101*4882a593Smuzhiyun * 1 - Stream 102*4882a593Smuzhiyun */ 103*4882a593Smuzhiyun #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30) 104*4882a593Smuzhiyun /* 0 - me 105*4882a593Smuzhiyun * 1 - pfp 106*4882a593Smuzhiyun * 2 - ce 107*4882a593Smuzhiyun */ 108*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38 109*4882a593Smuzhiyun #define PACKET3_MEM_SEMAPHORE 0x39 110*4882a593Smuzhiyun # define PACKET3_SEM_USE_MAILBOX (0x1 << 16) 111*4882a593Smuzhiyun # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */ 112*4882a593Smuzhiyun # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29) 113*4882a593Smuzhiyun # define PACKET3_SEM_SEL_WAIT (0x7 << 29) 114*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_MULTI_INST 0x3A 115*4882a593Smuzhiyun #define PACKET3_COPY_DW 0x3B 116*4882a593Smuzhiyun #define PACKET3_WAIT_REG_MEM 0x3C 117*4882a593Smuzhiyun #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0) 118*4882a593Smuzhiyun /* 0 - always 119*4882a593Smuzhiyun * 1 - < 120*4882a593Smuzhiyun * 2 - <= 121*4882a593Smuzhiyun * 3 - == 122*4882a593Smuzhiyun * 4 - != 123*4882a593Smuzhiyun * 5 - >= 124*4882a593Smuzhiyun * 6 - > 125*4882a593Smuzhiyun */ 126*4882a593Smuzhiyun #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4) 127*4882a593Smuzhiyun /* 0 - reg 128*4882a593Smuzhiyun * 1 - mem 129*4882a593Smuzhiyun */ 130*4882a593Smuzhiyun #define WAIT_REG_MEM_OPERATION(x) ((x) << 6) 131*4882a593Smuzhiyun /* 0 - wait_reg_mem 132*4882a593Smuzhiyun * 1 - wr_wait_wr_reg 133*4882a593Smuzhiyun */ 134*4882a593Smuzhiyun #define WAIT_REG_MEM_ENGINE(x) ((x) << 8) 135*4882a593Smuzhiyun /* 0 - me 136*4882a593Smuzhiyun * 1 - pfp 137*4882a593Smuzhiyun */ 138*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER 0x3F 139*4882a593Smuzhiyun #define INDIRECT_BUFFER_VALID (1 << 23) 140*4882a593Smuzhiyun #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28) 141*4882a593Smuzhiyun /* 0 - LRU 142*4882a593Smuzhiyun * 1 - Stream 143*4882a593Smuzhiyun * 2 - Bypass 144*4882a593Smuzhiyun */ 145*4882a593Smuzhiyun #define INDIRECT_BUFFER_PRE_ENB(x) ((x) << 21) 146*4882a593Smuzhiyun #define INDIRECT_BUFFER_PRE_RESUME(x) ((x) << 30) 147*4882a593Smuzhiyun #define PACKET3_COND_INDIRECT_BUFFER 0x3F 148*4882a593Smuzhiyun #define PACKET3_COPY_DATA 0x40 149*4882a593Smuzhiyun #define PACKET3_CP_DMA 0x41 150*4882a593Smuzhiyun #define PACKET3_PFP_SYNC_ME 0x42 151*4882a593Smuzhiyun #define PACKET3_SURFACE_SYNC 0x43 152*4882a593Smuzhiyun #define PACKET3_ME_INITIALIZE 0x44 153*4882a593Smuzhiyun #define PACKET3_COND_WRITE 0x45 154*4882a593Smuzhiyun #define PACKET3_EVENT_WRITE 0x46 155*4882a593Smuzhiyun #define EVENT_TYPE(x) ((x) << 0) 156*4882a593Smuzhiyun #define EVENT_INDEX(x) ((x) << 8) 157*4882a593Smuzhiyun /* 0 - any non-TS event 158*4882a593Smuzhiyun * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_* 159*4882a593Smuzhiyun * 2 - SAMPLE_PIPELINESTAT 160*4882a593Smuzhiyun * 3 - SAMPLE_STREAMOUTSTAT* 161*4882a593Smuzhiyun * 4 - *S_PARTIAL_FLUSH 162*4882a593Smuzhiyun */ 163*4882a593Smuzhiyun #define PACKET3_EVENT_WRITE_EOP 0x47 164*4882a593Smuzhiyun #define PACKET3_EVENT_WRITE_EOS 0x48 165*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM 0x49 166*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM_EVENT_TYPE(x) ((x) << 0) 167*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM_EVENT_INDEX(x) ((x) << 8) 168*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM_GCR_GLM_WB (1 << 12) 169*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM_GCR_GLM_INV (1 << 13) 170*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM_GCR_GLV_INV (1 << 14) 171*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM_GCR_GL1_INV (1 << 15) 172*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM_GCR_GL2_US (1 << 16) 173*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM_GCR_GL2_RANGE (1 << 17) 174*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM_GCR_GL2_DISCARD (1 << 19) 175*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM_GCR_GL2_INV (1 << 20) 176*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM_GCR_GL2_WB (1 << 21) 177*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM_GCR_SEQ (1 << 22) 178*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM_CACHE_POLICY(x) ((x) << 25) 179*4882a593Smuzhiyun /* 0 - cache_policy__me_release_mem__lru 180*4882a593Smuzhiyun * 1 - cache_policy__me_release_mem__stream 181*4882a593Smuzhiyun * 2 - cache_policy__me_release_mem__noa 182*4882a593Smuzhiyun * 3 - cache_policy__me_release_mem__bypass 183*4882a593Smuzhiyun */ 184*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM_EXECUTE (1 << 28) 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM_DATA_SEL(x) ((x) << 29) 187*4882a593Smuzhiyun /* 0 - discard 188*4882a593Smuzhiyun * 1 - send low 32bit data 189*4882a593Smuzhiyun * 2 - send 64bit data 190*4882a593Smuzhiyun * 3 - send 64bit GPU counter value 191*4882a593Smuzhiyun * 4 - send 64bit sys counter value 192*4882a593Smuzhiyun */ 193*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM_INT_SEL(x) ((x) << 24) 194*4882a593Smuzhiyun /* 0 - none 195*4882a593Smuzhiyun * 1 - interrupt only (DATA_SEL = 0) 196*4882a593Smuzhiyun * 2 - interrupt when data write is confirmed 197*4882a593Smuzhiyun */ 198*4882a593Smuzhiyun #define PACKET3_RELEASE_MEM_DST_SEL(x) ((x) << 16) 199*4882a593Smuzhiyun /* 0 - MC 200*4882a593Smuzhiyun * 1 - TC/L2 201*4882a593Smuzhiyun */ 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun #define PACKET3_PREAMBLE_CNTL 0x4A 206*4882a593Smuzhiyun # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 207*4882a593Smuzhiyun # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 208*4882a593Smuzhiyun #define PACKET3_DMA_DATA 0x50 209*4882a593Smuzhiyun /* 1. header 210*4882a593Smuzhiyun * 2. CONTROL 211*4882a593Smuzhiyun * 3. SRC_ADDR_LO or DATA [31:0] 212*4882a593Smuzhiyun * 4. SRC_ADDR_HI [31:0] 213*4882a593Smuzhiyun * 5. DST_ADDR_LO [31:0] 214*4882a593Smuzhiyun * 6. DST_ADDR_HI [7:0] 215*4882a593Smuzhiyun * 7. COMMAND [31:26] | BYTE_COUNT [25:0] 216*4882a593Smuzhiyun */ 217*4882a593Smuzhiyun /* CONTROL */ 218*4882a593Smuzhiyun # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0) 219*4882a593Smuzhiyun /* 0 - ME 220*4882a593Smuzhiyun * 1 - PFP 221*4882a593Smuzhiyun */ 222*4882a593Smuzhiyun # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13) 223*4882a593Smuzhiyun /* 0 - LRU 224*4882a593Smuzhiyun * 1 - Stream 225*4882a593Smuzhiyun */ 226*4882a593Smuzhiyun # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20) 227*4882a593Smuzhiyun /* 0 - DST_ADDR using DAS 228*4882a593Smuzhiyun * 1 - GDS 229*4882a593Smuzhiyun * 3 - DST_ADDR using L2 230*4882a593Smuzhiyun */ 231*4882a593Smuzhiyun # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25) 232*4882a593Smuzhiyun /* 0 - LRU 233*4882a593Smuzhiyun * 1 - Stream 234*4882a593Smuzhiyun */ 235*4882a593Smuzhiyun # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29) 236*4882a593Smuzhiyun /* 0 - SRC_ADDR using SAS 237*4882a593Smuzhiyun * 1 - GDS 238*4882a593Smuzhiyun * 2 - DATA 239*4882a593Smuzhiyun * 3 - SRC_ADDR using L2 240*4882a593Smuzhiyun */ 241*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CP_SYNC (1 << 31) 242*4882a593Smuzhiyun /* COMMAND */ 243*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CMD_SAS (1 << 26) 244*4882a593Smuzhiyun /* 0 - memory 245*4882a593Smuzhiyun * 1 - register 246*4882a593Smuzhiyun */ 247*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CMD_DAS (1 << 27) 248*4882a593Smuzhiyun /* 0 - memory 249*4882a593Smuzhiyun * 1 - register 250*4882a593Smuzhiyun */ 251*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28) 252*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29) 253*4882a593Smuzhiyun # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30) 254*4882a593Smuzhiyun #define PACKET3_CONTEXT_REG_RMW 0x51 255*4882a593Smuzhiyun #define PACKET3_GFX_CNTX_UPDATE 0x52 256*4882a593Smuzhiyun #define PACKET3_BLK_CNTX_UPDATE 0x53 257*4882a593Smuzhiyun #define PACKET3_INCR_UPDT_STATE 0x55 258*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM 0x58 259*4882a593Smuzhiyun /* 1. HEADER 260*4882a593Smuzhiyun * 2. COHER_CNTL [30:0] 261*4882a593Smuzhiyun * 2.1 ENGINE_SEL [31:31] 262*4882a593Smuzhiyun * 2. COHER_SIZE [31:0] 263*4882a593Smuzhiyun * 3. COHER_SIZE_HI [7:0] 264*4882a593Smuzhiyun * 4. COHER_BASE_LO [31:0] 265*4882a593Smuzhiyun * 5. COHER_BASE_HI [23:0] 266*4882a593Smuzhiyun * 7. POLL_INTERVAL [15:0] 267*4882a593Smuzhiyun * 8. GCR_CNTL [18:0] 268*4882a593Smuzhiyun */ 269*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLI_INV(x) ((x) << 0) 270*4882a593Smuzhiyun /* 271*4882a593Smuzhiyun * 0:NOP 272*4882a593Smuzhiyun * 1:ALL 273*4882a593Smuzhiyun * 2:RANGE 274*4882a593Smuzhiyun * 3:FIRST_LAST 275*4882a593Smuzhiyun */ 276*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL1_RANGE(x) ((x) << 2) 277*4882a593Smuzhiyun /* 278*4882a593Smuzhiyun * 0:ALL 279*4882a593Smuzhiyun * 1:reserved 280*4882a593Smuzhiyun * 2:RANGE 281*4882a593Smuzhiyun * 3:FIRST_LAST 282*4882a593Smuzhiyun */ 283*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLM_WB(x) ((x) << 4) 284*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLM_INV(x) ((x) << 5) 285*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLK_WB(x) ((x) << 6) 286*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLK_INV(x) ((x) << 7) 287*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLV_INV(x) ((x) << 8) 288*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL1_INV(x) ((x) << 9) 289*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_US(x) ((x) << 10) 290*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_RANGE(x) ((x) << 11) 291*4882a593Smuzhiyun /* 292*4882a593Smuzhiyun * 0:ALL 293*4882a593Smuzhiyun * 1:VOL 294*4882a593Smuzhiyun * 2:RANGE 295*4882a593Smuzhiyun * 3:FIRST_LAST 296*4882a593Smuzhiyun */ 297*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_DISCARD(x) ((x) << 13) 298*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_INV(x) ((x) << 14) 299*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_WB(x) ((x) << 15) 300*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_GCR_CNTL_SEQ(x) ((x) << 16) 301*4882a593Smuzhiyun /* 302*4882a593Smuzhiyun * 0: PARALLEL 303*4882a593Smuzhiyun * 1: FORWARD 304*4882a593Smuzhiyun * 2: REVERSE 305*4882a593Smuzhiyun */ 306*4882a593Smuzhiyun #define PACKET3_ACQUIRE_MEM_GCR_RANGE_IS_PA (1 << 18) 307*4882a593Smuzhiyun #define PACKET3_REWIND 0x59 308*4882a593Smuzhiyun #define PACKET3_INTERRUPT 0x5A 309*4882a593Smuzhiyun #define PACKET3_GEN_PDEPTE 0x5B 310*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER_PASID 0x5C 311*4882a593Smuzhiyun #define PACKET3_PRIME_UTCL2 0x5D 312*4882a593Smuzhiyun #define PACKET3_LOAD_UCONFIG_REG 0x5E 313*4882a593Smuzhiyun #define PACKET3_LOAD_SH_REG 0x5F 314*4882a593Smuzhiyun #define PACKET3_LOAD_CONFIG_REG 0x60 315*4882a593Smuzhiyun #define PACKET3_LOAD_CONTEXT_REG 0x61 316*4882a593Smuzhiyun #define PACKET3_LOAD_COMPUTE_STATE 0x62 317*4882a593Smuzhiyun #define PACKET3_LOAD_SH_REG_INDEX 0x63 318*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG 0x68 319*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG_START 0x00002000 320*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG_END 0x00002c00 321*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG 0x69 322*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_START 0x0000a000 323*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_END 0x0000a400 324*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_INDEX 0x6A 325*4882a593Smuzhiyun #define PACKET3_SET_VGPR_REG_DI_MULTI 0x71 326*4882a593Smuzhiyun #define PACKET3_SET_SH_REG_DI 0x72 327*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 328*4882a593Smuzhiyun #define PACKET3_SET_SH_REG_DI_MULTI 0x74 329*4882a593Smuzhiyun #define PACKET3_GFX_PIPE_LOCK 0x75 330*4882a593Smuzhiyun #define PACKET3_SET_SH_REG 0x76 331*4882a593Smuzhiyun #define PACKET3_SET_SH_REG_START 0x00002c00 332*4882a593Smuzhiyun #define PACKET3_SET_SH_REG_END 0x00003000 333*4882a593Smuzhiyun #define PACKET3_SET_SH_REG_OFFSET 0x77 334*4882a593Smuzhiyun #define PACKET3_SET_QUEUE_REG 0x78 335*4882a593Smuzhiyun #define PACKET3_SET_UCONFIG_REG 0x79 336*4882a593Smuzhiyun #define PACKET3_SET_UCONFIG_REG_START 0x0000c000 337*4882a593Smuzhiyun #define PACKET3_SET_UCONFIG_REG_END 0x0000c400 338*4882a593Smuzhiyun #define PACKET3_SET_UCONFIG_REG_INDEX 0x7A 339*4882a593Smuzhiyun #define PACKET3_FORWARD_HEADER 0x7C 340*4882a593Smuzhiyun #define PACKET3_SCRATCH_RAM_WRITE 0x7D 341*4882a593Smuzhiyun #define PACKET3_SCRATCH_RAM_READ 0x7E 342*4882a593Smuzhiyun #define PACKET3_LOAD_CONST_RAM 0x80 343*4882a593Smuzhiyun #define PACKET3_WRITE_CONST_RAM 0x81 344*4882a593Smuzhiyun #define PACKET3_DUMP_CONST_RAM 0x83 345*4882a593Smuzhiyun #define PACKET3_INCREMENT_CE_COUNTER 0x84 346*4882a593Smuzhiyun #define PACKET3_INCREMENT_DE_COUNTER 0x85 347*4882a593Smuzhiyun #define PACKET3_WAIT_ON_CE_COUNTER 0x86 348*4882a593Smuzhiyun #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88 349*4882a593Smuzhiyun #define PACKET3_SWITCH_BUFFER 0x8B 350*4882a593Smuzhiyun #define PACKET3_DISPATCH_DRAW_PREAMBLE 0x8C 351*4882a593Smuzhiyun #define PACKET3_DISPATCH_DRAW_PREAMBLE_ACE 0x8C 352*4882a593Smuzhiyun #define PACKET3_DISPATCH_DRAW 0x8D 353*4882a593Smuzhiyun #define PACKET3_DISPATCH_DRAW_ACE 0x8D 354*4882a593Smuzhiyun #define PACKET3_GET_LOD_STATS 0x8E 355*4882a593Smuzhiyun #define PACKET3_DRAW_MULTI_PREAMBLE 0x8F 356*4882a593Smuzhiyun #define PACKET3_FRAME_CONTROL 0x90 357*4882a593Smuzhiyun # define FRAME_TMZ (1 << 0) 358*4882a593Smuzhiyun # define FRAME_CMD(x) ((x) << 28) 359*4882a593Smuzhiyun /* 360*4882a593Smuzhiyun * x=0: tmz_begin 361*4882a593Smuzhiyun * x=1: tmz_end 362*4882a593Smuzhiyun */ 363*4882a593Smuzhiyun #define PACKET3_INDEX_ATTRIBUTES_INDIRECT 0x91 364*4882a593Smuzhiyun #define PACKET3_WAIT_REG_MEM64 0x93 365*4882a593Smuzhiyun #define PACKET3_COND_PREEMPT 0x94 366*4882a593Smuzhiyun #define PACKET3_HDP_FLUSH 0x95 367*4882a593Smuzhiyun #define PACKET3_COPY_DATA_RB 0x96 368*4882a593Smuzhiyun #define PACKET3_INVALIDATE_TLBS 0x98 369*4882a593Smuzhiyun # define PACKET3_INVALIDATE_TLBS_DST_SEL(x) ((x) << 0) 370*4882a593Smuzhiyun # define PACKET3_INVALIDATE_TLBS_ALL_HUB(x) ((x) << 4) 371*4882a593Smuzhiyun # define PACKET3_INVALIDATE_TLBS_PASID(x) ((x) << 5) 372*4882a593Smuzhiyun #define PACKET3_AQL_PACKET 0x99 373*4882a593Smuzhiyun #define PACKET3_DMA_DATA_FILL_MULTI 0x9A 374*4882a593Smuzhiyun #define PACKET3_SET_SH_REG_INDEX 0x9B 375*4882a593Smuzhiyun #define PACKET3_DRAW_INDIRECT_COUNT_MULTI 0x9C 376*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_INDIRECT_COUNT_MULTI 0x9D 377*4882a593Smuzhiyun #define PACKET3_DUMP_CONST_RAM_OFFSET 0x9E 378*4882a593Smuzhiyun #define PACKET3_LOAD_CONTEXT_REG_INDEX 0x9F 379*4882a593Smuzhiyun #define PACKET3_SET_RESOURCES 0xA0 380*4882a593Smuzhiyun /* 1. header 381*4882a593Smuzhiyun * 2. CONTROL 382*4882a593Smuzhiyun * 3. QUEUE_MASK_LO [31:0] 383*4882a593Smuzhiyun * 4. QUEUE_MASK_HI [31:0] 384*4882a593Smuzhiyun * 5. GWS_MASK_LO [31:0] 385*4882a593Smuzhiyun * 6. GWS_MASK_HI [31:0] 386*4882a593Smuzhiyun * 7. OAC_MASK [15:0] 387*4882a593Smuzhiyun * 8. GDS_HEAP_SIZE [16:11] | GDS_HEAP_BASE [5:0] 388*4882a593Smuzhiyun */ 389*4882a593Smuzhiyun # define PACKET3_SET_RESOURCES_VMID_MASK(x) ((x) << 0) 390*4882a593Smuzhiyun # define PACKET3_SET_RESOURCES_UNMAP_LATENTY(x) ((x) << 16) 391*4882a593Smuzhiyun # define PACKET3_SET_RESOURCES_QUEUE_TYPE(x) ((x) << 29) 392*4882a593Smuzhiyun #define PACKET3_MAP_PROCESS 0xA1 393*4882a593Smuzhiyun #define PACKET3_MAP_QUEUES 0xA2 394*4882a593Smuzhiyun /* 1. header 395*4882a593Smuzhiyun * 2. CONTROL 396*4882a593Smuzhiyun * 3. CONTROL2 397*4882a593Smuzhiyun * 4. MQD_ADDR_LO [31:0] 398*4882a593Smuzhiyun * 5. MQD_ADDR_HI [31:0] 399*4882a593Smuzhiyun * 6. WPTR_ADDR_LO [31:0] 400*4882a593Smuzhiyun * 7. WPTR_ADDR_HI [31:0] 401*4882a593Smuzhiyun */ 402*4882a593Smuzhiyun /* CONTROL */ 403*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_QUEUE_SEL(x) ((x) << 4) 404*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_VMID(x) ((x) << 8) 405*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_QUEUE(x) ((x) << 13) 406*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_PIPE(x) ((x) << 16) 407*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_ME(x) ((x) << 18) 408*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_QUEUE_TYPE(x) ((x) << 21) 409*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_ALLOC_FORMAT(x) ((x) << 24) 410*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_ENGINE_SEL(x) ((x) << 26) 411*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_NUM_QUEUES(x) ((x) << 29) 412*4882a593Smuzhiyun /* CONTROL2 */ 413*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_CHECK_DISABLE(x) ((x) << 1) 414*4882a593Smuzhiyun # define PACKET3_MAP_QUEUES_DOORBELL_OFFSET(x) ((x) << 2) 415*4882a593Smuzhiyun #define PACKET3_UNMAP_QUEUES 0xA3 416*4882a593Smuzhiyun /* 1. header 417*4882a593Smuzhiyun * 2. CONTROL 418*4882a593Smuzhiyun * 3. CONTROL2 419*4882a593Smuzhiyun * 4. CONTROL3 420*4882a593Smuzhiyun * 5. CONTROL4 421*4882a593Smuzhiyun * 6. CONTROL5 422*4882a593Smuzhiyun */ 423*4882a593Smuzhiyun /* CONTROL */ 424*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_ACTION(x) ((x) << 0) 425*4882a593Smuzhiyun /* 0 - PREEMPT_QUEUES 426*4882a593Smuzhiyun * 1 - RESET_QUEUES 427*4882a593Smuzhiyun * 2 - DISABLE_PROCESS_QUEUES 428*4882a593Smuzhiyun * 3 - PREEMPT_QUEUES_NO_UNMAP 429*4882a593Smuzhiyun */ 430*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_QUEUE_SEL(x) ((x) << 4) 431*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_ENGINE_SEL(x) ((x) << 26) 432*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_NUM_QUEUES(x) ((x) << 29) 433*4882a593Smuzhiyun /* CONTROL2a */ 434*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_PASID(x) ((x) << 0) 435*4882a593Smuzhiyun /* CONTROL2b */ 436*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(x) ((x) << 2) 437*4882a593Smuzhiyun /* CONTROL3a */ 438*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET1(x) ((x) << 2) 439*4882a593Smuzhiyun /* CONTROL3b */ 440*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_RB_WPTR(x) ((x) << 0) 441*4882a593Smuzhiyun /* CONTROL4 */ 442*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET2(x) ((x) << 2) 443*4882a593Smuzhiyun /* CONTROL5 */ 444*4882a593Smuzhiyun # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET3(x) ((x) << 2) 445*4882a593Smuzhiyun #define PACKET3_QUERY_STATUS 0xA4 446*4882a593Smuzhiyun /* 1. header 447*4882a593Smuzhiyun * 2. CONTROL 448*4882a593Smuzhiyun * 3. CONTROL2 449*4882a593Smuzhiyun * 4. ADDR_LO [31:0] 450*4882a593Smuzhiyun * 5. ADDR_HI [31:0] 451*4882a593Smuzhiyun * 6. DATA_LO [31:0] 452*4882a593Smuzhiyun * 7. DATA_HI [31:0] 453*4882a593Smuzhiyun */ 454*4882a593Smuzhiyun /* CONTROL */ 455*4882a593Smuzhiyun # define PACKET3_QUERY_STATUS_CONTEXT_ID(x) ((x) << 0) 456*4882a593Smuzhiyun # define PACKET3_QUERY_STATUS_INTERRUPT_SEL(x) ((x) << 28) 457*4882a593Smuzhiyun # define PACKET3_QUERY_STATUS_COMMAND(x) ((x) << 30) 458*4882a593Smuzhiyun /* CONTROL2a */ 459*4882a593Smuzhiyun # define PACKET3_QUERY_STATUS_PASID(x) ((x) << 0) 460*4882a593Smuzhiyun /* CONTROL2b */ 461*4882a593Smuzhiyun # define PACKET3_QUERY_STATUS_DOORBELL_OFFSET(x) ((x) << 2) 462*4882a593Smuzhiyun # define PACKET3_QUERY_STATUS_ENG_SEL(x) ((x) << 25) 463*4882a593Smuzhiyun #define PACKET3_RUN_LIST 0xA5 464*4882a593Smuzhiyun #define PACKET3_MAP_PROCESS_VM 0xA6 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun #endif 468